## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



## H8/300L Super Low Power Series

Addition of Multiple-Precision BCD Numbers (ADDD2)

#### Introduction

The software ADDD2 adds a multiple-precision binary-coded decimal (BCD) number to another multiple-precision BCD number and places the result in the data memory where the augend was placed.

#### **Target Device**

H8/38024

#### **Contents**

| 1. | Arguments                               | . 2 |
|----|-----------------------------------------|-----|
|    |                                         |     |
| 2. | Changes to Internal Registers and Flags | . 2 |
| _  |                                         | _   |
| 3. | Specifications                          | . 2 |
| 4. | Notes                                   | . 3 |
| 5. | Description                             | . 3 |
| 6. | Flowchart                               | . 7 |
| •  |                                         | •   |
| 7. | Program List                            | . 9 |

### 1. Arguments

| Description |                                         | Memory area  | Data length (bytes) |
|-------------|-----------------------------------------|--------------|---------------------|
| Input       | Augend and addend byte count            | R0L          | 1                   |
|             | Start address of augend                 | R3           | 2                   |
|             | Start address of addend                 | R4           | 2                   |
| Output      | Start address of the result of addition | R3           | 2                   |
|             | Error                                   | Z flag (CCR) |                     |
|             | Carry                                   | C flag (CCR) | <del></del>         |

### **Changes to Internal Registers and Flags**

| R0 | R1 | R2 | R3 | R4 | R5 | R6 | R7 |
|----|----|----|----|----|----|----|----|
| ×  | ×  | ×  | 0  | ×  | ×  | _  |    |
|    |    |    |    |    |    |    |    |
| 1  | U  | Н  | U  | N  | Z  | V  | С  |
| _  | _  | ×  | _  | ×  | 0  | ×  | 0  |

Legend

No change Undefined ×:

0: Result

## **Specifications**

| Program memory (bytes) |
|------------------------|
| 44                     |
| Data memory (bytes)    |
| 0                      |
| Stack (bytes)          |
| 0                      |
| Clock cycle count      |
| 7680                   |
| Reentrant              |
| Possible               |
| Relocation             |
| Possible               |
| Interrupt              |
| Possible               |



#### 4. Notes

The clock cycle count (7680) in the specifications is for addition of 255 bytes to 255 bytes.

#### 5. Description

#### 5.1 Details of functions

- 1. The following arguments are used with the software ADDD2:
  - ROL: Sets, as an input argument, the byte count of an augend and an addend in 2-digit hexadecimals.
  - R3: Sets the start address of the augend in the data memory area. The start address of the result of addition is placed in this register after execution of the software ADDD2.
  - R4: Sets, as an input argument, the start address of the addend in the data memory area.
  - Z flag (CCR): Indicates an error in data length as an output argument.
    - Z flag = 0: The data byte count (R0L) was not 0.
    - Z flag = 1: The data byte count (R0L) was 0 (indicating an error).
  - C flag (CCR): Indicates whether there is or isn't a carry, as an output argument, after execution of the software ADDD2.
    - C flag = 0: There is no carry in the result of addition.
    - C flag = 1: There is a carry in the result of addition (see figure 2).

# H8/300L Super Low Power Series Addition of Multiple-Precision BCD Numbers (ADDD2)

2. The following figure illustrates the execution of the software ADDD2. When the input arguments are set as shown in (1), the result of addition is placed in the data memory area as shown in (2).



Figure 1 Example of Software ADDD2 Execution

Figure 2 shows an example of addition where a carry has been produced.



Figure 2 Example of Addition with a Carry



#### 5.2 Notes on usage

1. When the upper bits are not used (see figure3), set them to 0. The software ADDD2 performs byte-based addition; when 0 are not set in the unused upper bits, a correct result cannot be obtained because the addition is done on the numbers including indeterminate data.



Figure 3 Example of Addition with Upper Bits Unused

2. After execution of the software ADDD2, the augend will be lost because the result is placed in the data memory area where the augend was set. When the augend is still needed after software ADDD2 execution, save it in memory.

#### 5.3 Data memory

The software ADDD2 uses no data memory.



#### 5.4 **Example of usage**

This is an example of adding 8 bytes of data. Set the start addresses of a byte count, an augend, and an addend in the registers and call the software ADDD2 as a subroutine.

| WORK1 | . RES. B     | 1             | Reserve a data memory area in which the user program places a byte count.                    |
|-------|--------------|---------------|----------------------------------------------------------------------------------------------|
| WORK2 | . RES. B     | 8             | Reserve a data memory area in which the user program places an 8-byte (16-digit BCD) augend. |
| WORK3 | . RES. B     | 8             | Reserve a data mermoy area in which the user program places an 8-byte (16-digit BCD) addend. |
|       | MOV. B       | @WORK1, ROL   | Place in the input argument (R0L) the byte count set by the user program.                    |
|       | MOV. W       | #WORK2, R3    | Place in the input argument (R3) the start address of the augend set by the user program.    |
|       | MOV. W       | #WORK3, R4    | Place in the input argument (R4) the start address of the addend set by the user program.    |
|       | JSR          | @ADDD2        | (Call the software ADDD2 as a subroutine.                                                    |
|       | BCS          | OVER          | Branch to the carry processing routine when a carry has occurred in the result of addition.  |
| OVER  | Carry proces | ssing routine |                                                                                              |

#### 5.5 Operation

- 1. Since the augend and addend data are placed in registers, 2 digits in 1 byte, addition of multiple-precision BCD numbers can be done by performing a series of 1-byte add instructions (ADDX.B) with decimal-correct instructions (DAA).
- 2. The address of the lowest byte of the data memory area for the augend is placed in R3, and the address of the lowest byte of the data memory area for the addend in R4.
- 3. R1L that is used for saving the C flag is cleared.
- 4. The augend and addend are loaded to R2L and R2H respectively, byte by byte, starting at their lowest byte and then the operation given by equation 1 is executed:

R2L (augend) + R2H (addend) + C 
$$\rightarrow$$
 R2L   
Decimal correction of R2L  $\rightarrow$  R2L   
R2L  $\rightarrow$  @R3

where the C flag indicates a carry that may be produced in the result of addition of the lower bytes.

- 5. The result of step (4) is placed in the data memory area for the augend.
- 6. R3, R4, and R0L are decremented each time the operation of steps 4 and 5 has been finished. This processing is repeated until R0L reaches 0.



#### 6. Flowchart



# H8/300L Super Low Power Series Addition of Multiple-Precision BCD Numbers (ADDD2)





### 7. Program List

```
*** H8/300 ASSEMBLER VER 1.0B ** 08/18/92 10:02:42
PROGRAM NAME =
                              ; *
2
3
                              ; *
                                     00 - NAME : MULTIPLE-PRECISION DECIMAL ADDITION
 4
                                               (ADDD2)
 6
                              ; * *
                                 ******************
 7
                              ; *
                              ; *
8
                                     ENTRY
                                             :ROL (BYTE COUNTER OF ADDTION DATA)
9
                              ; *
                                               R3 (START ADDRESS OF AUGEND)
10
                              ; *
                                               R4 (START ADDRESS OF ADDEND)
11
                              ; *
12
                              ; *
                                     RETURNS
                                            :R3 (START ADDRESS OF RESULT)
                              ; *
13
                                               Z flag OF CCR (Z=0;TRUE,Z=1;FALSE)
                              ; *
                                               C flag OF CCR (C = 0;TRUE,C = 1;OVERFLOW)
15
16
17
18 ADDD2_co C
               0000
                                     .SECTION
                                                         ADDD2_code, CODE, ALIGN=2
19
                              ADDD2
                     .EXPORT
21 ADDD2_co C
                     00000000 ADDD2 .EQU $
                                                         ;Entry point
22 ADDD2_co C
             0000 F000
                                    MOV.B
                                            #H'00,R0H
                                                         ;Clear ROH
             0002 0C81
23 ADDD2_co C
                                    MOV.B
                                            ROL,R1H
                                                         ;Clear R1H
             0004 4724
24 ADDD2_co C
                                    BEQ
                                            EXIT
                                                         ;Branch if Z=1 then exit
25 ADDD2_co C 0006 0D35
                                    MOV.W
                                            R3,R5
26 ADDD2 co C
             0008
                             MAIN
27 ADDD2_co C
              0008 1B00
                                     SUBS.W #1,R0
                                                         ;Decrement R0
             000A 0905
28 ADDD2_co C
                                    ADD.W R0,R5
                                                        ;Set end address to summand pointer
29 ADDD2_co C
             000C 0904
                                    ADD.W R0,R4
                                                        ;Set end address to addend pointer
30 ADDD2_co C
             000E F900
                                    MOV.B #H'00,R1L
                                                        ;Clear R1L
31 ADDD2_co C
               0010
             0010 685A
32 ADDD2_co C
                                    MOV.B @R5,R2L
                                                         ;Load summand data
33 ADDD2_co C
             0012 6842
                                    MOV.B @R4,R2H
                                                        ;Load addend data
             0014 7709
34 ADDD2_co C
                                    BLD
                                            #0,R1L
                                                         ;Bit load bit 0 of R1L
35 ADDD2_co C
             0016 0E2A
                                    ADDX.B R2H,R2L
                                                        ;R2H + R2L + C -> R2L
             0018 OF0A
36 ADDD2_co C
                                    DAA
                                            R2L
                                                        ;Decimal adjust R1L
37 ADDD2 co C
             001A 6709
                                            #0,R1L
                                                        ;Store C falg to bit 0 of R1L
                                    BST
38 ADDD2_co C
             001C 68DA
                                    MOV.B
                                            R2L,@R5
                                                         ;Store struct
             001E 1B05
39 ADDD2_co C
                                    SUBS.W #1,R5
                                                         ;Decrement summand pointer
40 ADDD2_co C
             0020 1B04
                                                         ;Decrement addend pointer
                                    SUBS.W #1,R4
41 ADDD2_co C
             0022 1A01
                                    DEC.B
                                            R1H
                                                         ;Decrement R1H
42 ADDD2_co C
               0024 46EA
                                                         ;Branch if Z=0
                                     BNE
                                            LOOP
43
44 ADDD2_co C
             0026 7709
                                    BLD
                                           #0,R1L
                                                        ;Load bit 0 of R1L to C flag
45 ADDD2_co C
             0028 06FB
                                     ANDC.B #H'FB,CCR
                                                         ;Clear Z flag of CCR
46 ADDD2_co C
               002A
                              EXIT
47 ADDD2_co C
               002A 5470
                                     RTS
48
                                     .END
*****TOTAL ERRORS 0
*****TOTAL WARNINGS 0
```



#### **Website and Support**

Renesas Technology Website http://www.renesas.com/

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

#### **Revision Record**

|      |           | Descriptio | ••                   |
|------|-----------|------------|----------------------|
| Rev. | Date      | Page       | Summary              |
| 1.00 | Sep.18.03 | _          | First edition issued |
| 2.00 | Nov.30.06 | All pages  | Content correction   |
|      |           |            |                      |
|      |           |            |                      |



# H8/300L Super Low Power Series Addition of Multiple-Precision BCD Numbers (ADDD2)

#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2006. Renesas Technology Corp., All rights reserved.