# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300L SLP Series

# Clock Synchronization Serial Data Master Reception

#### Introduction

This application note describes clock synchronization serial data master reception using the Serial Communication Interface 3 (SCI3) module of the H8/38024.

#### Target Device

H8/38024

#### Contents

| 1. | Specifications           | . 2 |
|----|--------------------------|-----|
| 2. | Description of Functions | . 3 |
| 3. | Principles of Operation  | . 6 |
| 4. | Description of Software  | . 7 |
| 5. | Flowchart                | 11  |

#### 1. Specifications

- Clock synchronization serial data master reception is performed using SCI3 of the H8/38024, as shown in figure 1.
- Four bytes of serial data are received in this sample task.
- The communication format is the LSB first format with the data length fixed to 8 bits, and the bit rate is 250 kbps.



Figure 1 Clock Synchronization Serial Data Master Reception with the H8/38024

#### 2. Description of Functions

• In this sample task, clock synchronization serial data master reception is performed using Serial Communication Interface 3 (SCI3). A block diagram of SCI3 is shown in Figure 2 and the functions are described below the figure.



Figure 2 Block Diagram of SCI3

H8/300L SLP Series Clock Synchronization Serial Data Master Reception

#### • Clock synchronization mode

**KENESAS** 

Data is transmitted or received in synchronization with clock pulses. It is possible to perform serial data communication with another LSI that has the clock synchronization communication function. The length of communication data is fixed to 8 bits.

• Internal clock  $\phi$ 

This reference clock is used for operation of built-in peripheral functions and is generated by the clock pulse generator (CPG).

• Receive shift register (RSR)

This register is used to receive serial data. Serial data that is input from the RXD32 pin is set in RSR in the order in which the data is received, beginning with LSB (bit 0). The data is then converted into parallel data. After one frame of data has been received, the data is automatically transferred to the receive data register (RDR). RDR cannot be accessed by the CPU.

• Receive data register (RDR) This 8-bit register stores receive

This 8-bit register stores received serial data. After one frame of data has been received, RSR automatically transfers the data to RDR. RSR and RDR have a double-buffer structure, so data can be continuously received. Since RDR is a read-only register, it can only be read by the CPU.

- Serial mode register (SMR) This 8-bit register is used to set the serial data communication format and select the clock source for the built-in baud rate generator.
- Serial control register 3 (SCR3) This register is used to control transmission/reception and interrupts, and select a clock source for transmission/reception.
- Serial status register (SSR)

This register consists of the SCI3 status flags and transmit/receive multiprocessor bits. TDRE, RDRF, OER, FER, and PER can only be cleared.

- Bit rate register (BRR) This 8-bit register is used to adjust the bit rate. Since SCI3 has an independent baud rate generator for each channel, a separate bit rate can be set. For details related to settings and the execution rate, see the hardware manual.
- Port mode register 2 (PMR2) This register controls switching of the P43/IRQ0 pin function.
- IRQ edge select register (IEGR) This register is used to specify the rising or falling edge sense of the IRQ0 pin.
- Interrupt enable register 1 (IENR1) This register enables or disables an IRQ0 interrupt request.
- Interrupt request register 1 (IRR1) When an IRQ0 interrupt request is issued, the corresponding flag is set to 1.



• Table 1 describes the pins and registers used in this sample task.

#### Table 1 Assignment of Functions

|           | Name  | Description                                                                                                                                  |
|-----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Pins      | SCK32 | SCI3 clock input/output pin                                                                                                                  |
|           | TXD32 | SCI3 transmit data output pin                                                                                                                |
|           | RXD32 | SCI3 receive data input pin                                                                                                                  |
| Registers | SMR   | Sets the communication format to the clock synchronization mode. Sets the clock source for the built-in baud rate generator to $\phi$ clock. |
|           | SCR3  | Enable receive operation                                                                                                                     |
|           | SSR   | Status flag indicating the SCI3 operating state                                                                                              |
|           | BRR   | Sets the communication bit rate.                                                                                                             |
|           | TSR   | This register is used to transmit serial data.                                                                                               |
|           | TDR   | This register stores transmission data.                                                                                                      |
|           | RSR   | This register is used to receive serial data.                                                                                                |
|           | RDR   | This register stores received data.                                                                                                          |
|           | SPCR  | Does not invert RXD32 input data.                                                                                                            |
|           | PMR2  | Functions as the IRQ0 input pin.                                                                                                             |
|           | IEGR  | Detects the falling edge of IRQ0 pin input.                                                                                                  |
|           | IENR1 | Enables an IRQ0 pin interrupt request.                                                                                                       |
|           | IRR1  | IRQ0 interrupt request flag                                                                                                                  |

### 3. Principles of Operation

• Figure 3 illustrates operation during clock synchronization mode reception in this sample task. It also describes software and hardware processings.



Figure 3 Operation during Reception of Data



## 4. Description of Software

#### 4.1 Description of Modules

Table 2 describes the modules used in this sample task.

#### Table 2 Description of Modules

| Function  | Description                                                                             |
|-----------|-----------------------------------------------------------------------------------------|
| main      | Sets clock synchronization serial data master receive operation and the IRQ0 interrupt. |
| init_SCI3 | Initializes SCI3.                                                                       |
| irq0int   | Handles the IRQ0 interrupt.                                                             |

## 4.2 Description of Arguments

No arguments are used in this sample task.

#### 4.3 Description of Internal Registers

The internal registers used in the sample task are described below. The following settings are the values used in this sample task, not the default values.

| • SPCR                   | Serial port control register |         |                 | Address: H'FF91                                  |  |
|--------------------------|------------------------------|---------|-----------------|--------------------------------------------------|--|
| Bit No.                  | Bit Name                     | Setting | R/W             | Description                                      |  |
| 2                        | SCINV2                       | 0       | R/W             | Switching of RXD32 pin input data inversion      |  |
|                          |                              |         |                 | Does not invert data input from the RXD32.       |  |
| SMR Serial mode register |                              | ter     | Address: H'FFA8 |                                                  |  |
| Bit No.                  | Bit Name                     | Setting | R/W             | Description                                      |  |
| 7                        | COM                          | 1       | R/W             | Communication mode                               |  |
|                          |                              |         |                 | Operates SCI3 in the clock synchronization mode. |  |
| 2                        | MP                           | 0       | R/W             | Multiprocessor mode                              |  |
|                          |                              |         |                 | Disables the multiprocessor communication        |  |
|                          |                              |         |                 | function.                                        |  |
| 1                        | CKS1                         | 0       | R/W             | Clock select 1, 0                                |  |
| 0                        | CKS0                         | 0       |                 | Select $\phi$ clock as the clock source for the  |  |
|                          |                              |         |                 | built-in baud rate generator.                    |  |

**Clock Synchronization Serial Data Master Reception** 

• BRR Address: H'FFA9 Bit rate register Function: 8-bit register used to set the transmit and receive bit rates according to the operating clock of the baud rate generator selected by CKS1 and CKS0. Setting: H'04 R/W: R/W SCR3 Serial control register 3 Address: H'FFAA Description Bit No. Bit Name Setting R/W 4 RE 1 R/W Receive enable Enables receive operation. (The RXD32 pin is used as the receive data pin.) 1 CKE1 R/W 0 Clock enable 1, 0 0 R/W 0 Selects the internal clock as the clock CKE0 source and selects the synchronization clock output as the SCK32 pin function. SSR Serial status register Address: H'FFAC R/W Bit No. Bit Name Setting Description RDRF R/(W)\* Receive data register full 6 \_ RDRF = 0: Data is not stored in RDRF. RDRF = 1: Data is stored in RDRF. 5 R/(W)\* OER 0 Overrun error OER = 0: Reception is completed or in progress. OER = 1: An overrun error occurred during reception. R/(W)\* 4 FER 0 Framing error FER = 0: Reception is completed or in progress. FER = 1: A framing error occurred during reception. 3 PER R/(W)\* Parity error 0 PER = 0: Reception is completed or in progress.

"-" indicates "Don't care".

\* Only 0, which clears the flag, can be written.

• RDR Receive data register Function: 8-bit register that stores received data. Setting: -R/W: R Address: H'FFAD

PER = 1: A parity error occurred during

reception.

# RENESAS

#### H8/300L SLP Series

| • PMR2                              | Port mode register 2 |                            |                         | Address: H'FFC9                                                                                                                                                                                                    |
|-------------------------------------|----------------------|----------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit No.                             | Bit Name             | Setting                    | R/W                     | Description                                                                                                                                                                                                        |
| 0                                   | ĪRQ0                 | 1                          | R/W                     | Switching of the P43/IRQ0 pin function<br>IRQ0 = 0: The pin functions as the P43 pin.<br>IRQ0 = 1: The pin functions as the IRQ0<br>input pin.                                                                     |
| • IEGR                              | IR                   | Q edge select r            | egister                 | Address: H'FFF2                                                                                                                                                                                                    |
| Bit No.                             | Bit Name             | Setting                    | R/W                     | Description                                                                                                                                                                                                        |
| 0                                   | IEG0                 | 0                          | R/W                     | IRQ0 edge selectIEG0 = 0: The falling edge of IRQ0 pin<br>input is detected.IEG0 = 1: The rising edge of IRQ0 pin input<br>is detected.                                                                            |
| • IENR1<br>Bit No.                  | Int<br>Bit Name      | errupt enable r<br>Setting | egister 1<br><b>R/W</b> | Address: H'FFF3 Description                                                                                                                                                                                        |
| 0                                   | IENO                 | 1                          | R/W                     | IRQ0 interrupt enable<br>IEN0 = 0: An IRQ0 pin interrupt request is<br>disabled.<br>IEN0 = 1: An IRQ0 pin interrupt request is<br>enabled.                                                                         |
| • IRR1 Interrupt request register 1 |                      | register 1                 | Address: H'FFF6         |                                                                                                                                                                                                                    |
| Bit No.                             | Bit Name             | Setting                    | R/W                     | Description                                                                                                                                                                                                        |
| 0                                   | IRRI0                | 0                          | R/(W)*                  | IRQ0 interrupt request flag<br>[Clearing condition]<br>When 0 is written if IRRI0 is 1<br>[Setting condition]<br>When the IRQ0 pin is set as interrupt input<br>and the specified edge is input in the IRQ0<br>pin |

\* Only 0, which clears the flag, can be written



## 4.4 RAM Usage

• Table 3 describes RAM usage in this sample task.

#### Table 3 RAM Usage

| Argument | Description                                               | Address | Amount of<br>Memory Used | Function<br>Used |
|----------|-----------------------------------------------------------|---------|--------------------------|------------------|
| SRD[4]   | Buffer storing clock synchronization serial received data | H'FB80  | 4 bytes                  | main             |
| wait     | Waiting for an IRQ0 interrupt                             | H'FB84  | 1 byte                   | main, inq0int    |



#### 5. Flowchart

#### 5.1 main









# 5.2 init\_SCI3









# 5.3 irq0int



#### 5.4 Link Addresses

| Section Name | Address |
|--------------|---------|
| CV1          | H′0000  |
| CV2          | H′0008  |
| Р            | H′0100  |
| В            | H'FB80  |
|              |         |



## **Revision Record**

| Date      | Description |                      |                   |  |
|-----------|-------------|----------------------|-------------------|--|
|           | Page        | Summary              |                   |  |
| Jul.16.04 |             | First edition issued |                   |  |
|           |             |                      |                   |  |
|           |             |                      |                   |  |
|           |             |                      |                   |  |
|           |             |                      |                   |  |
|           |             | Date Page            | Date Page Summary |  |

**Clock Synchronization Serial Data Master Reception** 

Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or

(iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.