# RENESAS

# R8C/2D Group

Rewriting the Data Flash Using the Suspend Function in EW1 Mode

R01AN0109EJ0100 Rev.1.00 Feb. 18, 2011

**APPLICATION NOTE** 

# 1. Abstract

This document describes the setting method and an application example for rewriting the data flash using the suspend function in EW1 mode with the R8C/2D Group.

# 2. Introduction

The application example described in this document applies to the following microcomputer (MCU) and parameter:

- MCU: R8C/2D Group
- XIN clock frequency: 20 MHz

This application note can be used with other R8C Family MCUs which have the same special function registers (SFRs) as the above group. Check the manual for any modifications to functions. Careful evaluation is recommended before using the program described in this application note.



# 3. Application Example

This application note describes a method of rewriting for the flash memory after enabling the suspend function in EW1 mode.

# 3.1 Program Outline

Rewrite block A and block B of the data flash in EW1 mode. The erase operation is halted temporarily when the suspend function is used during erasure. Use timer RA timer mode for interrupts to suspend erase and write operations.

# 3.1.1 Writing Data in the Data Flash Area

This application note assumes that one record is 64 bytes and each block is divided into 16. Divided areas are used as records 0 to 15. Blocks A and B each have 16 records for a total of 32 records. Figure 3.1 shows the relationship between the data flash and records.



Figure 3.1 Relationship Between Data Flash and Records

When writing data, write in record units starting from record 0 of each block. After writing to record 15, perform a block erase to erase all content from the next block. When writing the next data, start from record 0 in the block which was just erased. After writing to record 15 of block B, erase all content from block A, start writing from record 0 of block A, and repeat these steps.

# 3.2 Memory

### Table 3.1 Memory

| Memory                  | Size      | Remarks                       |
|-------------------------|-----------|-------------------------------|
| ROM                     | 577 bytes | In the r01an0109_src.c module |
| RAM                     | 35 bytes  | In the r01an0109_src.c module |
| Maximum user stack      | 28 bytes  |                               |
| Maximum interrupt stack | 18 bytes  |                               |

Memory size varies depending on the C compiler version and compile options.

The above applies to the following conditions:

C compiler: M16C Series, R8C Family C Compiler V.5.45 Release 01

Compile options: -c -finfo -dir "\$(CONFIGDIR)" -R8C



# 4. Software

This section shows the initial setting procedures and values to set the example described in section **3.** Application **Example**. Refer to the latest **R8C/2D Group** hardware user's manual for details on individual registers.

The  $\times$  in the register's Setting Value represents bits not used in this application, blank spaces represent bits that do not change, and the dash represents reserved bits or bits that have nothing assigned.

# 4.1 Function Tables

| Declaration       | void main (void)   |                        |                         |  |  |  |  |
|-------------------|--------------------|------------------------|-------------------------|--|--|--|--|
| Outline           | Main function      | Main function          |                         |  |  |  |  |
| Argument          | Argument name      |                        | Meaning                 |  |  |  |  |
| Argument          | None               |                        | —                       |  |  |  |  |
| Variable (global) | Variable name      |                        | Contents                |  |  |  |  |
| Valiable (global) | None               |                        | —                       |  |  |  |  |
| Returned value    | Туре               | Value                  | Meaning                 |  |  |  |  |
|                   | None               | —                      | —                       |  |  |  |  |
| Function          | Perform main proce | ssing. Determine the w | rite and erase results. |  |  |  |  |

| Declaration       | void mcu_init (voi | void mcu_init (void) |          |  |  |  |
|-------------------|--------------------|----------------------|----------|--|--|--|
| Outline           | System clock set   | ting                 |          |  |  |  |
| Argument          | Argument name      |                      | Meaning  |  |  |  |
| Argument          | None               |                      | —        |  |  |  |
| Variable (global) | Variable name      |                      | Contents |  |  |  |
| valiable (global) | None               |                      | —        |  |  |  |
| Returned value    | Туре               | Value                | Meaning  |  |  |  |
|                   | None               | _                    | —        |  |  |  |
| Function          | Set the system cl  | ock (XIN clock).     |          |  |  |  |

| Declaration       | void timer_ra_init (    | void timer_ra_init (void) |                           |  |  |  |
|-------------------|-------------------------|---------------------------|---------------------------|--|--|--|
| Outline           | Initial setting of time | er RA                     |                           |  |  |  |
| Argument          | Argument name           |                           | Meaning                   |  |  |  |
| Argument          | None                    |                           | —                         |  |  |  |
| Variable (global) | Variable name           |                           | Contents                  |  |  |  |
| valiable (global) | None                    |                           | Contents Contents Meaning |  |  |  |
| Returned value    | Туре                    | Value                     | Meaning                   |  |  |  |
|                   | None                    | —                         | —                         |  |  |  |
| Function          | Perform initial settin  | ng of SFRs to use ti      | mer RA.                   |  |  |  |



| Declaration       | void set_data (unsigned char *data) |                                                                                                          |                                         |  |
|-------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------|--|
| Outline           | Write data made                     |                                                                                                          |                                         |  |
| Argument          | Argument name                       |                                                                                                          | Meaning                                 |  |
| Argument          | unsigned char *dat                  | а                                                                                                        | Write data destination starting address |  |
| Variable (global) | Variable name                       | data made<br>nent name Meaning<br>ned char *data Write data d<br>ble name Contents<br>—<br>Value Meaning | Contents                                |  |
| Vallable (global) | None                                |                                                                                                          | —                                       |  |
| Returned value    | Туре                                | Value                                                                                                    | Meaning                                 |  |
|                   | None                                | —                                                                                                        | —                                       |  |
| Function          |                                     |                                                                                                          |                                         |  |

| Declaration       | void write_addres                   | void write_address_init (void) |                                                   |  |  |  |
|-------------------|-------------------------------------|--------------------------------|---------------------------------------------------|--|--|--|
| Outline           | Initial setting of w                | rite record                    |                                                   |  |  |  |
| Argument          | Argument name                       |                                | Meaning                                           |  |  |  |
| Argument          | None                                |                                | —                                                 |  |  |  |
|                   | Variable name                       |                                | Contents                                          |  |  |  |
| Variable (global) | unsigned char blo                   | ock_select                     | Block used                                        |  |  |  |
|                   | unsigned char *w                    | rite_addr                      | Write address                                     |  |  |  |
| Returned value    | Туре                                | Value                          | Meaning                                           |  |  |  |
|                   | None                                | —                              | —                                                 |  |  |  |
| Function          | Erase block A and to be used (block |                                | tarting address of block A (write_addr) and block |  |  |  |

| Declaration       | unsigned char write_control (void) |                       |                                                                        |  |  |  |  |
|-------------------|------------------------------------|-----------------------|------------------------------------------------------------------------|--|--|--|--|
| Outline           | Data write control                 | Data write control    |                                                                        |  |  |  |  |
| Argument          | Argument name                      |                       | Meaning                                                                |  |  |  |  |
| Argument          | None                               |                       | —                                                                      |  |  |  |  |
| Variable (global) | Variable name                      |                       | Contents                                                               |  |  |  |  |
|                   | unsigned char reco                 | ord_data[RECORD_SIZE] | Record data                                                            |  |  |  |  |
|                   | unsigned char *writ                | te_addr               | Write address                                                          |  |  |  |  |
|                   | unsigned char bloc                 | k_select              | Block used                                                             |  |  |  |  |
|                   | Туре                               | Value                 | Meaning                                                                |  |  |  |  |
|                   |                                    | NORMAL                | Completed normally                                                     |  |  |  |  |
| Returned value    | unsigned char                      | CMD_SEQ_ERROR         | Command sequence error                                                 |  |  |  |  |
|                   | unsigned chai                      | ERASE_ERROR           | Erase error                                                            |  |  |  |  |
|                   |                                    | PROGRAM_ERROR         | Program error                                                          |  |  |  |  |
| Function          |                                    |                       | ddress (write_addr). When writing data to k and set the write address. |  |  |  |  |



| Declaration       | unsigned char block_erase (unsigned char block_no) |                           |                        |  |  |
|-------------------|----------------------------------------------------|---------------------------|------------------------|--|--|
| Outline           | Block erase                                        |                           |                        |  |  |
| Argument          | Argument name                                      |                           | Meaning                |  |  |
| Aigument          | unsigned char block                                | _no                       | Erase block number     |  |  |
| Variable (global) | Variable name                                      |                           | Contents               |  |  |
| variable (global) | None                                               |                           | —                      |  |  |
|                   | Туре                                               | Value                     | Meaning                |  |  |
|                   |                                                    | NORMAL                    | Completed normally     |  |  |
| Returned value    | unsigned char                                      | CMD_SEQ_ERROR             | Command sequence error |  |  |
|                   | unsigned char                                      | ERASE_ERROR               | Erase error            |  |  |
|                   |                                                    | PROGRAM_ERROR             | Program error          |  |  |
| Function          | Erase the specified                                | block in CPU rewrite mode | (EW1 mode).            |  |  |

| Declaration       | unsigned char data_write (unsigned char *data) |                             |                                         |  |  |
|-------------------|------------------------------------------------|-----------------------------|-----------------------------------------|--|--|
| Outline           | Data writing                                   |                             |                                         |  |  |
| Argument          | Argument name                                  |                             | Meaning                                 |  |  |
| Argument          | unsigned char *dat                             | a                           | Write data destination starting address |  |  |
| Variable (global) | Variable name                                  |                             | Contents                                |  |  |
| valiable (global) | unsigned char *wri                             | te_addr                     | Write address                           |  |  |
|                   | Туре                                           | Value                       | Meaning                                 |  |  |
|                   |                                                | NORMAL                      | Completed normally                      |  |  |
| Returned value    | unsigned char                                  | CMD_SEQ_ERROR               | Command sequence error                  |  |  |
|                   |                                                | ERASE_ERROR                 | Erase error                             |  |  |
|                   |                                                | PROGRAM_ERROR               | Program error                           |  |  |
| Function          | Write one record or mode).                     | data from the write address | (write_addr) in CPU rewrite mode (EW1   |  |  |

| Declaration       | unsigned char full_sts_chk (unsigned char *chk_adr) |               |                                                                   |  |  |  |
|-------------------|-----------------------------------------------------|---------------|-------------------------------------------------------------------|--|--|--|
| Outline           | Full status check                                   |               |                                                                   |  |  |  |
|                   | Argument name                                       |               | Meaning                                                           |  |  |  |
| Argument          | unsigned char *chk                                  | _adr          | Address where erase command or<br>program command data is written |  |  |  |
| Variable (global) | Variable name                                       |               | Contents                                                          |  |  |  |
| variable (global) | None                                                |               | —                                                                 |  |  |  |
|                   | Туре                                                | Value         | Meaning                                                           |  |  |  |
|                   |                                                     | NORMAL        | Completed normally                                                |  |  |  |
| Returned value    | unsigned char                                       | CMD_SEQ_ERROR | Command sequence error                                            |  |  |  |
|                   | unsigned chai                                       | ERASE_ERROR   | Erase error                                                       |  |  |  |
|                   |                                                     | PROGRAM_ERROR | Program error                                                     |  |  |  |
| Function          | Perform full status of                              | heck.         |                                                                   |  |  |  |



| Declaration       | void_timer_ra (void | void_timer_ra (void)        |                                                                                             |  |  |  |
|-------------------|---------------------|-----------------------------|---------------------------------------------------------------------------------------------|--|--|--|
| Outline           | Timer RA interrupt  | Timer RA interrupt handling |                                                                                             |  |  |  |
| Argument          | Argument name       |                             | Meaning                                                                                     |  |  |  |
| Aigument          | None                |                             | —                                                                                           |  |  |  |
| Variable (global) | Variable name       |                             | Contents                                                                                    |  |  |  |
| valiable (global) | None                |                             | —                                                                                           |  |  |  |
| Returned value    | Туре                | Value                       | Meaning                                                                                     |  |  |  |
|                   | None                | —                           | —                                                                                           |  |  |  |
| Function          |                     |                             | No processing for memory access is performed ng for memory access based on the user system. |  |  |  |



# 4.2 Main Function

• Flowchart



Note:

1. In this application note, command sequence error processing, erase error processing, and program error processing are not performed. Perform error processing if necessary.



# 4.3 System Clock Setting

• Flowchart



• Register settings

(1) Enable writing to registers CM0, CM1, OCD, FRA0, FRA1, and FRA2.

#### Protect Register (PRCR) Bit b7 b6 b5 b4 b3 b2 b1 b0 Setting Value Х Х 1 Х Bit Symbol Bit Name Function R/W Enables writing to registers CM0, CM1, OCD, b0 PRC0 Protect bit 0 FRA0, FRA1, and FRA2 R/W 1: Write enabled

(2) Oscillate the low-speed on-chip oscillator.

| System    | System Clock Control Register 1 (CM1) |       |                                       |          |    |   |        |            |              |         |   |     |
|-----------|---------------------------------------|-------|---------------------------------------|----------|----|---|--------|------------|--------------|---------|---|-----|
|           | Bit                                   | b7    | b6                                    | b5       | b4 | ł | 53     | b2         | b1           | b0      |   |     |
| Setting \ | Value                                 |       |                                       | Х        | 0  |   |        | Х          | Х            | Х       | ] |     |
| Bit       | Symbol                                |       |                                       | Bit Name |    |   |        |            | Functio      | n       |   | R/W |
| b4        | CM14                                  | Low-s | Low-speed on-chip oscillator stop bit |          |    |   | 0: Lov | v-speed on | -chip oscill | ator on |   | R/W |

#### (3) Switch ports P4\_6 and P4\_7 to XIN-XOUT pins.

| System    | n Cloc | k C | ontrol | Register | 1 (CM1)    |    |        |            |          |    |   |     |
|-----------|--------|-----|--------|----------|------------|----|--------|------------|----------|----|---|-----|
|           | Bit    | ł   | b7     | b6       | b5         | b4 | b3     | b2         | b1       | b0 |   |     |
| Setting V | Value  |     |        |          | х          |    | 1      | х          | х        | х  | ] |     |
| D'1       | 0      |     | i      |          | D'I NUMERI |    | i      |            | <b>F</b> |    |   | DAA |
| Bit       | Symb   | 100 |        |          | Bit Name   |    |        |            | Functio  | n  |   | R/W |
| b3        | CM1    | 13  | Port X | IN-XOUT  | switch bit |    | 1: XIN | I-XOUT pin | S        |    |   | R/W |

(4) Oscillate the XIN clock.

| System    | n Clock ( | Control | Register    | 0 (CM0)    |     |      |             |          |    |     |
|-----------|-----------|---------|-------------|------------|-----|------|-------------|----------|----|-----|
|           | Bit       | b7      | b6          | b5         | b4  | b3   | b2          | b1       | b0 |     |
| Setting \ | Value     |         |             | 0          | Х   | Х    | Х           | —        | —  |     |
| Bit       | Symbol    |         |             | Bit Name   |     |      |             | Functio  | on | R/W |
| b5        | CM05      | XIN c   | lock (XIN-> | KOUT) stop | bit | 0: X | IN clock os | cillates |    | R/W |

- (5) Wait until oscillation stabilizes.
- (6) Select the XIN clock.

System Clock Control Register 0 (CM0)

|           | Bit    | b7  | b6          | b5       | b4 | b3       | b2         | b1      | b0 |   |     |
|-----------|--------|-----|-------------|----------|----|----------|------------|---------|----|---|-----|
| Setting V | Value  | 0   |             |          | х  | х        | х          | —       |    |   |     |
|           |        |     |             |          |    | <u>.</u> |            |         |    | - |     |
| Bit       | Symbol |     | I           | Bit Name |    |          |            | Functio | n  |   | R/W |
| b7        | CM07   | CPU | clock selec | t bit    |    | 0: Sy    | stem clock |         |    |   | R/W |



(7) Select the XIN clock as the system clock.

| Oscilla | Oscillation Stop Detection Register (OCD) |       |              |          |    |       |             |         |    |   |     |
|---------|-------------------------------------------|-------|--------------|----------|----|-------|-------------|---------|----|---|-----|
|         | Bit                                       | b7    | b6           | b5       | b4 | b3    | b2          | b1      | b0 |   |     |
| Setting | Value                                     | _     | —            | —        | —  | х     | 0           | х       | х  | ] |     |
|         |                                           |       |              |          |    |       |             |         |    |   |     |
| Bit     | Symb                                      | ol    |              | Bit Name |    |       |             | Functio | n  |   | R/W |
| b2      | OCD                                       | 2 Sys | tem clock se | lect bit |    | 0: Se | lects XIN c | lock    |    |   | R/W |

(8) Set system clock division select bits 1.

| Systen    | System Clock Control Register 1 (CM1) |       |             |              |           |          |             |         |    |  |     |
|-----------|---------------------------------------|-------|-------------|--------------|-----------|----------|-------------|---------|----|--|-----|
|           | Bit                                   | b7    | b6          | b5           | b4        | b3       | b2          | b1      | b0 |  |     |
| Setting V | Value                                 | 0     | 0           | х            |           |          | х           | х       | х  |  |     |
|           | -                                     |       |             |              |           | <u>.</u> |             |         |    |  |     |
| Bit       | Symbo                                 | 1     |             | Bit Name     |           |          |             | Functio | n  |  | R/W |
| b6        | CM16                                  | Svete | m clock div | vision seled | ot bite 1 | b7 b6    |             |         |    |  | R/W |
| b7        | CM17                                  | Jysic |             |              |           | 0 0: N   | lo division | mode    |    |  | R/W |

(9) Set system clock division select bit 0.

| System    | System Clock Control Register 0 (CM0) |       |             |             |         |       |           |         |    |  |     |  |
|-----------|---------------------------------------|-------|-------------|-------------|---------|-------|-----------|---------|----|--|-----|--|
|           | Bit                                   | b7    | b6          | b5          | b4      | b3    | b2        | b1      | b0 |  |     |  |
| Setting \ | /alue                                 |       | 0           |             | х       | х     | х         | —       | —  |  |     |  |
|           |                                       |       |             |             |         |       |           |         |    |  |     |  |
| Bit       | Symbol                                |       |             | Bit Name    |         |       |           | Functio | n  |  | R/W |  |
| b6        | CM06                                  | Syste | m clock div | ision selec | t bit 0 | 0: CN | /16, CM17 | enabled |    |  | R/W |  |

(10) Disable writing to registers CM0, CM1, OCD, FRA0, FRA1, and FRA2.

| Protec    | t Registe | r (PRC | R)      |          |    |      |                                               |          |                       |         |     |
|-----------|-----------|--------|---------|----------|----|------|-----------------------------------------------|----------|-----------------------|---------|-----|
|           | Bit       | b7     | b6      | b5       | b4 | b3   | b2                                            | b1       | b0                    |         |     |
| Setting ' | Value     | —      |         |          |    | Х    | х                                             | Х        | 0                     |         |     |
| -         |           |        |         |          |    |      |                                               |          |                       |         |     |
| Bit       | Symbol    |        |         | Bit Name |    |      |                                               | Functic  | n                     |         | R/W |
| b0        | PRC0      | Protec | t bit 0 |          |    | FRAG | les writing i<br>), FRA1, ar<br>rite disabled | nd FRA2. | SCM0, CM <sup>2</sup> | I, OCD, | R/W |



# 4.4 Initial Setting of Timer RA

```
• Flowchart
```

| $\square$   | timer_ra_init()       | )                                                                         |
|-------------|-----------------------|---------------------------------------------------------------------------|
| (1)         | traic ← 0x00          | Disable timer RA interrupt.                                               |
| (2)         | l<br>tstart_tracr ← 0 | Stop timer RA count.                                                      |
|             |                       |                                                                           |
| (3)         | tcstf_tracr = 0 ?     |                                                                           |
|             |                       | $\neq$ 0 (during count)                                                   |
|             | = 0 (count stops)     |                                                                           |
| (4)         | tracr ← 0x04          | Initialize bits TSTART and TCSTF.<br>Initialize registers TRAPRE and TRA. |
|             |                       |                                                                           |
| (5)         | transmin 01/10        | Set to timer mode.                                                        |
| (5)         | tramr ← 0x10          | Select f8 as timer RA count source.                                       |
|             |                       | Provide count source.                                                     |
|             |                       |                                                                           |
| (6)         | traioc ← 0x00         | Set 0 in timer mode.                                                      |
| (7)         | <br>trapre ← 250 - 1  |                                                                           |
|             |                       | Set 50 ns $\times$ 8 $\times$ 250 $\times$ 10 = 1 ms as count period.     |
| (8)         | tra ← 10 - 1          |                                                                           |
| (9)         | <br>traic ← 0x00      | Clear timer RA interrupt request bit.                                     |
|             |                       |                                                                           |
| (10)        | traic ← 0x01          | Enable timer RA interrupt. (level 1).                                     |
| (11)        | tstart_tracr ← 1      | Start timer RA count.                                                     |
|             | •                     |                                                                           |
|             |                       |                                                                           |
| (12)        | tcstf_tracr = 1 ?     | ∠<br>≠ 1 (count stops)                                                    |
|             | = 1 (during count     |                                                                           |
|             | return                |                                                                           |
| $\subseteq$ | return                |                                                                           |

• Register settings

(1) Disable the timer RA interrupt.

# Interrupt Control Register (TRAIC)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |  |
|---------------|----|----|----|----|----|----|----|----|--|
| Setting Value | _  | —  | _  | —  | 0  | 0  | 0  | 0  |  |

| Bit | Symbol | Bit Name                             | Function                           | R/W |
|-----|--------|--------------------------------------|------------------------------------|-----|
| b0  | ILVL0  |                                      |                                    | R/W |
| b1  | ILVL1  | Interrupt priority level select bits | 0 0 0: Level 0 (interrupt disable) | R/W |
| b2  | ILVL2  |                                      |                                    | R/W |
| b3  | IR     | Interrupt request bit                | 0: Requests no interrupt           | R/W |

(2) Stop the timer RA count.

| Timer I   | RA Con | trol R | Register (TR | (ACR)     |    |        |           |         |    |     |
|-----------|--------|--------|--------------|-----------|----|--------|-----------|---------|----|-----|
|           | Bit    | b7     | b6           | b5        | b4 | b3     | b2        | b1      | b0 |     |
| Setting \ | Value  |        |              | х         | х  |        |           |         | 0  |     |
|           |        |        |              |           |    |        |           |         |    |     |
| Bit       | Symbo  | )      |              | Bit Name  |    |        |           | Functio | n  | R/W |
| b0        | TSTAR  | T Tim  | ner RA count | start bit |    | 0: Coi | unt stops |         |    | R/W |

(3) Wait until the timer RA count stops.

#### Timer RA Control Register (TRACR)

| Bit | Symbol | Bit Name                   | Function                          | R/W |
|-----|--------|----------------------------|-----------------------------------|-----|
| b1  | TCSTF  | Limer RA count status flag | 0: Count stops<br>1: During count | R   |

(4) Initialize bits TSTART and TCSTF, and registers TRAPRE and TRA.

#### Timer RA Control Register (TRACR) Bit b7 b6 b5 b4 b3 b2 b1 b0 Setting Value \_\_\_\_\_ \_ х х \_ 1 0 Symbol Bit Name Function R/W Bit When this bit is set to 1, the count is forcibly TSTOP R/W b2 Timer RA count forcible stop bit stopped. When read, its content is 0.

(5) Set the timer RA mode register.

### Timer RA Mode Register (TRAMR)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |  |
|---------------|----|----|----|----|----|----|----|----|--|
| Setting Value | 0  | 0  | 0  | 1  |    | 0  | 0  | 0  |  |

| Bit | Symbol | Bit Name                            | Function                                 | R/W |
|-----|--------|-------------------------------------|------------------------------------------|-----|
| b0  | TMOD0  |                                     |                                          | R/W |
| b1  | TMOD1  | Timer RA operating mode select bits | <sup>b2 b1 b0</sup><br>0 0 0: Timer mode | R/W |
| b2  | TMOD2  |                                     |                                          | R/W |
| b4  | TCK0   |                                     |                                          | R/W |
| b5  | TCK1   | Timer RA count source select bits   | b6 b5 b4<br>0 0 1: f8                    | R/W |
| b6  | TCK2   |                                     |                                          | R/W |
| b7  | TCKCUT | Timer RA count source cutoff bit    | 0: Provides count source                 | R/W |

(6) Set the timer RA I/O control register.

| limer   | RA I/C | ) Cont | trol I | Register (  | IRAIOC)      |      |    |                   |             |             |    |  |     |
|---------|--------|--------|--------|-------------|--------------|------|----|-------------------|-------------|-------------|----|--|-----|
|         | Bit    | b7     |        | b6          | b5           | b4   | b3 |                   | b2          | b1          | b0 |  |     |
| Setting | Value  | _      |        | _           | 0            | 0    | 0  |                   | 0           | 0           | 0  |  |     |
|         | -      |        |        |             |              |      |    | r                 |             |             |    |  |     |
| Bit     | Sym    | nbol   |        |             | Function     |      |    |                   |             |             |    |  |     |
| b0      | TEDO   | GSEL   | TRA    | NO polarity | / switch bit | :    |    |                   |             |             |    |  |     |
| b1      | TOF    | PCR    | TRA    | NO output   | control bit  |      |    | Set               |             | R/W         |    |  |     |
| b2      | TOE    | ENA    | TRA    | O output    | enable bit   |      |    |                   |             | R/W         |    |  |     |
| b3      | TIO    | SEL    | INT    | 1/TRAIO s   | elect bit    |      |    | 0: <mark>1</mark> | NT1/TRAIC   | ) pin (P1_7 | 7) |  | R/W |
| b4      | TIP    | PF0    | тол    | UO input fi | lter select  | hito |    | Sat               | to 0 in tim | or modo     |    |  | R/W |
| b5      | TIF    | PF1    | IKA    |             |              | DILS |    | Set               |             | er mode.    |    |  | R/W |

# Timer RA I/O Control Register (TRAIOC)

(7) Set the timer RA prescaler register to 250-1 (F9h).

#### Timer RA Prescaler Register (TRAPRE)

| В             | it b7 | be    | 6         | b5         | b4     | b3     | b2 | b     | 1     | b0         |      |     |
|---------------|-------|-------|-----------|------------|--------|--------|----|-------|-------|------------|------|-----|
| Setting Value | e 1   | 1     |           | 1          | 1      | 1      | 0  | C     | )     | 1          |      |     |
| Bit           | Mode  |       |           |            | Fur    | nction |    |       | İ     | Setting Ra | ange | R/W |
| b7 to b0      | de    | Count | s an inte | rnal count | source |        |    | 00h t | o FFh | 5          | R/W  |     |

#### (8) Set the timer RA register to 10-1 (09h).

| Timer RA Register (TRA | ) |
|------------------------|---|
|------------------------|---|

| В             | it b7    | b6    | b5           | b4           | b3         | b2           | b1     | b0         |       |     |
|---------------|----------|-------|--------------|--------------|------------|--------------|--------|------------|-------|-----|
| Setting Value | e 0      | 0     | 0            | 0            | 1          | 0            | 0      | 1          | ]     |     |
|               |          |       |              |              |            |              |        |            |       |     |
| Bit           | Mode     |       |              | Fun          | iction     |              |        | Setting F  | Range | R/W |
| b7 to b0      | Timer mo | de Co | ounts on und | erflow of ti | mer RA pre | escaler regi | ster 0 | 00h to FFh |       | R/W |

#### (9) Clear the timer RA interrupt request bit.

#### Interrupt Control Register (TRAIC) Bit b7 b6 b5 b3 b2 b0 b4 b1 Setting Value 0 \_ \_\_\_\_ Symbol Bit Name Function R/W Bit b3 IR 0: Requests no interrupt R/W Interrupt request bit



(10) Enable the timer RA interrupt (level 1).

| Interrupt Control Register (TRAIC) |        |         |              |             |        |                   |           |         |    |     |     |  |
|------------------------------------|--------|---------|--------------|-------------|--------|-------------------|-----------|---------|----|-----|-----|--|
|                                    | Bit    | b7      | b6           | b5          | b4     | b3                | b2        | b1      | b0 |     |     |  |
| Setting '                          | Value  |         |              |             |        |                   | 0         | 0       | 1  |     |     |  |
|                                    |        |         |              |             |        |                   |           |         |    |     |     |  |
| Bit                                | Symbol |         |              | Bit Name    |        |                   |           | Functio | n  |     | R/W |  |
| b0                                 | ILVL0  |         |              |             |        |                   |           |         |    |     | R/W |  |
| b1                                 | ILVL1  | Interru | upt priority | level selec | t bits | b2 b1 b0<br>0 0 1 | : Level 1 |         |    |     | R/W |  |
| b2 ILVL2                           |        |         |              |             |        |                   |           |         |    | R/W |     |  |

(11) Start the timer RA count.

| Timer I | ïmer RA Control Register (TRACR) |     |       |          |           |    |  |        |            |         |   |   |     |
|---------|----------------------------------|-----|-------|----------|-----------|----|--|--------|------------|---------|---|---|-----|
|         | Bit                              | b   | 07    | b6       | b5        | b4 |  | b3     | b2         | b1      | b | 0 |     |
| Setting | Value                            | -   | _     | _        | х         | х  |  |        |            |         | 1 |   |     |
|         |                                  |     |       |          |           |    |  |        |            |         |   |   |     |
| Bit     | Symb                             | loc |       | l        | Bit Name  |    |  |        |            | Functio | n |   | R/W |
| b0      | TSTA                             | RT  | Timer | RA count | start bit |    |  | 1: Cou | unt starts |         |   |   | R/W |

(12) Wait until the timer RA count starts.

Timer RA Control Register (TRACR)

| Bit | Symbol | Bit Name                   | Function                          | R/W |
|-----|--------|----------------------------|-----------------------------------|-----|
| b1  | TCSTF  | Limer RA count status flag | 0: Count stops<br>1: During count | R   |



# 4.5 Initial Setting of Write Record

• Flowchart





# 4.6 Data Write Control

• Flowchart





# 4.7 Block Erase Processing



• Register settings

(1) Clear the I flag to disable interrupts.



(2) Enable CPU rewrite mode. When setting the FMR01 bit to 1, first write 0 and then write 1 immediately.

| Flash Memory Control Register 0 (FMR0) |       |                   |              |              |     |            |           |    |    |     |     |
|----------------------------------------|-------|-------------------|--------------|--------------|-----|------------|-----------|----|----|-----|-----|
|                                        | Bit   | b7                | b6           | b5           | b4  | b3         | b2        | b1 | b0 |     |     |
| Setting                                | Value |                   |              | —            | —   | х          | х         | 1  |    |     |     |
|                                        |       |                   |              |              |     | i          |           |    |    |     |     |
| Bit                                    | Symbo | Bit Name Function |              |              |     |            |           |    |    |     | R/W |
| b1                                     | FMR01 | CF                | PU rewrite m | ode select b | oit | ewrite mod | e enabled |    |    | R/W |     |
|                                        |       |                   |              |              |     |            |           |    |    |     |     |
|                                        |       |                   |              |              |     |            |           |    |    |     |     |

(3) Select EW1 mode. When setting the FMR11 bit to 1, first write 0 and then write 1 immediately.

| Flash I   | Memo  | ry Co | ontrol | Register  | 1 (FMR1) |    |          |      |          |    |     |
|-----------|-------|-------|--------|-----------|----------|----|----------|------|----------|----|-----|
|           | Bit   | b     | 7      | b6        | b5       | b4 | b3       | b2   | b1       | b0 |     |
| Setting ' | Value |       | -      | х         | х        | _  | —        | _    | 1        | —  |     |
|           |       |       |        |           |          |    |          |      |          |    |     |
| Bit       | Sym   | ibol  |        | E         | Bit Name |    |          |      | Function |    | R/W |
| b1        | FMF   | R11   | EW1    | mode sele | ect bit  |    | 1: EW1 m | node |          |    | R/W |

(4) Enable suspend function. When setting the FMR40 bit to 1, first write 0 and then write 1 immediately.

| Flash I   | Flash Memory Control Register 4 (FMR4) |      |      |           |            |           |           |    |          |    |   |     |  |
|-----------|----------------------------------------|------|------|-----------|------------|-----------|-----------|----|----------|----|---|-----|--|
|           | Bit                                    | b    | 7    | b6        | b5         | b4        | b3        | b2 | b1       | b0 |   |     |  |
| Setting ' | Value                                  |      |      | Х         |            |           | х         |    |          | 1  | l |     |  |
|           |                                        |      |      |           |            |           | ;         |    |          |    |   |     |  |
| Bit       | Syn                                    | nbol |      | E         | Bit Name   |           |           |    | Function |    |   | R/W |  |
| b0        | FMI                                    | R40  | Eras | e-suspend | function e | nable bit | 1: Enable | )  |          |    |   | R/W |  |
|           |                                        |      |      |           |            |           |           |    |          |    |   |     |  |
|           |                                        |      |      |           |            |           |           |    |          |    |   |     |  |
| (5)       | D' 1                                   | 1 1  |      |           |            | 1         |           |    |          |    |   |     |  |

(5) Disable low-power consumption read mode.

| Flash I | Memoi | ry Co | ntrol        | Register | 4 (FMR4)     |          |            |    |          |    |     |
|---------|-------|-------|--------------|----------|--------------|----------|------------|----|----------|----|-----|
|         | Bit   | b7    | 7            | b6       | b5           | b4       | b3         | b2 | b1       | b0 |     |
| Setting | Value | 0     |              | х        |              |          | Х          |    |          |    |     |
|         |       |       |              |          |              |          |            |    |          |    |     |
| Bit     | Sym   | bol   |              |          | Bit Name     |          |            |    | Function |    | R/W |
| b7      | FMF   | R47   | Low-<br>enab |          | nsumption re | ead mode | 0: Disable | 9  |          |    | R/W |

(6) Write block erase command 20h to a given address in the block to be erased in the first bus cycle.

- (7) Set the I flag to enable interrupts.
- (8) Erasure (erase and erase verify) starts by writing confirmation command D0h in the second bus cycle.



(9) Restart erase operation.

| Flash N | Memo  | ry Co | ontrol | Register 4 | 4 (FMR4)    |    |          |         |          |    |     |
|---------|-------|-------|--------|------------|-------------|----|----------|---------|----------|----|-----|
|         | Bit   | b     | 7      | b6         | b5          | b4 | b3       | b2      | b1       | b0 |     |
| Setting | Value |       |        | х          | —           |    | х        |         | 0        |    |     |
|         |       |       |        |            |             |    |          |         |          |    |     |
| Bit     | Sym   | npol  |        | B          | Bit Name    |    |          |         | Function |    | R/W |
| b1      | FMF   | R41   | Erase  | e-suspend  | request bit |    | 0: Erase | restart |          |    | R/W |

(10) Wait until erase operation (suspend period included) is completed.

## Flash Memory Control Register 0 (FMR0)

| Bit | Symbol | Bit Name                      | Function            | R/W |
|-----|--------|-------------------------------|---------------------|-----|
| b0  | FMR00  | RY/ <del>BY</del> status flag | 0: Busy<br>1: Ready | R   |

(11) Disable the suspend function.

#### Flash Memory Control Register 4 (FMR4)

|         | Bit   | b7    | b6           | b5          | b4       | b3         | b2 | b1       | b0 |     |
|---------|-------|-------|--------------|-------------|----------|------------|----|----------|----|-----|
| Setting | Value |       | х            | —           |          | х          |    |          | 0  |     |
|         |       |       |              |             |          |            |    |          |    |     |
| Bit     | Symb  | ol    | E            | it Name     |          |            |    | Function |    | R/W |
| b0      | FMR4  | 40 Ei | rase-suspend | function er | able bit | 0: Disable | 9  |          |    | R/W |

(12) Disable CPU rewrite mode.

#### Flash Memory Control Register 0 (FMR0)

|           | Bit    | b7  | b6         | b5           | b4  | b3        | b2          | b1         | b0 |     |
|-----------|--------|-----|------------|--------------|-----|-----------|-------------|------------|----|-----|
| Setting ' | Value  |     |            |              |     | х         | Х           | 0          |    |     |
| Bit       | Symbol |     | E          | Bit Name     |     |           |             | Function   |    | R/W |
| b1        | FMR01  | CPU | rewrite mo | ode select b | oit | 0: CPU re | ewrite mode | e disabled |    | R/W |



# 4.8 Data Writing

```
• Flowchart
```



• Register settings

(1) Clear the I flag to disable interrupts.



(2) Enable CPU rewrite mode. When setting the FMR01 bit to 1, first write 0 and then write 1 immediately.

| Flash I | Memo  | ry Co | ntrol | Register  | 0 (FMR0)     |    |           |            |           |    |         |
|---------|-------|-------|-------|-----------|--------------|----|-----------|------------|-----------|----|---------|
|         | Bit   | b7    | 7     | b6        | b5           | b4 | b3        | b2         | b1        | b0 |         |
| Setting | Value |       |       |           |              | —  | Х         | Х          | 1         |    |         |
| Bit     | Sym   | ibol  |       |           | Bit Name     |    |           |            | Function  |    | <br>R/W |
| b1      | FMF   | R01   | CPU   | rewrite m | ode select b | it | 1: CPU re | ewrite mod | e enabled |    | R/W     |
|         |       |       |       |           |              |    |           |            |           |    |         |

(3) Select EW1 mode. When setting the FMR11 bit to 1, first write 0 and then 1 immediately.

| Flash I | Memo  | ry Cor | ntrol F | Register | 1 (FMR1) | )  |   |       |         |         |    |   |     |
|---------|-------|--------|---------|----------|----------|----|---|-------|---------|---------|----|---|-----|
|         | Bit   | b7     |         | b6       | b5       | b4 | ł | 53    | b2      | b1      | b0 |   |     |
| Setting | Value | _      |         | Х        | Х        | —  | - |       |         | 1       | —  | ] |     |
|         |       |        |         |          |          |    |   |       |         |         |    |   |     |
| Bit     | Symb  | loc    |         |          | Bit Name |    |   |       |         | Functio | n  |   | R/W |
| b1      | FMR   | 11 E\  | N1 mc   | ode sele | ct bit   |    |   | 1: EW | /1 mode |         |    |   | R/W |

(4) Enable suspend function. When setting the FMR40 bit to 1, first write 0 and then write 1 immediately.

| lemory/ | Cont         | trol F          | Register        | 4 (FMR4)                       |                           |                                                                 |                                                                                                                                            |                                                                                                 |                                                                                                                                |                                                                                                                                              |                                                                                                                                              |
|---------|--------------|-----------------|-----------------|--------------------------------|---------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Bit     | b7           |                 | b6              | b5                             | b4                        | b3                                                              | b2                                                                                                                                         | b1                                                                                              | b0                                                                                                                             |                                                                                                                                              |                                                                                                                                              |
| /alue   |              |                 | Х               |                                |                           | Х                                                               |                                                                                                                                            |                                                                                                 | 1                                                                                                                              |                                                                                                                                              |                                                                                                                                              |
|         |              |                 |                 |                                |                           |                                                                 |                                                                                                                                            |                                                                                                 |                                                                                                                                |                                                                                                                                              |                                                                                                                                              |
| Symbo   | bl           |                 | I               | Bit Name                       |                           |                                                                 |                                                                                                                                            | Function                                                                                        |                                                                                                                                |                                                                                                                                              | R/W                                                                                                                                          |
| FMR40   | ) E          | rase-           | suspend         | function er                    | nable bit                 | 1: Enable                                                       | •                                                                                                                                          |                                                                                                 |                                                                                                                                |                                                                                                                                              | R/W                                                                                                                                          |
|         |              |                 |                 |                                |                           |                                                                 |                                                                                                                                            |                                                                                                 |                                                                                                                                |                                                                                                                                              |                                                                                                                                              |
|         | Bit<br>/alue | Bit b7<br>/alue | Bit b7<br>/alue | Bit b7 b6<br>/alue x<br>Symbol | /alue x — Symbol Bit Name | Bit   b7   b6   b5   b4     /alue   x   —     Symbol   Bit Name | Bit         b7         b6         b5         b4         b3           /alue         x         —         x           Symbol         Bit Name | Bit         b7         b6         b5         b4         b3         b2           /alue         x | Bit         b7         b6         b5         b4         b3         b2         b1           /alue         x         —         x | Bit     b7     b6     b5     b4     b3     b2     b1     b0       /alue     x     -     x     1     1       Symbol     Bit Name     Function | Bit     b7     b6     b5     b4     b3     b2     b1     b0       /alue     x     -     x     1     1       Symbol     Bit Name     Function |

(5) Disable low-power consumption read mode.

| Flash I | Memo  | ry Co | ontrol | Register            | 4 (FMR4)    |          |            |    |          |    |     |
|---------|-------|-------|--------|---------------------|-------------|----------|------------|----|----------|----|-----|
|         | Bit   | b7    | 7      | b6                  | b5          | b4       | b3         | b2 | b1       | b0 |     |
| Setting | Value | 0     |        | х                   | _           |          | х          |    |          |    |     |
|         |       |       |        |                     |             |          |            |    |          |    |     |
| Bit     | Sym   | lod   |        | E                   | lit Name    |          |            |    | Function |    | R/W |
| b7      | FMF   | 24/   |        | power con<br>le bit | sumption re | ead mode | 0: Disable | 9  |          |    | R/W |

(6) Set the I flag to enable interrupts.

(7) Writing (data programmed and verified) starts by writing program command 40h in the first bus cycle to the write address and data in the second bus cycle. Set the same address value in the second bus cycle as the address value specified in the first bus cycle.

(8) Restart the program.

| Flash N   | Vemor | ry Co | ntrol I | Register | 4 (FMR4)   |     |           |           |          |    |     |
|-----------|-------|-------|---------|----------|------------|-----|-----------|-----------|----------|----|-----|
|           | Bit   | b     | 7       | b6       | b5         | b4  | b3        | b2        | b1       | b0 |     |
| Setting V | Value |       |         | х        | —          |     | х         | 0         |          |    |     |
|           |       |       |         |          |            |     |           |           |          |    |     |
| Bit       | Sym   | bol   |         | E        | Bit Name   |     |           |           | Function |    | R/W |
| b2        | FMF   | 842   | Progra  | am-suspe | nd request | bit | 0: Progra | m restart |          |    | R/W |

(9) Wait until writing is completed.

#### Flash Memory Control Register 4 (FMR4)

| Bit | Symbol | Bit Name             | Function                                                    | R/W |
|-----|--------|----------------------|-------------------------------------------------------------|-----|
| b4  | FMR44  | Program command flag | 0: Program not executed<br>1: Program execution in progress | R   |

(10) Disable the suspend function.

#### Flash Memory Control Register 4 (FMR4)

|         | Bit   | b7     | b6          | b5          | b4       | b3         | b2 | b1       | b0 |     |
|---------|-------|--------|-------------|-------------|----------|------------|----|----------|----|-----|
| Setting | Value |        | Х           | _           |          | Х          |    |          | 0  |     |
|         |       |        |             |             |          |            |    |          |    |     |
| Bit     | Symb  | ol     | E           | Bit Name    |          |            |    | Function |    | R/W |
| b0      | FMR   | 40 Era | ase-suspend | function er | able bit | 0: Disable | ;  |          |    | R/W |

(11) Disable CPU rewrite mode.

#### Flash Memory Control Register 0 (FMR0)

|           | Bit t  | 07     | b6         | b5           | b4  | b3         | b2          | b1         | b0 |         |
|-----------|--------|--------|------------|--------------|-----|------------|-------------|------------|----|---------|
| Setting ' | Value  |        |            | —            | —   | х          |             | 0          |    |         |
| Bit       | Symbol | 1      | F          | Bit Name     |     | 1          |             | Function   |    | <br>R/W |
| -         | - ,    | 0.51.1 |            |              | ·.  | 0.0011     |             |            |    |         |
| b1        | FMR01  | CPU    | rewrite mc | ode select b | oit | 10: CPU re | ewrite mode | e disabled |    | R/W     |

# 4.9 Full Status Check

• Flowchart



- Register settings
- (1) Confirm that a command sequence error occurs by reading bits FMR06 and FMR07 in the FMR0 register.

#### Flash Memory Control Register 0 (FMR0)

| Bit | Symbol | Bit Name            | Function                                            | R/W |
|-----|--------|---------------------|-----------------------------------------------------|-----|
| b6  | FMR06  | Program status tian | 0: Completed successfully<br>1: Terminated by error | R   |
| b7  | FMR07  | Erase status flag   | 0: Completed successfully<br>1: Terminated by error | R   |

(2) Write clear status register command 50h to the address where erase command 20h or program command 40h was written when a command sequence error (FMR06 bit is 1 and FMR07 is 1) occurs.

(3) Confirm that an erase error occurs by reading the FMR07 bit.

## Flash Memory Control Register 0 (FMR0)

| Γ | Bit | Symbol | Bit Name          | Function                                            | R/W |
|---|-----|--------|-------------------|-----------------------------------------------------|-----|
|   | b7  | FMR07  | Erase status flag | 0: Completed successfully<br>1: Terminated by error | R   |

- (4) Write clear status register command 50h to the address where erase command 20h was written when an erase error (the FMR07 bit is 1) occurs.
- (5) Confirm that a program error occurs by reading the FMR06 bit.

#### Flash Memory Control Register 0 (FMR0)

| Bit | Symbol | Bit Name            | Function                                            | R/W |
|-----|--------|---------------------|-----------------------------------------------------|-----|
| b6  | FMR06  | Program status flag | 0: Completed successfully<br>1: Terminated by error | R   |

(6) Write clear status register command 50h to the address where program command 40h was written when a program error (FMR06 bit is 1) occurs.



# 5. Sample Program

A sample program can be downloaded from the Renesas Electronics website. To download, click "Application Notes" in the left-hand side menu of the R8C Family page.

# 6. Reference Documents

R8C/2D Group User's Manual: Hardware Rev.2.00 The latest version can be downloaded from the Renesas Electronics website.

Technical Update/Technical News The latest information can be downloaded from the Renesas Electronics website.

# Website and Support

Renesas Electronics website http://www.renesas.com/

Inquiries http://www.renesas.com/inquiry



|                  | R8C/2D Group                                           |
|------------------|--------------------------------------------------------|
| Revision History | Rewriting the Data Flash Using the Suspend Function in |
|                  | EW1 Mode                                               |

| Rev. | Date          |      | Description          |  |  |
|------|---------------|------|----------------------|--|--|
|      | Dale          | Page | Summary              |  |  |
| 1.00 | Feb. 18, 2011 |      | First edition issued |  |  |

All trademarks and registered trademarks are the property of their respective owners.

# General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

- The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  - In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- The reserved addresses are provided for the possible future expansion of functions. Do
  not access these addresses; the correct operation of LSI is not guaranteed if they are
  accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The recommended where you have failed to obtain the prior written consent of Renesas Electronics and the prior written consent of Renesas Electronics and the prior written consent of Renesas Electronics. The recommended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools
  - personal electronic equipment; and industrial robots.

Refer to "http://www.renesas.com/" for the latest and detailed information

- "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-orime systems; safety equipment; and medical equipment not specifically designed for life support.
- "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and mafunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and mafunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-4000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 1011 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1628-585-900 Renesas Electronics Compe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1628-585-900 Renesas Electronics (Shanghai) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +480-12453-1155, Tax: +480-21823-F679 Renesas Electronics (Shanghai) Co., Ltd. Unit 204, 205, A221 Center, No.1233 Lujiazul Ring Rd., Pudong District, Shanghai 200120, China Tel: +482-13877-1818, Fax: +480-21887-7859 Renesas Electronics Hong Kong Limited Unit 1001.161, 16/F., Tower 2, Grand Century Plaze, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +482-286-9318, Fax: +4852-2886-9022/9044 Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipel, Taiwan Tel: +486-2-4175-9900, Fax: +4882-24175-9670 Renesas Electronics Taiwan Co., Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +656-2175-9900, Fax: +4882-24175-9670 Renesas Electronics Kong Acnog, Amorop Trade Centre, No. 18, Jin Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3795-9390, Fax: +60-57955-9500, Fax: +888-26175-9670 Renesas Electronics Korea Co., Ltd. 11F, Samik Lavied or Bildy, 720-2 Veoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +60-57955-930, Fax: +885-26141