## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

# HITACHI SEMICONDUCTOR TECHNICAL UPDATE

| DATE           | 9th, December, 1997                                                      | No.            | TN-SH7-083 A/E      |
|----------------|--------------------------------------------------------------------------|----------------|---------------------|
| THEME          | Limitations of H8S/2148 Series E600                                      | 0 Emulator     |                     |
| CLASSIFICATION | Spec. change Imitation on Use   Supplement of Documents Imitation on Use |                |                     |
| PRODUCT NAME   | HS2148EPI60H                                                             | Lot No. etc.   | All                 |
| REFERENCE      | H8S/2148 Series E6000 Emulator User's<br>Manual (HS2148EPI60HE)          | Effective Date | Permanent           |
| DOCUMENT       |                                                                          | From           | November 10th, 1997 |
| 1              |                                                                          |                |                     |

The H8S/2148 evaluation chip used in the H8S/2148 series E6000 emulator has the restrictions described on the following pages. Read and understand the restrictions that apply to the device used.

#### Target Device: H8S/2148 Series **Product Chip and Hardware** Notes and Solutions for No. Item Manual Descriptions Emulator Development 1 Data output In advanced mode 2, if DDR = 1 Not supported. If data output ports are from ports 2 and IOSE bit = 1 are set, port 2 In advanced mode 2, if DDR = 1 and necessary, temporarily use and A by (P24 to P27) and port A (PA0 to IOSE bit = 1 are set, port 2 (P24 to other ports. IOSE bit in PA7) can be used for data P27) and port A (PA0 to PA7) can be advanced output. used for address output. modes In advanced mode 3, if DDR = 1 In advanced mode 3, if DDR = 1 and and IOSE bit = 1 are set, port 2 IOSE bit = 1 are set, port 2 (P24 to (P24 to P27) can be used for P27) can be used for address output. data output. 2 Interrupt mask Interrupt is not masked Interrupt is masked depending on I Be sure to set an address of address depending on I bit of CCR. bit of CCR. break in an area not containing break an interrupt mask set by the program. 3 HIE bit HIE bit is used for selecting HIE bit is used not only for selecting Note that when HIE bit is set to restriction, registers multiplexed to the registers multiplexed to the same 1 in single-chip mode, the and pull-up same address. address but for switching from emulator transfers to slave and key-input single-chip mode to slave mode. mode. This is the same when interrupt the pull-up or key-input functions of interrupt function of port 6 is port 6 used. 4 HI12E bit of HI12E bit of the SYSCR2 The SYSCR2 register cannot be When the host interface is SYSCR2 register controls the internal accessed. When the host interface is used, set HI12E bit of the register host interface. When clearing used, the emulator can operate in SYSCR2 register to 1 (dummy the module stop bit of the host slave mode by clearing the module write). Do not read or judge interface in single-chip mode stop bit of the host interface and this register, since it cannot be and setting the HI12E bit to 1, setting HIE bit of the SYSCR register accessed by the evaluation slave mode is entered. to 1. chip. 5 HSYNCO Regardless of OS3 to OS0 bits OS3 to OS0 bits of TCSR in TMR1, Set OS3 to OS0 bits of TCSR of TCSR in TMR1, and OS3 to output and OS3 to OS0 bits of TCSR in in TMR1, and OS3 to OS0 bits selection OS0 bits of TCSR in TMRX, the TMRX must be set to 0, to use the of TCSR in TMRX to 0, to use (P44) of timer HSYNCO pin can be used for HSYNCO pin for output. the HSYNCO pin for output. connection output. 6 Assertion/ When satisfaction of an output Adjust the cramped signal negation condition of a cramped signal width or change the compare conflict of conflicts with the second-or-more match timing to set conditions cramped occurrence of a compare match that do not conflict. signal of timer signal, the cramped signal may become an abnormal waveform. connection 7 Flag set/read When the flag set and read of a timer To be sure to clear the flag. conflict of connection register conflicts, the read data 1 twice or read data register clear condition which is data timer 1 again before clearing if the connection 1 read from the flag may not be register is not cleared at the first time. register recognized.

### Target Device: H8S/2144 Series

| No. | ltem                                                                        | Product Chip and Hardware<br>Manual Descriptions                                                                                                                                                                                                                    | Emulator                                                                                                                                                                                                                                                                              | Notes and Solutions for<br>Development                                                                                                                                                                                                                                                                             |
|-----|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Data output<br>from ports 2<br>and A by<br>IOSE bit in<br>advanced<br>modes | In advanced mode 2, if DDR = 1<br>and IOSE bit = 1 are set, port 2<br>(P24 to P27) and port A (PA0 to<br>PA7) can be used for data<br>output.<br>In advanced mode 3, if DDR = 1<br>and IOSE bit = 1 are set, port 2<br>(P24 to P27) can be used for<br>data output. | Not supported.<br>In advanced mode 2, if DDR = 1 and<br>IOSE bit = 1 are set, port 2 (P24 to<br>P27) and port A (PA0 to PA7) can be<br>used for address output.<br>In advanced mode 3, if DDR = 1 and<br>IOSE bit = 1 are set, port 2 (P24 to<br>P27) can be used for address output. | If data output ports are<br>necessary, temporarily use<br>other ports.                                                                                                                                                                                                                                             |
| 2   | Interrupt mask<br>of address<br>break                                       | Interrupt is not masked depending on I bit of CCR.                                                                                                                                                                                                                  | Interrupt is masked depending on I bit of CCR.                                                                                                                                                                                                                                        | Be sure to set an address<br>break in an area not containing<br>an interrupt mask set by the<br>program.                                                                                                                                                                                                           |
| 3   | Access to<br>TMRY bit of<br>TCONRS<br>register                              | TMRX/Y bit of the TCONRS<br>register can never be 1; the<br>TCONRS register can be<br>accessed by setting MSTP8 = 0<br>and $HIE = 0$ .                                                                                                                              | In addition to setting MSTP8 = 0 and<br>HIE = 0, TMRX/Y bit of the TCONRS<br>register must be set to 1.                                                                                                                                                                               | Because the timer connection<br>functions must be enabled, set<br>the target device of the<br>emulator to H8S/2148 series.<br>Then set TMRX/Y bit of the<br>TCONRS register to 1 (dummy<br>write).<br>Do not read or judge this<br>register in the program, since it<br>cannot be accessed by the<br>product chip. |

### Target Device: H8S/2138 Series

| No. | ltem                                                                                           | Product Chip and Hardware<br>Manual Descriptions                                                                                                                                                                                                        | Emulator                                                                                                                                                                                                                                            | Notes and Solutions for<br>Development                                                                                                                                                               |
|-----|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Data output<br>from port 2 by<br>IOSE bit in<br>advanced<br>modes                              | In advanced modes 2 and 3, if<br>DDR = 1 and IOSE bit = 1 are<br>set, port 2 (P24 to P27) can be<br>used for data output.                                                                                                                               | Not supported.<br>In advanced modes 2 and 3, if<br>DDR = 1 and IOSE bit = 1 are set,<br>port 2 (P24 to P27) can be used for<br>address output.                                                                                                      | If data output ports are<br>necessary, temporarily use<br>other ports.                                                                                                                               |
| 2   | Interrupt mask<br>of address<br>break                                                          | Interrupt is not masked depending on I bit of CCR.                                                                                                                                                                                                      | Interrupt is masked depending on I<br>bit of CCR.                                                                                                                                                                                                   | Be sure to set an address<br>break in an area not containing<br>an interrupt mask set by the<br>program.                                                                                             |
| 3   | HIE bit<br>restriction,<br>and pull-up<br>and key-input<br>interrupt<br>functions of<br>port 6 | HIE bit is used for selecting registers multiplexed to the same address.                                                                                                                                                                                | HIE bit is used not only for selecting<br>registers multiplexed to the same<br>address but for switching from<br>single-chip mode to slave mode.                                                                                                    | Note that when HIE bit is set to<br>1 in single-chip mode, the<br>emulator transfers to slave<br>mode. This is the same when<br>the pull-up or key-input<br>interrupt function of port 6 is<br>used. |
| 1   | HI12E bit of<br>SYSCR2<br>register                                                             | HI12E bit of the SYSCR2<br>register controls the internal<br>host interface. When clearing<br>the module stop bit of the host<br>interface in single-chip mode<br>and setting the HI12E bit to 1,<br>slave mode is entered.                             | The SYSCR2 register cannot be<br>accessed. When the host interface is<br>used, the emulator can operate in<br>slave mode by clearing the module<br>stop bit of the host interface and<br>setting HIE bit of the SYSCR register<br>to 1.             | When the host interface is<br>used, set HI12E bit of the<br>SYSCR2 register to 1 (dummy<br>write). Do not read or judge<br>this register, since it cannot be<br>accessed by the evaluation<br>chip.  |
| 5   | HSYNCO<br>output<br>selection<br>(P44) of timer<br>connection                                  | Regarcless of OS3 to OS0 bits<br>of TCSR in TMR1, and OS3 to<br>OS0 bits of TCSR in TMRX, the<br>HSYNCO pin can be used for<br>output.                                                                                                                  | OS3 to OS0 bits of TCSR in TMR1,<br>and OS3 to OS0 bits of TCSR in<br>TMRX must be set to 0, to use the<br>HSYNCO pin for output.                                                                                                                   | Set OS3 to OS0 bits of TCSR<br>in TMR1, and OS3 to OS0 bits<br>of TCSR in TMRX to 0, to use<br>the HSYNCO pin for output.                                                                            |
| ;   | CBLANK<br>signal output<br>condition of<br>timer<br>connection                                 | The CBLANK signal is made<br>from the OR of four inputs:<br>HFBACKI signal, VFBACKI<br>signal, IVO signal, and the<br>output of RS-F/F which is set at<br>the falling-edge of the VFBACKI<br>signal and reset at the rising-<br>edge of the IVO signal. | The CBLANK signal is made from<br>the OR of four inputs: HFBACKI<br>signal, VFBACKI signal, IVO signal,<br>and the output of RS-F/F which is set<br>at the falling-edge of the VFBACKI<br>signal and reset at the rising-edge of<br>the IVO signal. | In the emulator mounted with<br>the current evaluation chip, the<br>CBLANK signal output of timer<br>connection is not supported.                                                                    |
|     | Assertion/<br>negation<br>conflict of<br>cramped<br>signal of timer<br>connection              |                                                                                                                                                                                                                                                         | When satisfaction of an output<br>condition of a cramped signal<br>conflicts with the second-or-more<br>occurrence of a compare match<br>signal, the cramped signal may<br>become an abnormal waveform.                                             | Adjust the cramped signal<br>width or change the compare<br>match timing to set conditions<br>that do not conflict.                                                                                  |
|     | Flag set/read<br>conflict of<br>timer<br>connection<br>register                                |                                                                                                                                                                                                                                                         | When the flag set and read of a timer<br>connection register conflicts, the<br>register clear condition which is data<br>1 read from the flag may not be<br>recognized.                                                                             | To be sure to clear the flag,<br>read data 1 twice or read data<br>1 again before clearing if the<br>register is not cleared at the<br>first time.                                                   |

### Target Device: H8S/2134 Series

| No. | ltem                                                              | Product Chip and Hardware<br>Manual Descriptions                                                                                    | Emulator                                                                                                                                       | Notes and Solutions for<br>Development                                                                                                                                                                                                                                                                             |
|-----|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Data output<br>from port 2 by<br>IOSE bit in<br>advanced<br>modes | In advanced modes 2 and 3, if<br>DDR = 1 and IOSE bit = 1 are<br>set, port 2 (P24 to P27) can be<br>used for data output.           | Not supported.<br>In advanced modes 2 and 3, if<br>DDR = 1 and IOSE bit = 1 are set,<br>port 2 (P24 to P27) can be used for<br>address output. | If data output ports are<br>necessary, temporarily use<br>other ports.                                                                                                                                                                                                                                             |
| 2   | Interrupt mask<br>of address<br>break                             | Interrupt is not masked depending on I bit of CCR.                                                                                  | Interrupt is masked depending on I bit of CCR.                                                                                                 | Be sure to set an address<br>break in an area not containing<br>an interrupt mask set by the<br>program.                                                                                                                                                                                                           |
| 3   | Access to<br>TMRY bit of<br>TCONRS<br>register                    | TMRX/Y bit of the TCONRS<br>register can never be 1; the<br>TCONRS register can be<br>accessed by setting MSTP8 = 0<br>and HIE = 0. | In addition to setting MSTP8 = 0 and<br>HIE = 0, TMRX/Y bit of the TCONRS<br>register must be set to 1.                                        | Because the timer connection<br>functions must be enabled, set<br>the target device of the<br>emulator to H8S/2138 series.<br>Then set TMRX/Y bit of the<br>TCONRS register to 1 (dummy<br>write).<br>Do not read or judge this<br>register in the program, since it<br>cannot be accessed by the<br>product chip. |

#### Target Device: H8S/2128 Series

| No. | ltem                                                                              | Product Chip and Hardware<br>Manual Descriptions                                                                          | Emulator                                                                                                                                                                                                | Notes and Solutions for<br>Development                                                                                                             |
|-----|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Data output<br>from port 2 by<br>IOSE bit in<br>advanced<br>modes                 | In advanced modes 2 and 3, if<br>DDR = 1 and IOSE bit = 1 are<br>set, port 2 (P24 to P27) can be<br>used for data output. | Not supported.<br>In advanced modes 2 and 3, if<br>DDR = 1 and IOSE bit = 1 are set,<br>port 2 (P24 to P27) can be used for<br>address output.                                                          | If data output ports are<br>necessary, temporarily use<br>other ports.                                                                             |
| 2   | Interrupt mask<br>of address<br>break                                             | Interrupt is not masked depending on I bit of CCR.                                                                        | Interrupt is masked depending on I bit of CCR.                                                                                                                                                          | Be sure to set an address<br>break in an area not containing<br>an interrupt mask set by the<br>program.                                           |
| 3   | HSYNCO<br>output<br>selection<br>(P67) of timer<br>connection                     | Regardless of OS3 to OS0 bits<br>of TCSR in TMRX, the<br>HSYNCO pin can be used for<br>output.                            | OS3 to OS0 bits of TCSR in TMRX<br>must be set to 0, to use the<br>HSYNCO pin for output.                                                                                                               | Set OS3 to OS0 bits of TCSR<br>in TMRX to 0, to use the<br>HSYNCO pin for output.                                                                  |
| 4   | Assertion/<br>negation<br>conflict of<br>cramped<br>signal of timer<br>connection | _                                                                                                                         | When satisfaction of an output<br>condition of a cramped signal<br>conflicts with the second-or-more<br>occurrence of a compare match<br>signal, the cramped signal may<br>become an abnormal waveform. | Adjust the cramped signal<br>width or change the compare<br>match timing to set conditions<br>that do not conflict.                                |
| 5   | Flag set/read<br>conflict of<br>timer<br>connection<br>register                   |                                                                                                                           | When the flag set and read of a timer<br>connection register conflicts, the<br>register clear condition which is data<br>1 read from the flag may not be<br>recognized.                                 | To be sure to clear the flag,<br>read data 1 twice or read data<br>1 again before clearing if the<br>register is not cleared at the<br>first time. |

### Target Device: H8S/2124 Series

| No. | ltem                                                              | Product Chip and Hardware<br>Manual Descriptions                                                                                    | Emulator                                                                                                                                       | Notes and Solutions for<br>Development                                                                                                                                                                                                                                                                             |
|-----|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Data output<br>from port 2 by<br>IOSE bit in<br>advanced<br>modes | In advanced modes 2 and 3, if<br>DDR = 1 and IOSE bit = 1 are<br>set, port 2 (P24 to P27) can be<br>used for data output.           | Not supported.<br>In advanced modes 2 and 3, if<br>DDR = 1 and IOSE bit = 1 are set,<br>port 2 (P24 to P27) can be used for<br>address output. | If data output ports are<br>necessary, temporarily use<br>other ports.                                                                                                                                                                                                                                             |
| 2   | Interrupt mask<br>of address<br>break                             | Interrupt is not masked depending on I bit of CCR.                                                                                  | Interrupt is masked depending on I bit of CCR.                                                                                                 | Be sure to set an address<br>break in an area not containing<br>an interrupt mask set by the<br>program.                                                                                                                                                                                                           |
| 3   | Access to<br>TMRY bit of<br>TCONRS<br>register                    | TMRX/Y bit of the TCONRS<br>register can never be 1; the<br>TCONRS register can be<br>accessed by setting MSTP8 = 0<br>and HIE = 0. | In addition to setting MSTP8 = 0 and<br>HIE = 0, TMRX/Y bit of the TCONRS<br>register must be set to 1.                                        | Because the timer connection<br>functions must be enabled, set<br>the target device of the<br>emulator to H8S/2128 series.<br>Then set TMRX/Y bit of the<br>TCONRS register to 1 (dummy<br>write).<br>Do not read or judge this<br>register in the program, since it<br>cannot be accessed by the<br>product chip. |