

# RL78/G23

# Transferring A/D Conversion Result Using the DTC

#### Introduction

This application note describes how to store A/D conversion results of multiple channels in the on-chip RAM using the RL78/G23 DTC and A/D converter (hardware trigger wait mode, select mode, and sequential conversion mode).

## **Target Device**

RL78/G23

When applying the sample program covered in this application note to another microcomputer, modify the program according to the specifications for the target microcomputer and conduct an extensive evaluation of the modified program.



# Contents

| 1.<br>1.1<br>1.2                                      | Specifications<br>Overview of Specifications<br>Outline of Operation | 3                                |
|-------------------------------------------------------|----------------------------------------------------------------------|----------------------------------|
| 2.                                                    | Operation Confirmation Conditions                                    | 9                                |
| 3.<br>3.1                                             | Hardware Descriptions<br>Example of Hardware Configuration           |                                  |
| 3.2                                                   | List of Pins to be Used                                              | 10                               |
| 4.<br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.6<br>4.6.2 |                                                                      | 11<br>11<br>12<br>12<br>13<br>13 |
| 5.                                                    | Sample code                                                          | 15                               |
| 6.                                                    | Reference Documents                                                  | 15                               |
| Rev                                                   | ision History                                                        | 16                               |



### 1. Specifications

#### 1.1 Overview of Specifications

In this application note, the analog input channels of pins P22/ANI2 to P156/ANI7 and P03/ANI16 to P120/ANI19 are converted to digital data, and then A/D conversion results are stored in the on-chip RAM using the DTC.

Table 1-1 lists peripheral functions to be used and their use. Figure 1-1 and Figure 1-2 show the outline of A/D conversion result transfer using the DTC.

Table 1-1 Peripheral Function and Use

| Peripheral Function               | Use                                                                                                      |
|-----------------------------------|----------------------------------------------------------------------------------------------------------|
| A/D converter                     | Converts the analog signal input levels of pins P22/ANI2 to P27/ANI7 and P03/ANI16 to P120/ANI19.        |
| Data transfer controller<br>(DTC) | Transfers A/D conversion results to the on-chip RAM and the ADS register set value from the on-chip RAM. |
| Realtime clock                    | Uses the realtime clock interrupt signal (INTRTC) as a hardware trigger.                                 |





#### Figure 1-1 Outline of A/D Conversion Result Transfer Using DTC (Block Diagram)

| INTRTC                       |                   | _                                         |               |                                  | (                                  |                                                     |                                  |                                    |                                 |                   |
|------------------------------|-------------------|-------------------------------------------|---------------|----------------------------------|------------------------------------|-----------------------------------------------------|----------------------------------|------------------------------------|---------------------------------|-------------------|
| ADCE                         |                   |                                           |               |                                  | (                                  |                                                     |                                  |                                    | :                               |                   |
| ADCS                         |                   |                                           |               | :                                | (                                  |                                                     | 1                                |                                    | <br> <br>                       |                   |
| ADS                          |                   | ANI2                                      |               |                                  | ANI3                               | ANI18                                               | A                                | NI19                               | ANI2                            |                   |
| A/D<br>conversion<br>Stattus | Stop status       | A/D coi                                   | nversion      | A/D re                           | conversion                         | A/D reconversion                                    | A/D rec                          | conversion                         | Stop status                     | A/D<br>conversion |
| ADCR                         | U                 | ndefined                                  | ANI2 conve    | rsion results                    | ANI3 conversion<br>results         | ANI18 conversion r                                  | esults                           | ANI19                              | conversion results              | •                 |
| INTAD                        |                   |                                           | 1             |                                  | ļ(                                 |                                                     |                                  |                                    |                                 |                   |
| DTCEN                        |                   |                                           |               |                                  | (                                  |                                                     |                                  |                                    |                                 |                   |
| DTC<br>status                | Stop Wa<br>status | iting for activation source               | Transfer data | Waiting for<br>activation source | Transfer data                      | Transfer data                                       | Waiting for<br>activation source | Transfer data                      | Waiting for activ               | ation source      |
| DTDAR0                       | s                 | ANI2 conversion r<br>torage destination a |               |                                  | version result<br>tination address | ANI18 conversion result storage destination address |                                  | version result<br>tination address | ANI0 convers<br>storage destina |                   |
| DTSAR1                       |                   | ADS set value (A storage source ad        |               |                                  | value (ANI4)<br>ource address      | ADS set value (ANI19)<br>storage source address     |                                  | value (ANI2)<br>ource address      | ADS set valu<br>storage sourc   |                   |
| DTSAR2                       | ļ                 | DM0 set value (AD<br>storage source ad    |               |                                  | value (ADCS=1)<br>ource address    | ADM0 set value (ADCS=1)<br>storage source address   |                                  | alue (ADCS=0)<br>ource address     | ADM0 set value<br>storage sourc |                   |
| DTCCT0                       |                   | 10                                        |               |                                  | 9                                  | 2                                                   |                                  | 1                                  | 10                              |                   |

Figure 1-2 Outline of A/D Conversion Result Transfer Using DTC (Timing Chart)



### 1.2 Outline of Operation

In this sample code, the analog voltages that are input to pins ANI2 to ANI7 and ANI16 to ANI19 are converted to digital data using the A/D converter (hardware trigger wait mode, select mode, and sequential conversion mode). Each A/D conversion result is stored in the on-chip RAM (0xFE500 to 0xFE512) using the DTC.

A/D conversion starts at fixed-cycle interrupts of the realtime clock that occur in HALT mode. The DTC is activated by an A/D conversion end interrupt, and then transfers the A/D conversion result to the on-chip RAM. Furthermore, the DTC transfers the ADS and ADM0 register set values (required for A/D conversion of the next analog input channel) from the on-chip RAM to each register using the DTC's chain transfer. Through repetition of these operations, A/D conversion results of multiple channels are stored in the on-chip RAM. During the last DTC transfer, the ADCS bit in the ADM0 register is cleared to 0 to place the A/D converter in the standby state.

When a fixed-cycle interrupt of the realtime clock occurs again, these operations are repeated.

(1) Initialize the realtime clock (RTC)

<Setting conditions>

- Select the Low-speed on-chip oscillator clock (f<sub>IL</sub>=32.768kHz) at the RTC operation clock.
- Disable RTC1Hz pin output.
- Enable fixed-cycle interrupt and set their cycle time to 1.0 minute.
- Enable INTRTC interrupts.
- (2) Make initial settings for the A/D converter.

<Setting conditions>

- Select 12-bit resolution for A/D conversion.
- Select VDD as the (+) side reference voltage of the A/D converter, and VSS as the (-) side reference voltage.
- Select hardware trigger wait mode, select mode, sequential conversion mode, standard 1, and conversion clock f<sub>CLK</sub>/32.
- Specify the P22/ANI2 pin as an analog input channel.
- Specify the realtime clock interrupt signal (INTRTC) as a hardware trigger.
- Set the conversion result comparison upper-limit value setting register to FFH, and the conversion result comparison lower-limit value setting register to 00H.
- Select 4 MHz or more as the clock f<sub>CLK</sub> input frequency.
- Enable A/D conversion end interrupts (INTAD).
- (3) Make initial settings for DTCCR0 for data transfer from the ADCR register to the on-chip RAM area. <Setting conditions>

- Specify A/D conversion completion (source number 10) as a DTC activation source.
- Set the data transfer size to16 bits, and the block size to 2 bytes.
- Set the number of data transfers and the reload value to 10 (number of ANI pins).
- Use chain transfer.
- For repeat mode, set transfer destination to repeat area and specify fixed transfer source address control.
- Specify the 12-bit/10-bit A/D conversion result register (ADCR) for source address.
- Specify the on-chip RAM area for destination address.
- Enable repeat mode interrupts.



(4) Make initial settings for DTCCR1 for data transfer from the on-chip RAM area to the ADS register.

<Setting conditions>

- Set the data transfer size to 8 bits, and the block size to 1 byte.
- Set the number of data transfers and the reload value to 10 (number of A/D conversions).
- Use chain transfer.
- For repeat mode, set transfer source to repeat area and specify fixed transfer destination address control.
- Specify the on-chip RAM area for source address. In this area, arrange ADS register set values consecutively for ANI3 to ANI19 in advance. However, specify ANI2 for the final data (to restart A/D conversion from the ANI2 pin).
- Specify the ADS register for destination address.
- Disable repeat mode interrupts.
- (5) Make initial settings for DTCCR2 for data transfer from the on-chip RAM area to the ADM0 register.

<Setting conditions>

- Set the data transfer size to 8 bits, and the block size to 1 byte.
- Set the number of data transfers and the reload value to 10 (number of A/D conversions).
- Disable chain transfer.
- For repeat mode, set transfer source to repeat area and specify fixed transfer destination address control.
- Specify the on-chip RAM area for source address. In this area, arrange ADM0 register set values in advance. First nine set values are ADCS = 1 and the last one is ADCS = 0 (to place the A/D converter in the standby state).
- Specify the ADM0 register for destination address.
- Disable repeat mode interrupts.
- (6) Set the ADCE bit in the ADM0 register to 1 (to enable the A/D voltage comparator) to enter the hardware trigger standby state.
- (7) Set the DTCEN15 bit in the DTCEN1 register to 1 to activate the DTC at an A/D conversion end interrupt.
- (8) Execute the HALT instruction to enter HALT mode.
- (9) When a fixed-cycle interrupt of the realtime clock occurs, the ADCS bit in the ADM0 register is set to 1 and A/D conversion starts.
- (10) Upon completion of the A/D conversion, the A/D conversion result is stored in the ADCR register and an A/D conversion end interrupt occurs.
- (11) The DTC is activated by an A/D conversion end interrupt and the control data in DTCCR0 is read. The A/D conversion result is read from the ADCR register, and is then transferred to the on-chip RAM. After the DTC transfer, the destination address is incremented.
- (12) The control data in DTCCR1 is read by chain transfer. Set values stored in the on-chip RAM are transferred to the ADS register. After the transfer, the source address is incremented.
- (13) The control data in DTCCR2 is read by chain transfer. Set values stored in the on-chip RAM are transferred to the ADM0 register. After the transfer, the source address is incremented.
- (14) Steps (11) to (14) are repeated until the A/D conversion of the analog voltage input to the ANI19 pin finishes. In the last chain transfer, specify ANI2 as an analog input channel and set ADCS to 0 to place the A/D converter in the conversion standby state.



(15) In the interrupt processing after the DTC transfer finishes, reset the HALT mode to return to the processing in step (6).

| Table 1-2 shows RAM area information of data used in the I | DTC. |
|------------------------------------------------------------|------|
|------------------------------------------------------------|------|

Table 1-2 RAM Area for Data Used in the DTC

| ltem                                     | Start<br>Address | Data Size<br>[Byte] | Description                                                                                        |
|------------------------------------------|------------------|---------------------|----------------------------------------------------------------------------------------------------|
| DTC vector table                         | 0xFFD00          | 40                  | DTC interrupt source setting table<br>Control data 0 is used at an A/D conversion<br>end interrupt |
| Control data 0                           | 0xFFD40          | 8                   | Control data to transfer the ADCR register value to the RAM area                                   |
| Control data 1                           | 0xFFD48          | 8                   | Control data to transfer the RAM area value to the ADS register                                    |
| Control data 2                           | 0xFFD50          | 8                   | Control data to transfer the RAM area value to the ADM0 register                                   |
| Control data 0 transfer destination area | 0xFE500          | 20                  | ADCR register value storage area                                                                   |
| Control data 1 transfer source area      | 0xFE600          | 10                  | ADS register set value storage area                                                                |
| Control data 2 transfer source area      | 0xFE700          | 10                  | ADM0 register set value storage area                                                               |



# 2. Operation Confirmation Conditions

Operation of the sample code in this application note is confirmed with the conditions shown in Table 2-1.

| Item                        | Description                                                                      |  |  |  |  |
|-----------------------------|----------------------------------------------------------------------------------|--|--|--|--|
| MCU used                    | RL78/G23 (R7F100GLG)                                                             |  |  |  |  |
| Board used                  | RL78/G23-64p Fast Prototyping Board (RTK7RLG230CLG000BJ)                         |  |  |  |  |
| Operating frequency         | <ul> <li>High-speed on-chip oscillator clock (f<sub>IH</sub>): 32 MHz</li> </ul> |  |  |  |  |
|                             | <ul> <li>Low-speed on-chip oscillator clock (fiL): 32.768 kHz</li> </ul>         |  |  |  |  |
| Operating voltage           | 5.0 V (can be operated at 2.0 V to 5.5 V)                                        |  |  |  |  |
|                             | LVD0 operations (V <sub>LVD0</sub> ): Reset mode                                 |  |  |  |  |
|                             | At rising edge TYP. 1.90 V (1.84 V to 1.95 V)                                    |  |  |  |  |
|                             | At falling edge TYP. 1.86 V (1.80 V to 1.91 V)                                   |  |  |  |  |
| Integrated development      | CS+ for CC E8.09.00 from Renesas Electronics Corp.                               |  |  |  |  |
| environment (CS+)           |                                                                                  |  |  |  |  |
| C compiler (CS+)            | CC-RL V1.12.00 from Renesas Electronics Corp.                                    |  |  |  |  |
| Integrated development      | e2studio V2023-04 (23.4.0) from Renesas Electronics Corp.                        |  |  |  |  |
| environment (e2studio)      |                                                                                  |  |  |  |  |
| C compiler (e2studio)       | CC-RL V1.12.00 from Renesas Electronics Corp.                                    |  |  |  |  |
| Integrated development      | IAR Embedded Workbench for Renesas RL78 V4.21.2 from IAR Systems                 |  |  |  |  |
| environment (IAR)           | Corp.                                                                            |  |  |  |  |
| C compiler (IAR)            | IAR C/C++ Compiler for Renesas RL78 V4.21.2.2420 from IAR Systems                |  |  |  |  |
| ,                           | Corp.                                                                            |  |  |  |  |
| Smart configurator (SC)     | V1.6.0 from Renesas Electronics Corp.                                            |  |  |  |  |
| Board support package (BSP) | V1.60 from Renesas Electronics Corp.                                             |  |  |  |  |

#### Table 2-1 Operation Confirmation Conditions



#### 3. Hardware Descriptions

#### Example of Hardware Configuration 3.1

Figure 3-1 shows an example of the hardware configuration used in the application note.



#### Figure 3-1 Hardware Configuration

- This schematic circuit diagram is simplified to show the outline of connections. When creating Note 1. actual circuits, design them using appropriate pin processing so that the circuits meet electrical characteristics. (Connect input-only ports to V<sub>DD</sub> or V<sub>SS</sub> individually through a resistor.)
- Note 2. Connect pins (with a name beginning with EVss), if any, to Vss, and connect pins (with a name beginning with EV<sub>DD</sub>), if any, to V<sub>DD</sub>.
- Set V<sub>DD</sub> to a voltage not less than the reset release voltage (V<sub>LVD0</sub>) set by the LVD0. Note 3.

#### 3.2 List of Pins to be Used

<u>ст.</u> ~ 4

Table 3-1 lists the pins to be used and their functions.

| Table 3-1 | Pins to be Used and Their Functions |  |
|-----------|-------------------------------------|--|
|           |                                     |  |

| Pin name                                        | I/O   | Function                        |
|-------------------------------------------------|-------|---------------------------------|
| P22 / ANI2, P23 / ANI3, P24 / ANI4, P25 / ANI5, | Input | A/D converter analog input port |
| P26 / ANI6, P27 / ANI7,                         |       |                                 |
| P03 / ANI16, P02 / ANI17, P147 / ANI18,         |       |                                 |
| P120 / ANI19                                    |       |                                 |

Caution In this application note, only the used pins are processed. When actually designing your circuit, make sure the design includes sufficient pin processing and meets electrical characteristic requirements.



# 4. Software Explanation

#### 4.1 Setting of Option Byte

Table 4-1 shows the option byte settings.

#### Table 4-1 Option Byte Settings

| Address         | Setting Value | Contents                                                                                                                              |
|-----------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 000C0H/ 0 40C0H | 11101111B     | Disables the watchdog timer.<br>(Counting stopped after reset)                                                                        |
| 000C1H / 040C1H | 11111110B     | LVD0 detection voltage: reset mode<br>At rising edge TYP. 1.90 V (1.84 V to 1.95 V)<br>At falling edge TYP. 1.86 V (1.80 V to 1.91 V) |
| 000C2H / 040C2H | 11101000B     | HS mode,<br>High-speed on-chip oscillator clock (f <sub>IH</sub> ): 32 MHz                                                            |
| 000C3H / 040C3H | 10000100B     | Enables on-chip debugging                                                                                                             |

### 4.2 List of Constants

Table 4-2 lists the constants that are used in the sample code.

#### Table 4-2 Constant

| Constant Name | Setting Value | Description                      |
|---------------|---------------|----------------------------------|
| DTC_BASE_ADDR | 0x0FFD00      | Base address of DTC control data |

## 4.3 List of Variables

Table 4-3 lists global variables.

#### Table 4-3 Global Variables

| Туре     | Variable Name | Description                                                                         | Function Used                |
|----------|---------------|-------------------------------------------------------------------------------------|------------------------------|
| uint16_t | dtcd0_dst[10] | RAM area to be the DTC control<br>data 0 transfer destination<br>(Address: 0xFE500) | r_Config_DTC_Create_UserInit |
| uint8_t  | dtcd1_src[10] | RAM area to be the DTC control<br>data 1 transfer source<br>(Address: 0xFE600)      | r_Config_DTC_Create_UserInit |
| uint8_t  | dtcd2_src[10] | RAM area to be the DTC control<br>data 2 transfer source<br>(Address: 0xFE700)      | r_Config_DTC_Create_UserInit |



## 4.4 List of Functions

Table 4-4 shows a list of functions.

#### Table 4-4 Functions

| Function Name                | Outline                                      |
|------------------------------|----------------------------------------------|
| R_Config_DTC_Create_UserInit | User-specified DTC initialization processing |

# 4.5 Specification of Functions

The function specifications of the sample code are shown below.

| R_DTC_Create_UserInit |                                                                                             |  |  |
|-----------------------|---------------------------------------------------------------------------------------------|--|--|
| Outline               | User-specified DTC initialization processing                                                |  |  |
| Header                | Config_DTC.h                                                                                |  |  |
| Declaration           | void R_Config_DTC_Create_UserInit (void) ;                                                  |  |  |
| Description           | Performs the user-specified processing for initialization required before starting the DTC. |  |  |
| Argument              | it None                                                                                     |  |  |
| Return Value          | None                                                                                        |  |  |



#### 4.6 Flowcharts

#### 4.6.1 Main Processing

Figure 4-1 shows the flowchart of the main processing.

#### Figure 4-1 Main Processing





#### 4.6.2 User-Specified DTC Initialization Processing

Figure 4-2 shows the flowchart of the user-specified DTC initialization processing.







#### 5. Sample code

Sample code can be downloaded from the Renesas Electronics website.

#### 6. Reference Documents

RL78/G23 User's Manual: Hardware (R01UH0896) RL78 family user's manual software (R01US0015) The latest versions can be downloaded from the Renesas Electronics website.

Technical update

The latest versions can be downloaded from the Renesas Electronics website.

All trademarks and registered trademarks are the property of their respective owners.



# **Revision History**

|      |            |      | Description                                   |
|------|------------|------|-----------------------------------------------|
| Rev. | Date       | Page | Summary                                       |
| 1.00 | 2021.04.13 | —    | First Edition                                 |
| 1.01 | 2021.07.12 | 9    | Updated the Operation Confirmation Conditions |
| 1.02 | 2023.10.6  | 9    | Updated the Operation Confirmation Conditions |
|      |            |      |                                               |



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

#### 2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

#### 6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
   Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan

www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>.