**DATASHEET** 

# **Description**

The 5V2305S is a low skew, single input to five output, clock buffer. The 5V2305S has best in class additive phase Jitter of sub 50 fsec.

The 5V2305S also supports a synchronous glitch-free Output Enable function to eliminate any potential intermediate incorrect output clock cycles when enabling or disabling outputs. It comes in various packages and can operate from a 1.8V to 3.3V supply.

### **Features**

- Extremely low RMS Additive Phase Jitter: 50fs
- Low output skew: 20ps
- Packaged in 16-pin TSSOP and small 2mm x 2mm 10-pin DFN
- Pb (lead) free package
- Low power CMOS technology
- Operating voltages of 1.8V to 3.3V
- Extended temperature range (-40°C to +105°C)

### **Block Diagram**





## **Pin Assignments**





16-pin (173 mil) TSSOP

### **Pin Descriptions**

| Pin Name | Pin Number       |            | Pin Type | Pin Description                                                                                                                             |
|----------|------------------|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------|
|          | 16-pin TSSOP     | 10-pin DFN |          |                                                                                                                                             |
| VDD      | 2, 7, 10, 14, 15 | 5          | Power    | DC power supply. Connect to 1.8V to 3.3V.                                                                                                   |
| GND      | 1, 4, 8, 12      | 1, 6       | Power    | Power supply ground.                                                                                                                        |
| ICLK     | 16               | 10         | Input    | Reference input clock.                                                                                                                      |
| Q0       | 3                | 2          | Output   | Clock Output 0. Same frequency as CLKIN.                                                                                                    |
| Q1       | 5                | 3          | Output   | Clock Output 1. Same frequency as CLKIN.                                                                                                    |
| Q2       | 6                | 4          | Output   | Clock Output 2. Same frequency as CLKIN.                                                                                                    |
| Q3       | 11               | 8          | Output   | Clock Output 3. Same frequency as CLKIN.                                                                                                    |
| Q4       | 13               | 9          | Output   | Clock Output 4. Same frequency as CLKIN.                                                                                                    |
| OE       | 9                | 7          | Input    | Active High Output Enable pin. When this pin is high, all outputs are enabled and active. When this pin is low, all outputs are driven low. |

## **External Components**

A minimum number of external components are required for proper operation. A decoupling capacitor of  $0.01\mu F$  should be connected between VDD on pin 2 and GND on pin 4, as close to the device as possible. A  $33\Omega$  series terminating resistor may be used on each clock output if the trace is longer than 1 inch.

To achieve the low output skew that the 5V2305S is capable of, careful attention must be paid to board layout. Essentially, all five outputs must have identical terminations, identical loads and identical trace geometries. If they do not, the output skew will be degraded. For example, using a  $30\Omega$  series termination on one output (with  $33\Omega$  on the others) will cause at least 15 ps of skew.



## **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the 5V2305S. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                                     | Rating              |
|------------------------------------------|---------------------|
| Supply Voltage, VDD                      | 3.465V              |
| Inputs and Outputs                       | -0.5 V to VDD+0.5 V |
| Ambient Operating Temperature (extended) | -40° to +105°C      |
| Storage Temperature                      | -65° to +150°C      |
| Junction Temperature                     | 125°C               |
| Soldering Temperature                    | 260°C               |

## **Recommended Operation Conditions**

| Parameter                                         | Min.  | Тур. | Max.   | Units |
|---------------------------------------------------|-------|------|--------|-------|
| Ambient Operating Temperature (extended)          | -40   |      | +105   | °C    |
| Power Supply Voltage (measured in respect to GND) | +1.71 |      | +3.465 | V     |



### **DC Electrical Characteristics**

(VDD = 1.8V, 2.5V, 3.3V)

**VDD=1.8V ±5%**, Ambient temperature -40° to +105°C, unless stated otherwise

| Parameter                | Symbol          | Conditions               | Min.      | Тур. | Max.      | Units |
|--------------------------|-----------------|--------------------------|-----------|------|-----------|-------|
| Operating Voltage        | VDD             |                          | 1.71      |      | 1.89      | V     |
| Input High Voltage, ICLK | V <sub>IH</sub> | Note 1                   | 0.7 x VDD |      | 1.89      | V     |
| Input Low Voltage, ICLK  | V <sub>IL</sub> | Note 1                   |           |      | 0.3 x VDD | V     |
| Input High Voltage. OE   | V <sub>IH</sub> | Note 1                   | 0.7 x VDD |      | VDD       | V     |
| Input Low Voltage, OE    | V <sub>IL</sub> | Note 1                   |           |      | 0.3 x VDD | V     |
| Output High Voltage      | V <sub>OH</sub> | I <sub>OH</sub> = -10 mA | 1.3       |      |           | V     |
| Output Low Voltage       | V <sub>OL</sub> | I <sub>OL</sub> = 10mA   |           |      | 0.35      | V     |
| Operating Supply Current | IDD             | No load, 135 MHz         |           | 18   |           | mA    |
| Nominal Output Impedance | Z <sub>O</sub>  |                          |           | 17   |           | Ω     |
| Input Capacitance        | C <sub>IN</sub> | ICLK                     |           | 5    |           | pF    |

Notes: 1. Nominal switching threshold is VDD/2

**VDD=2.5 V ±5%**, Ambient temperature -40° to +105°C, unless stated otherwise

| Parameter                | Symbol          | Conditions               | Min.      | Тур. | Max.      | Units |
|--------------------------|-----------------|--------------------------|-----------|------|-----------|-------|
| Operating Voltage        | VDD             |                          | 2.375     |      | 2.625     | V     |
| Input High Voltage, ICLK | V <sub>IH</sub> | Note 1                   | 0.7 x VDD |      | 2.625     | V     |
| Input Low Voltage, ICLK  | V <sub>IL</sub> | Note 1                   |           |      | 0.3 x VDD | V     |
| Input High Voltage. OE   | V <sub>IH</sub> | Note 1                   | 0.7 x VDD |      | VDD       | V     |
| Input Low Voltage, OE    | V <sub>IL</sub> | Note 1                   |           |      | 0.3 x VDD | V     |
| Output High Voltage      | V <sub>OH</sub> | I <sub>OH</sub> = -16 mA | 1.8       |      |           | V     |
| Output Low Voltage       | V <sub>OL</sub> | I <sub>OL</sub> = 16 mA  |           |      | 0.5       | V     |
| Operating Supply Current | IDD             | No load, 135 MHz         |           | 25   |           | mA    |
| Nominal Output Impedance | Z <sub>O</sub>  |                          |           | 17   |           | Ω     |
| Input Capacitance        | C <sub>IN</sub> | ICLK                     |           | 5    |           | pF    |

### VDD=3.3 V ±5%, Ambient temperature -40° to +105°C, unless stated otherwise

| Parameter                | Symbol          | Conditions               | Min.      | Тур. | Max.      | Units |
|--------------------------|-----------------|--------------------------|-----------|------|-----------|-------|
| Operating Voltage        | VDD             |                          | 3.135     |      | 3.465     | V     |
| Input High Voltage, ICLK | V <sub>IH</sub> | Note 1                   | 0.7 x VDD |      | 3.465     | V     |
| Input Low Voltage, ICLK  | V <sub>IL</sub> | Note 1                   |           |      | 0.3 x VDD | V     |
| Input High Voltage. OE   | V <sub>IH</sub> | Note 1                   | 0.7 x VDD |      | VDD       | V     |
| Input Low Voltage, OE    | V <sub>IL</sub> | Note 1                   |           |      | 0.3 x VDD | V     |
| Output High Voltage      | V <sub>OH</sub> | I <sub>OH</sub> = -25 mA | 2.2       |      |           | V     |
| Output Low Voltage       | V <sub>OL</sub> | I <sub>OL</sub> = 25 mA  |           |      | 0.7       | V     |
| Operating Supply Current | IDD             | No load, 135 MHz         |           | 30   |           | mA    |
| Nominal Output Impedance | Z <sub>O</sub>  |                          |           | 17   |           | Ω     |
| Input Capacitance        | C <sub>IN</sub> | ICLK                     |           | 5    |           | pF    |



## **AC Electrical Characteristics**

(VDD = 1.8V, 2.5V, 3.3V)

### **VDD = 1.8V ±5%**, Ambient Temperature -40° to +105°C, unless stated otherwise

| Parameter                         | Symbol                | Conditions                                             | Min. | Тур. | Max. | Units  |
|-----------------------------------|-----------------------|--------------------------------------------------------|------|------|------|--------|
| Input Frequency                   |                       |                                                        | 0    |      | 200  | MHz    |
| Output Rise Time                  | t <sub>OR</sub>       | 0.36 to 1.44 V, C <sub>L</sub> =5 pF                   |      | 0.6  | 1.0  | ns     |
| Output Fall Time                  | t <sub>OF</sub>       | 1.44 to 0.36 V, C <sub>L</sub> =5 pF                   |      | 0.6  | 1.0  | ns     |
| Output Enable Time                | t <sub>EN</sub>       | C <sub>L</sub> < 5 pF                                  |      |      | 3    | cycles |
| Output Disable Time               | t <sub>DIS</sub>      | $C_L < 5 pF$                                           |      |      | 3    | cycles |
| Start-up Time                     | t <sub>START-UP</sub> | Part start-up time for valid outputs after VDD ramp-up |      |      | 2    | ms     |
| Propagation Delay                 |                       | 135MHz, Note 1                                         | 1.5  | 2.2  | 4    | ns     |
| Buffer Additive Phase Jitter, RMS |                       | 125MHz, Integration Range: 12kHz-20MHz                 |      |      | 0.05 | ps     |
| Output to Output Skew             |                       | Rising edges at VDD/2, Note 2                          |      | 20   | 65   | ps     |
| Device to Device Skew             |                       | Rising edges at VDD/2                                  |      |      | 500  | ps     |

### **VDD = 2.5 V ±5%**, Ambient Temperature -40° to +105°C, unless stated otherwise

| Parameter                         | Symbol                | Conditions                                             | Min. | Тур. | Max. | Units  |
|-----------------------------------|-----------------------|--------------------------------------------------------|------|------|------|--------|
| Input Frequency                   |                       |                                                        | 0    |      | 200  | MHz    |
| Output Rise Time                  | t <sub>OR</sub>       | 0.5 to 2.0 V, C <sub>L</sub> =5 pF                     |      | 0.6  | 1.0  | ns     |
| Output Fall Time                  | t <sub>OF</sub>       | 2.0 to 0.5 V, C <sub>L</sub> =5 pF                     |      | 0.6  | 1.0  | ns     |
| Output Enable Time                | t <sub>EN</sub>       | C <sub>L</sub> < 5 pF                                  |      |      | 3    | cycles |
| Output Disable Time               | t <sub>DIS</sub>      | C <sub>L</sub> < 5 pF                                  |      |      | 3    | cycles |
| Start-up Time                     | t <sub>START-UP</sub> | Part start-up time for valid outputs after VDD ramp-up |      |      | 2    | ms     |
| Propagation Delay                 |                       | 135MHz, Note 1                                         | 1.8  | 2.5  | 4.5  | ns     |
| Buffer Additive Phase Jitter, RMS |                       | 125MHz, Integration Range: 12kHz-20MHz                 |      |      | 0.05 | ps     |
| Output to Output Skew             |                       | Rising edges at VDD/2, Note 2                          |      | 20   | 65   | ps     |
| Device to Device Skew             |                       | Rising edges at VDD/2                                  |      |      | 500  | ps     |

### **VDD = 3.3 V ±5%**, Ambient Temperature -40° to +105°C, unless stated otherwise

| Parameter                         | Symbol                | Conditions                                             | Min. | Тур. | Max. | Units  |
|-----------------------------------|-----------------------|--------------------------------------------------------|------|------|------|--------|
| Input Frequency                   |                       |                                                        | 0    |      | 200  | MHz    |
| Output Rise Time                  | t <sub>OR</sub>       | 0.66 to 2.64 V, C <sub>L</sub> =5 pF                   |      | 0.6  | 1.0  | ns     |
| Output Fall Time                  | t <sub>OF</sub>       | 2.64 to 0.66 V, C <sub>L</sub> =5 pF                   |      | 0.6  | 1.0  | ns     |
| Output Enable Time                | t <sub>EN</sub>       | C <sub>L</sub> < 5 pF                                  |      |      | 3    | cycles |
| Output Disable Time               | t <sub>DIS</sub>      | C <sub>L</sub> < 5 pF                                  |      |      | 3    | cycles |
| Start-up Time                     | t <sub>START-UP</sub> | Part start-up time for valid outputs after VDD ramp-up |      |      | 3    | ms     |
| Propagation Delay                 |                       | 135MHz, Note 1                                         | 1.5  | 2.1  | 4    | ns     |
| Buffer Additive Phase Jitter, RMS |                       | 125MHz, Integration Range: 12kHz-20MHz                 |      |      | 0.05 | ps     |
| Output to Output Skew             |                       | Rising edges at VDD/2, Note 2                          |      | 20   | 65   | ps     |
| Device to Device Skew             |                       | Rising edges at VDD/2                                  |      |      | 500  | ps     |

### Notes:

- With rail to rail input clock
  Between any 2 outputs with equal loading.
- 3. Duty cycle on outputs will match incoming clock duty cycle. Consult IDT for tight duty cycle clock generators.



### **Test Load and Circuit**



# **Marking Diagrams**



#### Notes:

- 1. "\*\*" is the lot number.
- 2. "YYWW" or "YW" are the last digits of the year and week that the part was assembled.
- 3 "G" denotes RoHS compliant package.
- 4. "\$" denotes mark code.
- 5. "K" denotes extended temperature range device.



## Package Outline and Package Dimensions (10-pin DFN, 2x2mm)





## Package Outline and Package Dimensions (10-pin DFN, 2x2mm), cont.





# Package Outline and Package Dimensions (16-pin TSSOP, 173 Mil. Body)



|        | Millim | neters | Inc         | hes   |  |
|--------|--------|--------|-------------|-------|--|
| Symbol | Min    | Max    | Min         | Max   |  |
| Α      | _      | 1.20   | _           | .047  |  |
| A1     | 0.05   | 0.15   | 0.002       | 0.006 |  |
| A2     | 0.80   | 1.05   | 0.032       | 0.041 |  |
| b      | 0.19   | 0.30   | 0.007       | 0.012 |  |
| С      | 0.09   | 0.20   | 0.0035      | 0.008 |  |
| D      | 4.90   | 5.10   | 0.193       | 0.201 |  |
| E      | 6.40 E | BASIC  | 0.252 BASIC |       |  |
| E1     | 4.30   | 4.50   | 0.169       | 0.177 |  |
| е      | 0.65   | Basic  | 0.0256      | Basic |  |
| L      | 0.45   | 0.75   | .018        | .030  |  |
| α      | 0°     | 8°     | 0°          | 8°    |  |



# **Ordering Information**

| Part / Order Number | Marking    | Shipping Packaging | Package      | Temperature    |
|---------------------|------------|--------------------|--------------|----------------|
| 5V2305SPGGK         | see page 6 | Tubes              | 16-pin TSSOP | -40° to +105°C |
| 5V2305SPGGK8        |            | Tape and Reel      | 16-pin TSSOP | -40° to +105°C |
| 5V2305SNTGK         |            | Cut Tape           | 10-pin DFN   | -40° to +105°C |
| 5V2305SNTGK8        |            | Tape and Reel      | 10-pin DFN   | -40° to +105°C |

.10 (.004) C

# **Revision History**

| Date           | Originator | Description of Change                                                   |
|----------------|------------|-------------------------------------------------------------------------|
| August 1, 2016 | H.G.       | Updated typical values for propagation delay and output to output skew. |
| July 11, 2016  | H.G.       | Release to final.                                                       |

<sup>&</sup>quot;G" after the two-letter package code denotes Pb-Free configuration, RoHS compliant.



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.