# **APPLICATION NOTE** ISL78600, ISL78610 - A Case Study AN1723 Rev 1.00 Dec 15, 2021 ## **Abstract** The design of a daisy chain battery system, while fairly straightforward, has a number of design elements that can become obstacles to implementation. This case study provides a glimpse into the questions and responses in the development of one daisy chain system. # **Table of Contents** | ntroduction | 2 | |------------------------|-----| | System Description | 2 | | Questions and Answers | 2 | | Cell Input Accuracy | . 2 | | Cell Balancing | .3 | | CRC | .5 | | Daisy Chain Hardware | .7 | | Communication Software | 11 | | PCB Layout | 15 | | Revision History | 15 | | · | | | | | # **List of Figures** | FIGURE 1. | Initial VBAT Connection | 2 | |------------|------------------------------------------------------------------------------------------------|----| | FIGURE 2. | Simplified Cell Balance Circuit | 4 | | FIGURE 3. | Illustration of Auto Balance | | | FIGURE 4. | Illustration of Auto Balance (Multiple Cells) | 5 | | FIGURE 5. | Example CRC Calculation Routine (Visual Basic) | | | FIGURE 6. | Customer Original Daisy Chain Control Connections | 7 | | FIGURE 7. | Proper Daisy Chain Circuit for Single Board Connections | 8 | | FIGURE 8. | Customer Reported Correct Stand-Alone Communication | 9 | | FIGURE 9. | Wake-Up Daisy Chain Signals | 9 | | | Customer DHI/DLO Traces | | | FIGURE 11. | Recommended Daisy Connections Between Separate PCBS (Components Selected for 500kHz Data Rate) | 10 | | FIGURE 12. | Customer Daisy Waveforms after Changes (Good) | 11 | | FIGURE 13. | Customer Base ID Command (SPI) | 12 | | FIGURE 14. | Customer Data Ready Response Handling Timing | 12 | | FIGURE 15. | Command Timing to Avoid Daisy Buffer Underflow | 13 | | FIGURE 16. | Example Identification Sequence from Renesas (Good Responses) | 14 | ## Introduction The ISL78600 and ISL78610 are Li-ion battery manager ICs that supervise up to 12 series connected cells. The parts perform accurate monitoring, cell balancing and extensive system diagnostics functions. The devices communicate to a host microcontroller via an SPI interface and to other ISL78600, ISL78610 devices using a robust, proprietary, 2-wire daisy chain system. The ISL78600 and ISL78610 operate identically. So, aside from cell measurement accuracy in which the ISL78600 has more accurate cell measurement, references to the ISL78600 in this document also apply to the ISL78610. The information in this study is taken from an actual design, however, specifics of the design have been substituted to preserve the proprietary aspects of the customer's design. Also, the customer questions and responses have been only marginally "cleaned up". There are many cases in which the responses to questions lead to more questions, as is typically the case in debugging a system. Including these responses is intended to improve the insight into the philosophy of the design to lead to more "intuitive" understanding of the system. ## **System Description** The system in this case study consists of multiple ISL78600 devices operating in a daisy chain configuration. Each IC manages between 7 and 12 cells and two ICs work together to make a module of 14 to 24 cells. These modules connect together to support packs with up to 4 modules (56 cells to 96 cells.) The initial definition of the system (as presented by the designer) did not clearly state whether there was a single board or a connection of multiple modules. It also did not specify the cell voltages. ## **Questions and Answers** ## **Cell Input Accuracy** #### **QUESTION 1** We started by testing the ISL78600 in a stand-alone configuration and experienced an unknown failure with the ISL78600. The part was working fine and then we started getting undervoltage faults. I looked at the cell voltage measurements and the part is seeing the following voltages on each cell: **TABLE 1. CUSTOMER REPORTED CELL VOLTAGES** | Cell Number | Cell Voltage | |-------------|--------------| | 1 | 3.271V | | 2 | 3.115V | | 3 | 2.932V | | 4 | 3.246V | | 5 | 3.304V | | 6 | 3.309V | | 7 | 3.305V | | 8 | 3.301V | **TABLE 1. CUSTOMER REPORTED CELL VOLTAGES** | Cell Number | Cell Voltage | |-------------|--------------| | 9 | 3.310V | | 10 | 3.300V | | 11 | 3.306V | | 12 | 3.306V | The problem is that when I measured the cells with a multimeter, all cells measured ~3.3V. I also measured the voltage at the input pins of the IC and the voltage measures ~3.3V. However, for Cell 3, the part reports a voltage of 2.932V (See <u>Table 1</u>.) Can you explain this failure? Also, can you confirm that (4) of the cell analog voltage measurements failing is not merely a coincidence, but likely a result of the architecture (i.e., the 12 cells are measured with 3 A/D converters each fed from a 4-input multiplexer and a multiplexer has failed)? #### **ANSWER 1** There is only one A/D, so the problem is due to something else. One thing to check is if the series resistor on VBAT is still OK. If it is physically too small (0603), then it can be damaged when the VBAT input cap is initially charged. This can affect the power supply of the part and may affect readings. This input resistor should be at least an 0805 size resistor. ## **QUESTION 2** The VBAT input resistor was not damaged. Attached is a schematic of the VBAT connection. FIGURE 1. INITIAL VBAT CONNECTION #### **ANSWER 2** Normally, we recommend a $27\Omega$ resistor. While a $47\Omega$ resistor may be OK, what happens is that the voltage at the VBAT pin drops when there is higher current, like during SPI or daisy chain communications. If the voltage drops too much, then there is not enough headroom on the front end analog circuits and there can be measurement errors. So, if the input resistor is not damaged then try a $27\Omega$ resistor to see if this makes a difference. If a smaller resistor value does not make a difference, then check that there is no large voltage differential across the VBAT series resistor. There should be a small drop in voltage (up to about 80mV), however, if there is more than this, check the diode. If the diode is OK and there is still a voltage drop across the resistor, then the part may be damaged. The schematic shows two connections to the top of the stack, one for VBAT and one for VC12. This is OK, however, check to see if there is a fault condition. If the BATsenB wire is broken, it could affect the measurement accuracy, however, this would also show up as an open VBAT fault. One other thing to check, if there is an accuracy error, is the MISR checksum to see if there has been any changes to the EEPROM or a problem reading the EEPROM. Do this by seeing that the EEPROM CALC value matches the EEPROM MISR value. If they do not match, it indicates that the part might be damaged. If this is the case, please let us know so we can follow up with a Failure Analysis. Another recommendation we make on the input filters is that the time constants on all inputs be the same (or about the same). In this case, the cell input time constant is about 16 times the VBAT time constant. If there are high voltage transients on the pack voltage, the differential time constants will result in high voltage differentials on the IC input pins. To minimize this, we recommend different filter values, as shown in RED in Figure 1 on page 2. ## **Cell Balancing** #### **QUESTION 3** In the ISL78600 application circuit there are three P-channel FETs and nine N-channel FETs. What is the reason for using different FET types in the Cell Balance circuit? Can we use N-channel FETs for all cells? #### **ANSWER 3** We require N-channel devices on the bottom cells, because we supply a current out of the device from VBAT to turn on the FETs. On the upper side, we require P-channel devices, because we supply a current into the device to GND to turn on the FETs. If we had specified the use of all N-channel devices, then we would have required an internal charge pump to turn on the upper FETs. Or, we could have powered the cell balance FETs from the cell being balanced. However, we think our approach has the following advantages: - By using currents from the top or bottom rail, the device is more immune to hot plug issues. - By driving the FETs in the way we do, the FET drive voltages can be 8V, instead of as low as 2V, regardless of the battery cell voltage. This lets the FETs be driven harder. - With our FET drive technique, there is less likelihood that the FETs will turn on due to RF or other noise in the system, because FETs with higher turn-on threshold can be used. - The ISL78600 does not need a charge pump to drive the upper cell balance FETs. #### **QUESTION 4** In manual balance mode, with the Balance Setup register set to 0x001, I enabled balancing by writing 0x201 to the Balance Setup register. This works fine and the cells balance under the control of my firmware except under one condition when a large current is drawn from the battery. When this happens, I read the Balance Setup register and the value is 0x001, which means that the large current event effectively disabled the balancing. The ISL78600 does not re-enable balancing after the large current event, so I must do so. I believe this effect is just the FETs turning off, but I wanted to check if the ISL78600 is actively doing something here. ## **ANSWER 4** In most systems we see, cell balancing is done during charge, so cell balance stopping during a large current event has not typically been an issue. However, a transient event may be causing a Power-On Reset (POR). This would cause the memory to be reloaded from EEPROM. The way to see if this is causing the problem is to check if other bits are reset in addition to the balance setup. (Before the test, set some unrelated, unused bit and see if it also is reset.) Looking at this in a little more detail, simulations of the device show that if the VBAT voltage sees a 10V step down in 5µs, the device issues a POR. It is possible that when a large current is drawn from the battery, the VBAT voltage experiences this characteristic input "glitch". If the device power-on reset circuit is triggered by this glitch, the device resets the register values, including those controlling the Cell Balance values. From board testing, a VBAT voltage drop of 20V (for example, from 48V to 28V), a 100 $\mu$ s wide glitch will marginally cause the fault condition. With VBAT voltage drop of 10V (for example, from 48V to 38V), a 40µs wide glitch may cause the fault condition. We have demonstrated that this condition can be prevented by adding additional filtering to the VBAT pin. Note: Follow-up with design identified this glitch sensitivity as a limitation in the IC. A design change eliminated this sensitivity in the latest revision of the silicon, released in 2016. See Renesas PCN16033. Other than this input glitch causing a POR, cell balancing can be turned off in balance mode in the following ways: - 1. The Watchdog timer times out. If the $\mu$ C stops sending commands to the device, then the WDT expires, balancing stops and the device goes to sleep. - 2. The sleep mode bit is set. - 3. The EN bit is toggled. This is like a POR. - The voltage on the VBAT pin drops below about 4.4V. This causes a normal power-on reset where the registers are reloaded with the default values. - 5. If the device detects an undervoltage condition, balancing is turned off. This requires a voltage scan to detect the undervoltage condition, either a $\mu C$ initiated command or scan continuous. ## **QUESTION 5** I am still trying to get to the bottom of this, but perhaps the following additional observation explains the behavior, because it occurs when none of the above scenarios suggested occur. Under no-load on the batteries, when one or more of the cells measures <3.2V, if I write the cells to be balanced to the Balance Status register, then attempt to write 0x201 to the Balance Setup register to enable balancing and turn on the corresponding FETs, balancing is not enabled. Due to the delay in my read-back of the registers, I don't know if Balance Setup gets set to 0x201 and is then disabled to 0x001, or if it never gets set at all because of a condition that I am not aware of. As soon as all the cells measure >3.2V, I can send the same commands and the Balance Setup registers reads back 0x201 indicating that balancing is enabled. As you know, a unique feature of LiFePO4 cells is that they can handle 30C discharge currents, so when we draw even 40A from a 2.5Ah cell with 8-12m $\Omega$ series resistance, the voltage per cell easily drops below 3.2V. My question is, "Is there an internal function on the ISL78600 that prevents balancing below a certain voltage?" Because that may explain both situations - (1) the inability to enable balancing under no load conditions with any cell <3.2V and (2) the disabling of balancing under high load currents when the cell voltages collectively drop below 3.2V. To help understand our implementation, the relevant register settings are shown in <u>Table 2</u>. Balance Setup (0x1) is programmed for manual balance mode, where my host MCU is manually reading the cell voltages and turning on the cells that need to be balanced. The problem is that when either (1) any one of the cells are below ~3.2V or (2) high current draws bring the cell voltage down, likely below 3.2V, the Balance Setup register cannot be written to 0x201, and if it is, it gets changed to 0x1 as shown. **TABLE 2. CUSTOMER SYSTEM REGISTER SETTINGS** | REGISTER | SETTING | COMMENTS | |----------------------------|---------|-------------------------------------------------------------| | Fault Setup | 0x0160 | Internal temp enabled 8 sample totalizer 16ms scan interval | | Fault Status | 0x0000 | | | Overvoltage Limit | 0x17AE | 3.7V | | Undervoltage Limit | 0x0CCE | 2V | | Internal Temperature Limit | 0x3482 | | | External Temperature Limit | 0x1FFF | No external thermistors yet | | Balance Setup | 0x0001 | Manual balance | | Balance Status | 0x0555 | Balance odd cells | | Watchdog/Balance Time | 0x007F | WDT timeout = 128 minutes | | Comms Setup | 0x0000 | | | Device Setup | 0x000B | | #### **ANSWER 5** There is no inherent limit for cell balance other than those already discussed. We have tested this on our evaluation board and were unable to duplicate the inability to set the balance condition with cell voltages below 3.2V as you describe above. Note: Much later (after most other issues were resolved,) the customer responded with the following statement: I have not seen the inability to balance at low voltage issue anymore. Interestingly, when I dove deeper into this issue, the gate of the balancing FET was being turned on and then going off. I am pretty sure this issue hasn't appeared since I sped up my clock (See <u>"ANSWER 13" on page 13</u>,) which might lead to something else interesting, but on this one, I am not certain that the clock speed was the only thing that changed. #### **QUESTION 6** I was looking at the automatic cell balance operation. How does it work? #### **ANSWER 6** The ISL78600 Auto Balancing system removes a specific amount of charge from each cell. It does not balance to a voltage. To use the auto balance system one must know the amount of charge required to be removed from each cell. This is normally established by calculating the State of Charge (SOC) of each cell and then calculating the amount of charge to be removed from each cell so that the pack becomes balanced. The calculation of the SOC is left to the system designer. This value is highly dependent on the cell chemistry, discharge/charge rates, temperature, age of the cells and a number of other factors. Once the amount of charge to be removed is known, all that is needed is the total resistance of the balancing circuit, which is normally the sum of the balance resistor value and the ON-resistance of the balancing FET, and the time for which balancing is enabled for each cycle, the "Balance Time". These figures are then used to calculate a "Balance Value," B, which is used by the ISL78600 to control the balancing process. The derivation of Balance Value is shown below. A simple circuit showing a cell and balancing components is shown in Figure 2. FIGURE 2. SIMPLIFIED CELL BALANCE CIRCUIT In Figure 2 cell voltage is given by V, balance circuit resistance by R and balance current by I. The relationship of these terms is then: $$I = \frac{V}{R}$$ (EQ. 1) The total amount of charge, Q, removed during balancing for a period t seconds is then given by: $$Q = I \times t = \frac{V}{R} \times t$$ (EQ. 2) When using Auto Balance mode, the ISL78600 balances using fixed "Balance Time" periods, such that a number of these periods will be required to balance for the full time, t, given in <a href="Equation 2">Equation 2</a>. Using T to represent Balance Time and n to represent number of periods, <a href="Equation 2">Equation 2</a> can be rewritten: $$Q = \frac{V}{R} \times T \times n$$ (EQ. 3) In <u>Equation 3</u>, the values of Q, R and T are known. Only V and n are unknown. <u>Equation 3</u> can be rearranged in terms of the unknown values as follows: $$V \times n = \frac{(Q \times R)}{T}$$ (EQ. 4) Equation 4 tells us that if we apply balancing to a cell with voltage V for a total of n cycles then we will complete balancing with the required amount of charge, Q, removed from the cell. The ISL78600 uses the expression V x n as the balance value and deducts the cell voltage V at the end of each Balance Time. In this manner, the ISL78600 applies n balancing cycles to the cell before completing the Auto Balance routine. There is a slight modification required to Equation 4 when using this with the ISL78600. The ISL78600 uses the ADC conversion value of cell voltage, so we must scale the expression of Equation 4 accordingly. The scaling factor applied is 8192/5. So Equation 4 becomes: $$V(ADC) \times n = \frac{(Q \times R)}{T} \times \frac{8192}{5} = BalanceValue$$ (EQ. 5) The Balance Value is calculated for each cell to be balanced. The ISL78600 then balances each cell, subtracting the measured cell voltage from the Balance Value at the end of each Balance Time interval, until the Balance Value is zero. See <a href="Figures 3">Figures 3</a> and 4. - Determine amount of excess capacity in CELLx than in CELLn - Remove part of the excess capacity in each cycle - Continue until the excess capacity is removed FIGURE 3. ILLUSTRATION OF AUTO BALANCE - Each period capacity is removed from cells - When all capacity is removed from a cell, balance for that cell ends - Balance continues on remaining cells until excess capacity is removed from all cells. FIGURE 4. ILLUSTRATION OF AUTO BALANCE (MULTIPLE CELLS) #### **QUESTION 7** I do not understand how to get 15 cycles in the automatic balance mode example in the datasheet. #### **ANSWER 7** The total coulomb difference to be balanced is: 470 coulomb (9360 - 8890). Therefore, 3.3V / $31\Omega$ \* 300s = 31.9 coulomb/cycle, and it will take 15 cycles for the balancing to be finished. ## **CRC** #### **QUESTION 8** Do you have any further documentation, application notes, or sample code on the 4-bit CRC used in the daisy chain mode of the ISL78600? I am trying to get the daisy chain system working for the first time and I am having a couple of issues with the checksum. ### **ANSWER 8** The CRC routine used in the ISL78600 GUI is shown in Figure 5. ``` Attribute VB_Name = "isl78600evb_crc4_lib" 'File - isl78600evb_crc4_lib.bas 'Copyright (c) 2010 Intersil Option Explicit ' CRC4 Routines Public Function CheckCRC4(myArray() As Byte) As Boolean 'returns True if CRC4 checksum (low nibble of last byte in myarray) 'is good. Array can be any length Dim crc4 As Byte Dim lastnibble As Byte lastnibble = myArray(UBound(myArray)) And &HF crc4 = CalculateCRC4(myArray) If lastnibble = crc4 Then CheckCRC4 = True Else CheckCRC4 = False End If End Function Public Sub AddCRC4(myArray() As Byte) 'adds CRC4 checksum (low nibble in last byte in array) 'array can be any length Dim crc4 As Byte crc4 = CalculateCRC4(myArray) myArray(UBound(myArray)) = (myArray(UBound(myArray)) And &HF0) Or End Sub Public Function CalculateCRC4(ByRef myArray() As Byte) As Byte 'calculates/returns the CRC4 checksum of array contents excluding 'last low nibble. Array can be any length Dim size As Integer Dim i As Integer Dim i As Integer Dim k As Integer Dim bit0 As Boolean, bit1 As Boolean, bit2 As Boolean, bit3 As Boolean Dim ff0 As Boolean, ff1 As Boolean, ff2 As Boolean, ff3 As Boolean Dim carry As Boolean Dim arraycopy() As Byte Dim result As Byte 'copy data so we do not clobber source array ReDim arraycopy(LBound(myArray) To UBound(myArray)) As Byte For i = LBound(myArray) To UBound(myArray) arraycopy(i) = myArray(i) 'initialize bits bit0 = False bit1 = False bit2 = False bit3 = False 'simple implementation of CRC4 (using polynomial 1 + X + X^4) ``` ``` For i = LBound(arraycopy) To UBound(arraycopy) 'last nibble is ignored for CRC4 calculations If i = UBound(arraycopy) Then k = 4 Else k = 8 End If For j = 1 To k 'shift left one bit carry = (arraycopy(i) And &H80) > 0 arraycopy(i) = (arraycopy(i) And &H7F) * 2 'see ISL78600 datasheet, Fig 11: 4-bit CRC calculation ff0 = carry Xor bit3 ff1 = bit0 Xor bit3 ff2 = bit1 ff3 = bit2 bit0 = ff0 bit1 = ff1 bit2 = ff2 bit3 = ff3 Next j Next i 'combine bits to obtain CRC4 result result = 0 If bit0 Then result = result + 1 End If If bit1 Then result = result + 2 End If If bit2 Then result = result + 4 End If If bit3 Then result = result + 8 CalculateCRC4 = result ``` #### **End Function** FIGURE 5. EXAMPLE CRC CALCULATION ROUTINE (VISUAL BASIC) ## **Daisy Chain Hardware** #### **QUESTION 9** We are experiencing some difficulty getting the ISL78600 to start up in the Daisy Chain mode. I have two ISL78600 devices connected with: - Master/bottom device set to CommsSel1 = 0, CommsSel2 = 1 - Top device set to CommsSel1 = 1, CommsSel2 = 0 - Both devices have CommsRate0 = 0, CommsRate1 = 1 for 125kHz daisy chain communication On power-up, the part is automatically enabled with EN (Pin 47) = "1". Then, I attempt to send the base identify message as 0x032404. I never see $\overline{\text{DATA READY}}$ go low and never get a response out of the part. I believe that the fault status register has the OSC bit set, which is concerning but I don't understand why. Is the proper way to handle this situation described in the table "Summary of Diagnostics Commands and Responses" of the datasheet (Fault Diagnostics, Oscillator Check function, i.e., send repeated sleep and wake-up commands)? If so, could you elaborate on why this Sleep/Wake-up sequence is necessary? #### **ANSWER 9** The following answer is from the customer posing the question. I have an important clarification to make - upon further investigation of what I thought I was reading as an OSC fault, I realized that I am misinterpreting what is actually just a **Comms Failure**. When the Host MCU sends a command to read the Fault Status register, I am receiving 0x13380007 back from the master/bottom device, which my fault reading function was interpreting as an OSC fault but the function's response is not valid in the Daisy Chain mode. I verified this by looking at the FAULT pin which remains high, indicating that there is no actual fault occurring. In summary, I am receiving Comms Failures from the master/bottom device and I am not clear how to properly initialize the daisy chain stack and get a valid Base Identify command to propagate through. I believe both the master/bottom and top devices are currently in some sort of sleep mode, based on the currents measured in my original email, but I cannot confirm this for sure. Any help here would be great. In addition, the following comment is from Renesas: The reason for the Sleep/Wake sequence is that the master will wake-up on any SPI command. However, if the master is already awake, it ignores the wake-up command. By sending a Sleep command to the master first, followed by the Wake-up command, you insure that the master starts off in sleep mode, so all devices in the system are ready for the wake-up sequence. #### **QUESTION 10** Below (Figure 6) is a schematic of the ISL78600 daisy chain and control circuits in my battery management system. FIGURE 6. CUSTOMER ORIGINAL DAISY CHAIN CONTROL CONNECTIONS Resistor R $_{12}$ is not loaded and the Comms pull-up/pull-down resistors are loaded according to the configuration settings above. I measured the voltage across the resistor, R $_7$ , in the schematic. The master bottom device is currently reading 11.9mV (360µA) and the top device is currently reading 2.4mV (72µA). Neither of these currents are popping off the datasheet to tell me what is going on. #### **ANSWER 10** The first thing to notice on the schematic is that the center point of the capacitors $C_8$ and $C_{10}$ (and $C_7$ and $C_9$ ) should be at the respective IC GND (see Figure 7). FIGURE 7. PROPER DAISY CHAIN CIRCUIT FOR SINGLE BOARD CONNECTIONS If there is a cable between the two devices, then there should be a different arrangement of isolation components, though it will still work this way. The extra components are to protect the system in case of a cable short to chassis and to provide higher ESD immunity. Is there any reason for running at 125kHz? Usually the slower speeds are only if the design calls for long cable lengths. Otherwise, we think that the faster communication is preferred. (If the $\mu\text{C}$ cannot respond fast enough, you may want to slow the daisy chain down.) There are a couple of other changes that we recommend. - 1. Resistor $R_{14}$ is probably too big. This will work OK for stand-alone, however, because of higher currents in the Daisy Chain mode, it might cause the 3.3V supply to drop out during communications. In our designs, we use a $100\Omega$ resistor. - 2. On the V3P3 regulator, the collector resistor $R_{14}$ is shown to connect to VBAT. This should connect to BAT+, otherwise the V3P3 current will also flow through $R_7$ , reducing the VBAT voltage. The observation that current across $R_7$ is only 360 $\mu$ A indicates that the device thinks it is a stand-alone device (i.e., Comms Select pins both at 0). Please check this. #### **QUESTION 11** I connected the center-points of the AC coupling capacitors to their respective ground points. I can confirm now the following: - Board powers up, EN comes HIGH with 3.3V supply, DATA\_READY is coming up HIGH on a clean power up. I can still toggle the DATA\_READY default state by sending 0xFBFFFF (ISL78600 datasheet, "Communication Failure" section). - If I send the Sleep command, DATA\_READY drops from 3.3V to ~2.9V. - 3. If I send the Wake-up command, DATA\_READY returns from ~2.9V to 3.3V. - 4. If I send the Base Identify command (0x032404 clocked out on MOSI) with a ~2MHz SPI clock, I see no data on the MISO. By the way, I measured the timing between my SPI bytes and it's 35µs. I tried triggering on a falling edge of DATA\_READY or any transition on the two daisy chain lines, but I am seeing nothing. Do you have any suggestions for what I can look to next? My plan is to separate the master/bottom and top device, change the CommSelect resistors back to Non-Daisy Chain mode, and confirm non-daisy chain operation of the master ISL78600. Assuming everything looks healthy, I will be back to this point. Please let me know if there are any test sequences you know of that would be helpful. #### **ANSWER 11** Since there are a number of issues, this answer is handled as a dialog. A: indicates the Renesas responses; Q: refers to the customer responses. **A:** Trying to communicate with one IC as a "stand-alone" device is a good idea, to at least check that the SPI commands are getting to the first device and getting proper responses. In stand-alone mode, you do not need to do an identify procedure, you will not get $\overline{\text{DATA}}_{READY}$ , and commands and responses have one fewer byte. **Q:** I was able to successfully communicate with the master/bottom device as a stand-alone device. I can read the formatted data out of the part and it looks exactly like I would expect it to, based on using a single ISL78600 in Stand-Alone mode in the past. A: In the daisy chain configuration, when you send the sleep command and see the DATA\_READY voltage going from 3.3V to 2.9V, check the V3P3 voltage on the top device to see if it also is changing. If it is not, then try sending the sleep/wake commands two times. If it is still not changing, then there is probably still something wrong with the daisy chain hardware. **Q:** No, the V3P3 on the top device doesn't move when I send two sleep/wake-up commands. **A:** Can you put a scope on the DHI2 and DLO2 pins and capture a command? Reference both probes to ground. You may need to add a large offset to the scope inputs. If the VBAT voltage is 20V, then the scope probe would need an offset of 10V (since the common-mode voltage on the daisy chain is VBAT/2). **Q:** I see the 20V offset but I don't see any movement on the DHI2/DLO2 pins. This is probably why I am not seeing any activity on the top device V3P3 because no message is getting sent along the daisy chain if there is no activity on it. What would cause the master device to accept sleep/wake-up but not send anything along the 2-wire daisy chain lines? Is a part failure the only explanation? Figure 8 on page 9 shows the SPI Identify command. The MISO data looks like 0x070000 but that's nothing valid to the best of my knowledge. If I send this command a few times in a row, I can get the MISO data to be 0x133800, which looks like a Comms Failure to me. BYTE 1 BYTE 2 FIGURE 8. CUSTOMER REPORTED CORRECT STAND-ALONE COMMUNICATION **A:** The fact that the upper device does not recognize the sleep/wake commands and there is no movement on the daisy chain lines means that there is something wrong with the daisy chain. Nothing else matters until this can be cleared up. What is the voltage on the DHI2 and DLO2 pins? DLO2 should be about 0.4V higher than DHI2 and both should be about VBAT(master)/2. What is the voltage on the DHI1 and DLO1 pins? DLO1 should be about 0.4V higher than DHI1 and both should be about VBAT(top)/2. What does the scope shot of the DHI2/DL02 look like when sending the wake-up? It should look something like the signals in Figure 9. FIGURE 9. WAKE-UP DAISY CHAIN SIGNALS Figure 9 shows the wake-up signals for multiple cascaded devices. Notice that before the device wakes up, the DHI2 and DLO2 signals are at about the same level. However, once awake, the DLO2 signal is slightly higher than the DHI2 signal. Some other things to check: Can you recheck to see that the $C_7/C_9$ common connection point ties to GND of the master and the $C_8/C_{10}$ common connection point ties to GND of the top device? Did you check the voltage on the V3P3 pin? Is it solid when sending a command? If it dips, then there might not be enough voltage to get good communications. What is the voltage on the V3P3 pin on the upper device? If it is about 2.9V, then the top device is still in sleep mode. You might also need to make the EN pull-up resistor smaller than 1M (although it appears that the parts are enabled). One other test you might try is to configure the board as a daisy chain, but send a stand-alone command. If you get a response, then there is a problem with the Comms select pin setup. **Q:** Before I connect the two boards through the two daisy chain wires I see the following conditions: #### · For the master/bottom device: - VBAT(bottom) = 23V relative to its BOT\_GND - Both DHI2 and DLO2 look like ~11.45V relative to BOT\_GND - The voltage measurement from DL02 to DHI2 is ~263mV #### · For the top device: - VBAT(top) = 23V relative to TOP\_GND - Both DHI1 and DL01 look like ~11.2V relative to TOP\_GND - The voltage measurement from DL01 to DHI1 is ~265mV So, that looks good. <u>Figure 10</u> is the scope waveform for the master/bottom device's DHI2 and DLO2 lines, which actually look correct now while the daisy chain interface isn't connected. DLO2 is blue and DHI2 is orange. FIGURE 10. CUSTOMER DHI/DLO TRACES I checked the common points. The $\rm C_7/\rm C_9$ common connection is connected to GND on the bottom board and the $\rm C_8/\rm C_{10}$ common connection is connected to GND on the top board. The issue is that when I connected to the boards via the two daisy chain wires, the voltages on the master/bottom devices DHI2 and DLO2 go up to about ~22-23V. **A:** The waveform in Figure 10 looks almost correct for daisy chain communications, however, it is still not what you want to see. When the boards properly connect, you should see that the waveforms are more symmetrical vertically; and before and after the signals there should be an offset between the two traces (while here they appear to be the same voltage). Since the voltages appear good before connecting the daisy chain wires, It looks like there is an isolation problem. Perhaps DHI2 and DLO2 on the top device are being connected to the DHI2 and DLO2 of the bottom device when you connect the two boards with the daisy chain wires. If so, then this would absolutely be a bad thing. Check to make sure the top and bottom boards are completely isolated. Nothing on the top board should touch the bottom board, except the VSS of the top tying to the BAT+ of the bottom and the communications through the capacitors. The DHI2/DLO2 on the top board should be floating. One other recommendation, if you have two boards connected by a cable, we normally recommend a daisy chain connection as shown in <a href="Figure 11">Figure 11</a>. This has components for faster daisy chain, however, what you might notice is that the up and down circuits are the same. This arrangement splits all of the components for symmetry, so if there is a break in the cable, the pins are isolated on both sides of the break. Even with a direct connection, this arrangement means that you do not need to bring the ground on the high side capacitors through the connector. FIGURE 11. RECOMMENDED DAISY CONNECTIONS BETWEEN SEPARATE PCBS (COMPONENTS SELECTED FOR 500kHz DATA RATE) Q: Wow, it's been a long day. I think I finally got it right, however, I won't be able to check if valid data is coming back down the stack until tomorrow. Figure 12 are two waveforms showing my daisy chain communication. What I sent you last time was just the master/bottom side, since connecting them had the isolation issue I described. Once I fixed the isolation issue, I connected the 2-wire daisy chain interface and captured the attached waveforms. FIGURE 12. CUSTOMER DAISY WAVEFORMS AFTER CHANGES (GOOD) A: This looks better. ## **Communication Software** ## **QUESTION 12** With the daisy chain HW issue resolved, I have been proceeding fairly successfully with the firmware development on our ISL78600 daisy chain cell balancing solution. I am starting with a 2 device stack and I can now bring the stack through the proper identify sequence. However, after the Identify sequence, I am getting NAKs in response to my attempts to program the limit registers (e.g., Overvoltage Limit). The Identify TX/RX sequence looks like the following: - TX = 0x032404 - RX = 0x0330000C - TX = 0x032426 - RX = 0x03262000 - TX = 0x0327FE - RX = 0x2330000B Looking at these responses and according to the "Identify Section" of the datasheet, it looks like I am successful in the Identify process. Next I want to initialize my limit registers, for example, setting the Overvoltage Limit register (0b010000) to 0x17AE for a limit of ~3.7V. The issue is that when I send the write data command, I am getting a NAK response (see below) - TX = 0x2A417AE6 - RX = 0x232C0001 The 0x2C in the response is a NAK that I would expect to be 0x30. Do you have any thoughts for why I am getting a NAK in response to this write data command? ### **ANSWER 12** I set up two boards and sent a command to set the OV limit to 17AE and the GUI sent the following command. TX = 0x2A417AE2 This has a "2" for the CRC, instead of "6" in your command. Perhaps that is the problem with communication. I also get a response of: #### 0x2330000B Please check your code for calculating the CRC. See <u>Figure 5 on page 6</u> for our calculation routine. #### **QUESTION 13** I have a few updates from the past week - in general, I believe I have made a number of improvements by modifying my communications code for the two device ISL78600 stack to be entirely interrupt and event driven, removing fixed delays in my code. However, my initialization process is still giving me troubles. Once I get the stack to identify properly, I can communicate with the stack. The issue is that there are a number of times I don't get it to identify properly and there is the appearance of stack device #7 in a two device stack. I don't know how to programmatically account for all the wrong start-up states. The following is one set of incorrect commands and responses for an attempted Identify sequence - - TX = 0x03 24 04 - RX = 0x00 30 00 0C (1-byte response) - TX = 0x03 24 26 - RX = 0x03 26 20 00 (1-byte response) - TX = 0x03 27 FE - RX = 0x23 30 00 0B (1-byte response) - TX = 0x13300F - RX = 0x23 2C 00 01 - RX = 0x13 30 00 06 (2-byte response) FIGURE 13. CUSTOMER BASE ID COMMAND (SPI) The 'base id command' waveform (Figure 13) shows the transmission of 0x03 24 04 from the Host MCU to the bottom/master device, specifically, the timing between SPI bytes in the overall transmission of this command. The timing shows that this command meets the 100 $\mu s$ maximum requirement defined as the $\overline{CS}$ high time (the time between bytes). Please let me know if you see any concerns with the timing of my command transmission. FIGURE 14. CUSTOMER DATA READY RESPONSE HANDLING TIMING Also, the 'data\_ready response handling' waveform (Figure 14), shows the timing on servicing the DATA\_READY line. Please note that I have a level shifter that inverts DATA\_READY from the ISL78600. As shown in the waveform, the DATA\_READY signal goes HIGH when a byte is available in the ISL78600 buffer. The time that $\overline{\text{CS}}$ is low is the time it takes for me to read a SPI byte (~25µs). At the completion of each read with the rising edge of $\overline{\text{CS}}$ , you can see DATA\_READY dip low briefly and return HIGH, indicating another byte is available. The time from the rising edge of DATA\_READY to $\overline{\text{CS}}$ going low again is the time is takes for me to respond to the $\overline{\text{DATA}_READY}$ signal (~45-50µs). Do you think this is too long? A final SPI question, when I transmit a command over SPI, like $0x03\ 24\ 04$ on my 8-bit MCU, I send three separate bytes, with $\overline{\text{CS}}$ asserted separately for each byte like below. Is this incorrect of the application (i.e., should $\overline{\text{CS}}$ only be asserted once for the entire 3-byte command)? $\overline{CS} = 0$ : SPIWrite(0x03); <u>CS</u> = 1; $\overline{CS} = 0$ : SPIWrite(0x24); <u>CS</u> = 1; $\overline{CS} = 0$ : SPIWrite(0x04); $\overline{CS} = 1$ : #### **ANSWER 13** **A:** In response to your last question first, bringing $\overline{CS}$ high between bytes is the proper way to send data. Our code is also interrupt driven. I went through some timing diagrams from tests I did a while ago and found a scope shot of an identify sequence from our board. See <u>Figure 16</u>. You can see that our response to data ready (the "0" trace) is much faster than yours and is about 3-4 $\mu$ s delay from falling edge of data ready to the start of SPI communication. Note: Our initial answer to this question is as follows: "We worked with our designers and got simulation results for the $\overline{\text{CS}}$ to SCLK timing. As it turns out, there is a maximum time from the falling edge of $\overline{\text{CS}}$ to the first rising edge of SCK. This only shows up on the IDENTIFY command, not on any other command. Simulations show that there can be data corruption in the IDENTIFY response if the $\overline{\text{CS}}$ to SCLK time exceeds 50µs. We will be changing the datasheet to include a comment suggesting a maximum of 30µs (to cover corner conditions) between these two signal edges." However, additional relevant information is now included in the datasheet found in a Section Titled "Daisy Chain Transmit Buffer". The following is the section repeated. A 4-byte data buffer is provided between the SPI and Daisy Chain communications. A command sent on the SPI port is passed to the Daisy Chain, starting two Daisy Chain clock cycles after the rising edge of $\overline{\text{CS}}$ (at the end of the first byte of the command). The Daisy Chain then clocks data out of the transmit buffer. IMPORTANT: The host microcontroller must continue to feed the buffer with command bytes before all bytes have been clocked out on the Daisy Chain. If the Host MCU cannot keep the buffer full with proper command bytes, the Daisy Chain sends bad data to the devices on the Daisy Chain. This results in the Daisy Chain device receiving a command with a bad CRC and that device responds with a NAK. **Q:** Thanks for the follow up on these issues I was experiencing. I have been using the daisy chain interface successfully since I sped up my host MCU clock rate and forced the $\overline{\text{CS}}$ to SCLK time to be within the working range. I'm glad my frustrations here actually checked out with something on your end, because I spent a while scratching my head and was pretty wowed when I fixed the problem only by speeding up my MCU. Note: A command byte needs to be clocked into the SPI port at least one Daisy Chain clock prior to the first Daisy clock placing that byte on the DHI2/DLO2 port. (t<sub>SU</sub> > 1\*t<sub>DAISY</sub>) FIGURE 15. COMMAND TIMING TO AVOID DAISY BUFFER UNDERFLOW FIGURE 16. EXAMPLE IDENTIFICATION SEQUENCE FROM RENESAS (GOOD RESPONSES) #### **QUESTION 14** In my application, I configured both boards for 7 cells (14 cells total for two ICs.) When I send a 'Scan All' command, the GUI notifies me that I have OW faults on both Device 1 and Device 2. Upon reading the OW Fault registers for Device 1 and Device 2, I find that the cells with faults are Cells 5 and 9. ### **ANSWER 14** Did you set the bits in the CELL SETUP register? Set the bits that correspond to the unused inputs to "1". This should exclude them from open wire, OV and UV faults. #### **QUESTION 15** The SPI SCLK on the evaluation board appears to operate at 4MHz but the ISL78600 datasheet states 2MHz is the maximum. I am worried that something in my SPI or DATA\_READY timing is too slow. #### **ANSWER 15** The default SPI clock rate on the evaluation board is set to 4MHz. The datasheet lists 2MHz as the maximum clock speed, because 1MHz is all that is needed for to handle a 500kHz daisy chain frequency. However, the device can handle higher SCLK rates at room temperature. Running the system over a full temperature range may result in communication errors if the SPI clock is faster than 2.0MHz. ### **PCB Layout** #### **QUESTION 16** I am in the process of laying out a new PCB. Do you have any guidelines? #### **ANSWER 16** Please refer to reference designs and reference guidelines in ISL78600REFDESIGN and ISL78610REFDESIGN. These provide PCB layout recommendations as well as PCB design data bases. They can be ordered on memory stick under an NDA. # **Revision History** | Revision | Date | Changes | |----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.00 | Dec 15, 2021 | Placed Question 1 Cell Voltages into a table format. Replaced "Intersil" with "Renesas" (except in CRC code segment copyright reference) Added additional information to Answer 13. | | 0.00 | Jul 7, 2016 | Initial Release | #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required. - 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard":Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality":Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. - Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE. - 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev. 4.0-2 April 2020) ## **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/