# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H Tiny Series

# Low-Voltage Detection (LVD) Function

#### Introduction

This application uses the low-voltage detection circuit (LVD) to detect a fall in the external power supply voltage via the ExtD and ExtU pins. It executes interrupt processing according to the voltage detected on the ExtD and ExtU pins.

#### **Target Device**

H8/36912

#### **Contents**

| 1. | Specifications           | 2  |
|----|--------------------------|----|
| 2. | Description of Functions | 3  |
| 3. | Principles of Operation  | 6  |
| 4. | Description of Software  | 8  |
| 5. | Flowchart                | 11 |
| 6. | Program Listing          | 13 |



#### 1. Specifications

Figure 1 shows the circuit connections in this sample task. Table 1 summarizes the characteristics of the external input voltage detection circuit of the power-supply voltage detection and low-voltage detection interrupt circuit (LVDI).

The ExtD and ExtU pins are connected as shown in figure 1 and the voltages on them are defined as VextD and VextU, respectively. The LVD monitors the VextD and VextU to detect a fall in the external power supply voltage.

In this sample task, P20 is specified as an output pin to be used for confirming the operation and its output is set to 0 as the initial state.

If VextD falls below the Vexd voltage, a low-voltage interrupt occurs and the P20 output is brought high.

If the Vcc of the microcomputer does not falls below the Vreset1 voltage and VextU increases to the Vexd voltage or greater, a voltage-rise interrupt occurs and the P20 output is brought low.



Figure 1 Example of Circuit Connections

Table 1 Characteristics of External Input Voltage Detection Circuit of the Power-Supply Voltage Detection and Low-Voltage Detection Interrupt Circuit (LVDI)

|                                                   |                | Measurement   |      |      | Values                                                   | _    |
|---------------------------------------------------|----------------|---------------|------|------|----------------------------------------------------------|------|
| Item                                              | Symbol         | Condition     | Min. | Тур. | Max.                                                     | Unit |
| Reset detection voltage                           | Vreset1        | LVDSEL = 0    | 2.0  | 2.3  | 2.7                                                      | V    |
| ExtD/ExtU input detection voltage                 | Vexd           | _             | 0.85 | 1.15 | 1.45                                                     | V    |
| ExtD input voltage range ExtU input voltage range | VextD<br>VextU | VextD > VextU | -0.3 | _    | Either Avcc + 0.3 or<br>Vcc + 0.3, whichever<br>is lower | V    |



### 2. Description of Functions

## 2.1 Microcomputer Functions Used

In this sample task, the internal low-voltage detection circuit (LVD) is used to control operation during low voltage. Figure 2 shows a block diagram of the power-on reset circuit and low-voltage detection circuit.

The functions used in this sample task are described blow.

- System clock (φ)
  - The system clock is a reference clock used to drive the CPU and peripheral functions. In this sample task, the internal operating frequency is 8 MHz.
- Prescaler S (PSS)
  - The prescaler S (PSS) is a 13-bit counter which takes  $\phi$  as input and increments by 1 for each clock cycle.
- Low-voltage detection control register (LVDCR)
  - LVDCR enables or disables the low-voltage detection circuit and BGR circuit, selects the voltage for comparison by the LVDI circuit, sets the detection level for the LVDR circuit, enables or disables a reset by the LVDR circuit, and enables or disables generation of an interrupt when the power-supply voltage rises or falls.
- Low-voltage detection status register (LVDSR)
  - LVDSR indicates whether the power-supply voltage falls below or rises above the given values.
- Port mode register 1 (PMR1)
  - PMR1 specifies the P14 pin as an IRQ0 input pin.
- Interrupt edge select register (IEGR1)
  - IEGR1 selects the edge (rising or falling) for interrupt request generation by the  $\overline{IRQ0}$  pin.
- Interrupt enable register 1 (IENR1)
  - IENR1 is set to enable the  $\overline{IRQ0}$  pin interrupt.
- Interrupt flag register 1 (IRR1)
  - IRR1 contains the IRQ0 interrupt request status flag.
- Timer control/status register WD (TCSRWD)
  - TCSRWD controls the writing to TCSRWD and TCWD. The TCSRWD register also provides the function to control the watchdog timer operation and indicate the status. To modify the TCSRWD value, a MOV instruction should be used. Note that the TCSRWD cannot be modified by bit handling instructions.
- Port control register 2 (PCR2)
  - Each bit of PCR2 selects the input/output of the corresponding port 2 pin which is used as a general I/O port.
- Port data register 2 (PDR2)
  - PDR2 is a general I/O port data register for port 2.





Figure 2 Block Diagram of Power-On Reset Circuit and Low-Power Detection Circuit



## 2.2 Function Assignment

Table 2 shows the assignment of functions used in this sample task.

In this sample task, the LVD function is used based on the function assignment shown in table 2.

### Table 2 Assignment of Functions

| Element | Description                                                                                        |
|---------|----------------------------------------------------------------------------------------------------|
| LVDCR   | Provides settings for the low-voltage detection circuit.                                           |
| LVDSR   | Used to check whether the power supply voltage has fallen below or risen above a specific voltage. |
| PMR1    | Sets up the P14 pin as IRQ0 input pin.                                                             |
| IEGR1   | Selects falling edge detection for the IRQ0 pin input.                                             |
| IENR1   | Enables interrupt requests by the IRQ0 pin.                                                        |
| IRR1    | Indicates the IRQ3 interrupt request status flag.                                                  |
| TCSRWD  | Stops the watchdog timer.                                                                          |
| PCR2    | Sets up P20 to function as an output pin, which is used to confirm the operation.                  |
| PDR2    | Sets an output value for P20, which is used to confirm the operation.                              |



#### 3. Principles of Operation

Figure 3 shows the operation timing of the low-voltage detection interrupt circuit. Table 3 summarizes the hardware and software processing performed in the operation shown in figure 3.

When Vcc of the microcomputer falls below 2.3 V (typ.), a low-voltage-detection reset occurs.



Figure 3 Operation Timing of Low-Voltage Detection Interrupt Circuit (When the ExtU and ExtD pin inputs are used for voltage detection)



### Table 3 Hardware and Software Processing

| No. | Item                    | Hardware Processing           | Software Processing                                 |
|-----|-------------------------|-------------------------------|-----------------------------------------------------|
| 1   | Enable LVD              | Enable the LVD circuit        | 1. Disable interrupts.                              |
|     |                         |                               | 2. Stop the WDT.                                    |
|     |                         |                               | <ol><li>Sets the use of the LVD circuit.</li></ol>  |
|     |                         |                               | 4. Wait until the LVD circuit is stabilized         |
|     |                         |                               | using a software timer.                             |
| 2   | Enable LVD interrupt    | None                          | <ol> <li>Clear LVDDF and LVDUF to 0.</li> </ol>     |
|     |                         |                               | <ol><li>Set LVDDE and LVDUE for enabling.</li></ol> |
|     |                         |                               | <ol><li>Specify P20 as an output port and</li></ol> |
|     |                         |                               | set the P20 output to 0.                            |
|     |                         |                               | <ol><li>Set up an IRQ0 interrupt.</li></ol>         |
|     |                         |                               | 5. Enable interrupts.                               |
| 3   | Voltage-fall ilnterrupt | 1. Set LVDDF to 1.            | 1. Clear IRRI0 to 0.                                |
|     |                         | 2. Generate an IRQ0 interrupt | 2. Clear LVDDF to 0.                                |
|     |                         | request.                      | 3. Set the P20 output to 1.                         |
| 4   | Voltage-rise interrupt  | 1. Set LVDUF to 1.            | 1. Clear IRRI0 to 0.                                |
|     |                         | 2. Generate an IRQ0 interrupt | 2. Clear LVDUF to 0.                                |
|     |                         | request.                      | 3. Set the P20 output to 0.                         |



## 4. Description of Software

### 4.1 Modules

Table 4 shows the modules used in this sample task.

Table 4 Description of Modules

| Label Name | Function                                                                                                                                 |
|------------|------------------------------------------------------------------------------------------------------------------------------------------|
| main       | Stops the watchdog timer and sets up the P20 pin, low-voltage detection circuit, and IRQ0 interrupt.                                     |
| lvdint     | LVD interrupt processing routie that clears the IRRI0 flag and switches the P20 output value according to the LVD interrupt flag status. |

### 4.2 Arguments

This sample task does not use arguments.

### 4.3 Internal Registers

The internal registers used in this sample task are described below.

• LVDCR: Low-Voltage Detection Control Register (Address: H'F730)

| Bit | Bit Name | Setting | R/W | Function                                                                                                                              |
|-----|----------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------|
| 7   | LVDE     | 1       | R/W | LVD Enable                                                                                                                            |
|     |          |         |     | 0: The low-voltage detection circuit is not used.                                                                                     |
|     |          |         |     | 1: The low-voltage detection circuit is used.                                                                                         |
|     |          |         |     | When the BGRE bit in this register is cleared to 0, the low-voltage detection circuit is not used regardless of the LVDE bit setting. |
| 6   | BGRE     | 1       | R/W | BGR Enable                                                                                                                            |
|     |          |         |     | 0: The BGR circuit* is not used.                                                                                                      |
|     |          |         |     | 1: The BGR circuit* is used.                                                                                                          |
| 5   | VDDII    | 0       | R/W | External LVDI Comparison Voltage Input Disable                                                                                        |
|     |          |         |     | 0: External voltage is used for comparison by the LVDI circuit.                                                                       |
|     |          |         |     | 1: Internal voltage is used for comparison by the LVDI circuit.                                                                       |
| 3   | LVDSEL   | 0       | R/W | LVDR detection level selection                                                                                                        |
|     |          |         |     | 0: Reset detection voltage is 2.3 V (typ.)                                                                                            |
|     |          |         |     | 1: Reset detection voltage is 3.6 V (typ.)                                                                                            |
|     |          |         |     | When the falling or rising voltage detection interrupt is used, the reset detection voltage should be specified as 2.3 V (typ.)       |
| 2   | LVDRE    | 1       | R/W | LVDR enable                                                                                                                           |
|     |          |         |     | 0: Disables a reset by LVDR.                                                                                                          |
|     |          |         |     | 1: Enables a reset by LVDR.                                                                                                           |
| 1   | LVDDE    | 1       | R/W | Voltage-fall interrupt enable                                                                                                         |
|     |          |         |     | 0: Disables iInterrupt request on a fall in power-supply voltage.                                                                     |
|     |          |         |     | 1: Enables iInterrupt request on a fall in power-supply voltage.                                                                      |
| 0   | LVDUE    | 1       | R/W | Voltage-rise interrupt enable                                                                                                         |
|     |          |         |     | 0: Disables iInterrupt request on a rise in power-supply voltage.                                                                     |
|     |          |         |     | 1: Enables iInterrupt request on a rise in power-supply voltage.                                                                      |



Note: \* A circuit that outputs a stable reference voltage over the entire ranges of the operating voltage and operating temperature that are given in the "Electrical Characteristics".

• LVDSR: Low-Voltage Detection Status Register (Address: H'F731)

| Bit | Bit Name | Setting | R/W | Function                                                                                                       |
|-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------|
| 1   | LVDDF    | 0*      | R/W | LVD power-supply voltage fall flag                                                                             |
|     |          |         |     | [Setting condition]                                                                                            |
|     |          |         |     | When an external power supply voltage falls and the VextD detected via the ExtD pin falls below 1.15 V (typ.). |
|     |          |         |     | [Clearing condition]                                                                                           |
|     |          |         |     | When 0 is written to this bit after 1 is read from it.                                                         |
| 0   | LVDUF    | 0*      | R/W | LVD power-supply voltage rise flag                                                                             |
|     |          |         |     | [Setting condition]                                                                                            |
|     |          |         |     | When the VextD detected via the ExtD pin falls below 1.15 V (typ.)                                             |
|     |          |         |     | while the LVDUE bit in LVDCR is set to 1 and then VextU rises above                                            |
|     |          |         |     | 1.15 V (typ.) before the power supply voltage falls below Vreset1 (2.3                                         |
|     |          |         |     | V typ).                                                                                                        |
|     |          |         |     | [Clearing condition]                                                                                           |
|     |          |         |     | When 0 is written to this bit after 1 is read from it.                                                         |

Note: Reset during initialization by LVDR.

• TCSRWD: Timer Control/Status Register (Address: H'FFC0)

| Bit | Bit Name | Setting | R/W | Function                                                                                      |
|-----|----------|---------|-----|-----------------------------------------------------------------------------------------------|
| 5   | B4WI     | 0       | R/W | Bit-4 Write Disable                                                                           |
|     |          |         |     | Writing to bit 4 of this register is only enabled when a 0 is written to                      |
|     |          |         |     | this bit. This bit is always read as 1.                                                       |
| 4   | TCSRWE   | 1       | R/W | Timer Control/Status Register WD Write Disable                                                |
|     |          |         |     | When this bit is set to 1, writing to bits 0 and 2 of this register is                        |
|     |          |         |     | enabled. Note that bit 5 should be cleared to 0 when writing to this                          |
|     |          |         |     | bit.                                                                                          |
| 3   | B2WI     | 0       | R/W | Bit-2 Write Disable                                                                           |
|     |          |         |     | Writing to bit 2 of this register is only enabled when a 0 is written to                      |
|     |          |         |     | this bit. This bit is always read as 1.                                                       |
| 2   | WDON     | 0       | R/W | Watchdog Timer On                                                                             |
|     |          |         |     | When this bit is set to 1, TCWD starts counting up. When cleared to                           |
|     |          |         |     | 0, TCWD stops counting. The watchdog timer is ON with the initial                             |
|     |          |         |     | value of this bit. When not using the watchdog timer, this bit should                         |
|     |          |         |     | be cleared to 0.                                                                              |
|     |          |         |     | [Clearing conditions]                                                                         |
|     |          |         |     | • Reset                                                                                       |
|     |          |         |     | <ul> <li>When B2WI and WDON are cleared to 0 while TCSRWE = 1.</li> </ul>                     |
|     |          |         |     | [Setting condition]                                                                           |
|     |          |         |     | <ul> <li>When B2WI is cleared to 0 and WDON is set to 1 while TCSRWE</li> <li>= 1.</li> </ul> |



• PDR2: Port Data Register 2 (Address: H'FFD5)

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                                         |
|-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | P20      | 0       | R/W | Stores port 2 output value.  When this register is read, the value of this register is read for a bit                                                            |
|     |          |         |     | whose corresponding bit in PCR2 is set to 1; for a bit whose corresponding bit in PCR2 is clear, the pin state is read regardless of the value of this register. |

• PMR1: Port Mode Register 1 (Address: H'FFE0)

| Bit | Bit Name | Setting | R/W | Function                           |
|-----|----------|---------|-----|------------------------------------|
| 4   | IRQ0     | 1       | R/W | Selects the P14/IRQ0 pin function. |
|     |          |         |     | 0: General I/O port P14            |
|     |          |         |     | 1: IRQ0 input pin                  |

• PCR2: Port Control Register 2 (Address: H'FFE5)

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                                                                 |
|-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | PCR20    | 1       | W   | When this bit is set to 1 while the general I/O port function is selected, the corresponding pin functions as an output port; and when cleared to 0, the pin functions as an input port. |

• IEGR1: Interrupt Edge Select Register 1 (Address: H'FFF2)

| Bit | Bit Name | Setting | R/W | Function                                           |
|-----|----------|---------|-----|----------------------------------------------------|
| 4   | IEG0     | 0       | R/W | IRQ0 edge select                                   |
|     |          |         |     | 0: Detects the falling edge of the IRQ0 pin input. |
|     |          |         |     | 1: Detects the rising edge of the IRQ0 pin input.  |

• IENR1: Interrupt Enable Register 1 (Address: H'FFF4)

| Bit | Bit Name | Setting | R/W | Function                                                          |
|-----|----------|---------|-----|-------------------------------------------------------------------|
| 0   | IEN0     | 1       | R/W | IRQ0 interrupt request enable                                     |
|     |          |         |     | Setting this bit to 1 enables interrupt requests of the IRQ0 pin. |

• IRR1: Interrupt Flag Register 1 (Address: H'FFF6)

| Bit | Bit Name | Setting | R/W | Function                                                         |
|-----|----------|---------|-----|------------------------------------------------------------------|
| 0   | IRRI0    | 0       | R/W | IRQ0 interrupt request flag                                      |
|     |          |         |     | Setting condition:                                               |
|     |          |         |     | When the IRQ0 pin is enabled and the specified edge is detected. |
|     |          |         |     | Clearing condition:                                              |
|     |          |         |     | When a 0 is written to this bit.                                 |

### 4.4 RAM Usage

This sample task does not use RAM.



#### 5. Flowchart

### 5.1 main





## 5.2 Ivdint





#### 6. Program Listing

```
/* H8/300H Series -H8/36912-
/* Application Note
/*
/* 'Set port by LVDI'
/* Function
                                                                                   * /
   : LVD (interrupt by Low-Voltage-Detect)
/* External Clock: 8MHz
/* Internal Clock: 8MHz
                                                                                   */
/* Sub Clock : 32.768kHz
                                                                                   */
#include <machine.h>
/* Symbol Definition
struct BIT {
   unsigned char b7:1; /* bit7 */
unsigned char b6:1; /* bit6 */
unsigned char b5:1; /* bit5 */
unsigned char b4:1; /* bit4 */
unsigned char b3:1; /* bit3 */
unsigned char b2:1; /* bit2 */
   unsigned char b1:1;
                          /* bit1 */
   unsigned char b0:1;
                          /* bit0 */
};
#define TCSRWD
                *(volatile unsigned char *)0xFFC0 /* Timer Controller/Status Register WD*/
#define TCSRWD BIT (*(volatile struct BIT *)0xFFC0)
#define B4WI TCSRWD BIT.b5
                                                 /* Bit 4 Write Disable
                                                 /* Timer Controller/
#define TCSRWE
                TCSRWD BIT.b4
                                                 /* Status Register W Enable */
#define B2WI
             TCSRWD_BIT.b3
TCSRWD_BIT.b2
                                                 /* Bit 2 Write Disable
                                                 /* WD Timer ON
#define WDON
#define LVDCR *(volatile unsigned char *)0xF730 /* Low-Voltage-Detect control register*/
#define LVDCR BIT (*(volatile struct BIT *)0xF730)
#define LVDE LVDCR_BIT.b7
                                                 /* LVD Enable
#define BGRE LVDCR_BIT.b6
#define VDDII LVDCR_BIT.b5
#define LVDSEL LVDCR_BIT.b3
#define LVDRE LVDCR_BIT.b2
#define LVDDE LVDCR_BIT.b1
                                                 /* BGR Enable
                                                                                   */
                                                 /* Select LVDI comparative voltage
                                                 /* LVDI Detection Level Select
                                                 /* LVDR Enable
                                                                                   */
                                                 /* LVD voltage Descent Enable
                                                 /* LVD voltage UP Enable
#define LVDUE LVDCR_BIT.b0
#define LVDSR *(volatile un
                 *(volatile unsigned char *)0xF731 /* Low-Voltage-Detect Status Register */
#define LVDSR_BIT (*(volatile struct BIT *)0xF731)
#define LVDDF LVDSR BIT.b1
                                                 /* LVD Power-Supply Voltage Fall
#define LVDUF LVDSR_BIT.b0
#define PMR1 *(volatile unsigned char *)0xFFE0
                                                 /* LVD Power-Supply Voltage Rise
                                                /* Port Mode Register 1
                                                                                   * /
#define PMR1 BIT (*(volatile struct BIT *)0xFFE0)
                PMR1_BIT.b4
#define IRQ0
                                                  /* P14/IRQ0 Pin Function Switch
```

## H8/300H Tiny Series Low-Voltage Detection (LVD) Function

```
/* Interrupt Edge Select Register
#define IEGR1
             *(volatile unsigned char *)0xFFF2
#define IEGR1 BIT (*(volatile struct BIT *)0xFFF2)
/* IRQ0 Edge Select
                                       /* Interrupt Enable Register 1
#define IENR1_BIT (*(volatile struct BIT *)0xFFF4)
#define IEN0 IENR1_BIT.b0
#define IRR1 *(voltage unsigned char *)0xFFF6
                                       /* IRQ0 Interrupt Enable
                                       /* Interrupt Request Register 1
#define IRR1_BIT (*(volatile struct BIT *)0xFFF6)
#define IRRI0 IRR1_BIT.b0
                                       /* IRQ0 Interrupt Request Flag
/* Port Control Register 2
#define PCR2_BIT (*(volatile struct BIT *)0xFFE5)
#define PCR20 PCR2_BIT.b0
#define PDR2 *(volatile u
                                       /* Port Control Register 2 bit 0
                                                                  * /
             *(volatile unsigned char *)0xFFD5 /* Port Data Register 2
#define PDR2 BIT (*(volatile struct BIT *)0xFFD5)
#define P20 PDR2 BIT.b0
                                       /* Port Data Register 2 bit 0
#pragma interrupt (lvdint)
/* Function define
void main ( void );
void lvdint ( void );
/* Vector Address
#pragma section V1
                                      /* VECTOR SECTOIN SET
void (*const VEC TBL1[])(void) = {
  main
};
#pragma section V2
                                       /* VECTOR SECTOIN SET
                                                                  * /
void (*const VEC TBL2[])(void) = {
  lvdint
                                       /* LVD interrupt
};
#pragma entry main(sp=0xFF80)
#pragma section
/* Main Program
void main ( void )
  unsigned char tmp, i;
  set ccr(0x80);
                                       /* Interrupt Disable
                                                                  */
  TCSRWD = 0 \times 9E:
                                       /* STOP
                                                                  * /
                                       /* WD
  TCSRWD = 0x92;
                                                                  * /
  LVDCR = 0xD4;
                                       /* Set up LVD
  for (i=0; i<40; i++);
                                       /* Wait Detection circuit stable time */
                                                         (50us over) */
   tmp = LVDSR;
  LVDSR = 0xFC;
                                       /* Clear LVDDF, LVDUF
  LVDCR = 0xD7;
                                       /* Set LVDDE, LVDUE
```

## H8/300H Tiny Series Low-Voltage Detection (LVD) Function

```
PCR2 = 0xF9;
                                           /* P20 -> output
                                                                        * /
  P20 = 0;
                                           /\star For the movement confirmation
                                                                        */
  IEG0 = 0;
                                           /* IRQ0 Interrupt Edge Select
  IRRI0 = 0;
                                           /* Clear IRQ0 Interrupt Flag
                                                                        */
  IRQ0 = 1;
  IEN0 = 1;
                                                                        * /
                                           /* IRQ0 Interrupt Enable
  set imask ccr(0);
                                           /* Interrupt Enable
  while (1);
}
/* LVD Interrupt
void lvdint ( void )
  IRRI0 = 0;
                                                                        * /
                                           /* Clear IRQ0 Interrupt Flag
  if(LVDDF == 1){
                                           /* LVD Power-Supply Voltage Fall ?
     LVDDF = 0;
     P20 = \sim P20;
                                           /* For the movement confirmation
                                                                       * /
   else if(LVDUF == 1){
                                           /* LVD Power-Supply Voltage Rise ?
                                                                        * /
    LVDUF = 0;
     P20 = \sim P20;
                                                                       * /
                                           /* For the movement confirmation
  }
}
```

#### **Link Address Specification**

| Section Name | Address |
|--------------|---------|
| CV1          | H'0000  |
| CV2          | H'001C  |
| Р            | H'0100  |



## **Revision Record**

|      |           | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Jul.28.04 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.