## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



## H8/38076R

## PWM Output Using Timer F Output Compare Function

## Introduction

The output compare function of timer F is used to output a PWM waveform from the TMOFH pin.

## **Target Device**

H8/38076R

## **Contents**

| 1. | Specifications           | 2    |
|----|--------------------------|------|
| 2. | Description of Functions | 3    |
| 3. | Principles of Operation  | 7    |
| 4. | Description of Software  | 8    |
| 5. | Flowchart                | . 11 |



## 1. Specifications

Figure 1 shows the PWM out put.

- The period of the output PWM waveform is set by the overflow period of 8-bit timer counter FH (TCFH).
- The high width of the output PWM waveform is set by 8-bit output compare register FH (OCRFH).
- In this sample task a PWM waveform with a period of 819.2 µs and a duty cycle that changes 6.25% per period, within a range of 6.25% to 93.75%, is output.



Figure 1 PWM Output



## **Description of Functions**

#### 2.1 **Functions**

In this sample task the output compare function of timer F is used to output a PWM waveform from the TMOFH pin. A block diagram of the output compare function of timer F is shown in figure 2. The block diagram of the output compare function of timer F is described below.

#### 1. System Clock (φ)

This 10-MHz clock is the reference clock for operation of the CPU and peripheral functions.

#### 2. Prescaler S (PSS)

PSS is a 13-bit counter that takes  $\phi$  as input and counts up once per period.

### 3. Timer F Functions

This 16-bit timer has an output compare function. It can be used for external event counting or as a multifunction timer for a variety of applications, including counter resetting, interrupt request, and toggle output using compare match signals. It can also be used as two independent 8-bit timers (timer FH and timer FL).

#### • Timer counter FH (TCFH)

TCFH is an 8-bit readable/writeable up-counter that is incremented by input of an internal or an external clock. Four input clock options are available: the system clock divided by 4, 16, or 32, or the subclock divided by 4.

• Timer control register F (TCRF)

TCRF switches between 16-bit mode and 8-bit mode, selects the input clock, and selects the output level of the TMOFH and TMOFL pins.

• Timer control/status register F (TCSRF)

TCSRF performs counter clear selection, overflow flag and compare match flag settings and controls enabling of overflow interrupt requests.

• Output compare register FH (OCRFH)

OCRFH is an 8-bit readable/writeable register whose contents are constantly compared with TCFH. When the values match, a compare match FH is generated and toggle output occurs from the TMOFH pin. The contents of TCFH are constantly compared with OCRFH. When the values match, compare match flag H (CMFH) in TCSRF is set to 1. At this point an interrupt request is sent to the CPU. In this way a PWM waveform is output from the timer FH output pin (TMOFH).

#### 4. Interrupt Controller Functions

The following registers are used to control interrupts.

• Interrupt enable register 2 (IENR2)

IENR2 controls timer F interrupts.

• Interrupt request register 2 (IRR2)

IRR2 is the interrupt request status register for timer F interrupts.

#### 5. I/O Port Functions

The following register is used to set pin functions.

• Port mode register 4 (PMR4)

PMR4 is used to set the P42/TXD31/IrTXD/TMOFH pin as a TMOFH output pin.



Figure 2 Block Diagram of Output Compare Function of Timer F

## 2.2 Assignment of Functions

Table 1 shows the assignment of functions in this sample task. The output compare function of timer F is used to output a PWM waveform using functions assigned as shown in table 1.

| Table 1 | Assignment of | f Functions |
|---------|---------------|-------------|
|---------|---------------|-------------|

| Elements | Classification       | Description                                                     |
|----------|----------------------|-----------------------------------------------------------------|
| TMOFH    | Pin                  | Timer FH toggle output pin                                      |
| TCFH     | Timer F              | Timer counter FH                                                |
| OCRFH    | Timer F              | Sets PWM high width to output from TMOFH pin                    |
| TCRF     | Timer F              | Sets TCFH as 8-bit counter, selects φ/32 as internal clock, and |
|          |                      | sets output level of TMOFH pin to high                          |
| TCSRF    | Timer F              | Enables TCFH overflow interrupts, timer F status register,      |
|          |                      | disables clearing TCFH by compare match                         |
| IENTFH   | Interrupt controller | Enables/disables timer FH interrupt requests                    |
| IRR2     | Interrupt controller | Timer FH interrupt request status register                      |



## 2.3 PWM Settings

The method of setting the period and duty cycle of the PWM output waveform used in this sample task is shown in figure 3.



Figure 3 Method for Setting Period and Duty Cycle of PWM Output Waveform

## 2.4 Increasing the PWM Duty Cycle

The duty cycle is increased by rewriting OCRFH using the timing shown in figure 4. The contents of OCRFH are updated simultaneously with the write to OCRFH. If the duty cycle is increased by rewriting OCRFH during interval a in figure 4, compare match FH will not be generated successively before the overflow interrupt occurs and the PWM waveform output will be abnormal. It is therefore necessary to rewrite OCRFH during interval b in figure 4. In this sample task OCRFH is rewritten during overflow FH interrupt handling.



Figure 4 OCRFH Rewrite Timing When Increasing Duty Cycle



## 2.5 Decreasing the PWM Duty Cycle

The duty cycle is decreased by rewriting OCRFH using the timing shown in figure 5. The contents of OCRFH are updated simultaneously with the write to OCRFH. If the duty cycle is decreased by rewriting OCRFH during interval d in figure 5, the next compare match FH will not be generated and the PWM waveform output will be abnormal. It is therefore necessary to rewrite OCRFH during interval c in figure 5. In this sample task OCRFH is rewritten during compare match FH interrupt handling.



Figure 5 OCRFH Rewrite Timing When Decreasing Duty Cycle



#### 3. **Principles of Operation**

The principles of operation of this sample task are illustrated in figure 6. Using the hardware and software processing shown in figure 6 the output compare function of timer F is used to output a PWM waveform.



Figure 6 Principles of Operation for Using Output Compare Function of Timer F to Output PWM Waveform



## **Description of Software**

#### 4.1 **Description of Modules**

Table 2 shows the functions used in this sample task.

### **Table 2 List of Functions**

| Function Name | Description                                                                          |
|---------------|--------------------------------------------------------------------------------------|
| main          | Settings for timer F output compare function                                         |
|               | Sets TCFH as an 8-bit timer, selects φ/32 as the clock source, enables TCFH overflow |
|               | interrupts, disables clearing TCFH by compare match, selects the TMOFH pin           |
|               | settings, and enables interrupts                                                     |
| tfhint        | Timer F interrupt handling                                                           |
|               | For overflow interrupts, clears OVFH and IRRTFH and rewrites OCRFH                   |
|               | For compare match interrupts, clears CMFH and IRRTFH                                 |

#### 4.2 **Arguments**

No arguments are used in this sample task.

#### **Description of Internal Registers** 4.3

The internal registers used in this sample task are shown below.

• TCRF Timer Control Register F Address: H'FFB6

| Bit | Bit Name | Set Value | R/W | Description                                                       |
|-----|----------|-----------|-----|-------------------------------------------------------------------|
| 7   | TOLH     | 1         | W   | Toggle Output Level H                                             |
|     |          |           |     | Sets the TMOFH pin output level.                                  |
|     |          |           |     | 0: Low level                                                      |
|     |          |           |     | 1: High level                                                     |
| 6   | CKSH2    | 1         | W   | Clock Select H                                                    |
| 5   | CKSH1    | 0         | W   | Selects the clock input to TCFH from among internal clock sources |
| 4   | CKSH0    | 0         | W   | or TCFL overflow.                                                 |
|     |          |           |     | 100: 8-bit mode, counting on internal clock φ/32                  |
| 2   | CKSL2    | 0         | W   | Clock Select L                                                    |
| 1   | CKSL1    | 1         | W   | Select the clock input to TCFL from among internal clock sources  |
| 0   | CKSL0    | 1         | W   | or external event input.                                          |
|     |          |           |     | 011: Use disabled                                                 |



## PWM Output Using Timer F Output Compare Function

Address: H'FFB7 TCSRF Timer Control/Status Register F

| Bit | Bit Name | Set Value | R/W              | Description                                                                        |
|-----|----------|-----------|------------------|------------------------------------------------------------------------------------|
| 7   | OVFH     | Undefined | R/W <sup>*</sup> | Timer Overflow Flag H [Setting condition]                                          |
|     |          |           |                  | When TCFH overflows from H'FF to H'00                                              |
|     |          |           |                  | [Clearing condition]                                                               |
|     |          |           |                  | <ul> <li>When 0 is written to this bit after reading it as 1</li> </ul>            |
| 6   | CMFH     | Undefined | R/W <sup>*</sup> | Compare Match Flag H                                                               |
|     |          |           |                  | This is a status flag that indicates a match between TCFH and OCRFH.               |
|     |          |           |                  | [Setting condition]                                                                |
|     |          |           |                  | <ul> <li>When the TCFH value matches the OCRFH value</li> </ul>                    |
|     |          |           |                  | [Clearing condition]                                                               |
|     |          |           |                  | <ul> <li>When 0 is written to this bit after reading it as 1</li> </ul>            |
| 5   | OVIEH    | 1         | R/W              | Timer Overflow Interrupt Enable H                                                  |
|     |          |           |                  | Enables or disables interrupt generation when TCFH overflows.                      |
|     |          |           |                  | 1: TCFH overflow interrupt requests enabled                                        |
| 4   | CCLRH    | 0         | R/W              | Counter Clear H                                                                    |
|     |          |           |                  | In 8-bit mode, this bit selects whether TCFH is cleared when TCFH and OCRFH match. |
|     |          |           |                  | In 8-bit mode:                                                                     |
|     |          |           |                  | 0: TCFH clearing by compare match disabled                                         |

Note: \* Only 0 can be written to clear the flag.

• TCFH Timer Counter FH Address: H'FFB8

| Bit | Bit Name | Set Value | R/W | Description                                                                                                                                                                                                               |
|-----|----------|-----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Bit 7    | 1         | R/W | Count-up Compare Register FH                                                                                                                                                                                              |
| 6   | Bit 6    | 0         | R/W | When CKSH2 in TCRF is set to 1, TCFH and TCFL operate as two                                                                                                                                                              |
| 5   | Bit 5    | 0         | R/W | independent 8-bit counters. The TCFH (TCFL) input clock is                                                                                                                                                                |
| 4   | Bit 4    | 0         | R/W | selected by bits CKSH2 to CKSH0 (CKSL2 to CKSL0) in TCRF.                                                                                                                                                                 |
| 3   | Bit 3    | 0         | R/W | TCFH (TCFL) can be cleared in the event of a compare match by                                                                                                                                                             |
| 2   | Bit 2    | 0         | R/W | CCLRH (CCLRL) in TCSRF.                                                                                                                                                                                                   |
| 1   | Bit 1    | 0         | R/W | When TCFH (TCFL) overflows from H'FF to H'00, OVFH (OVFL) in                                                                                                                                                              |
| 0   | Bit 0    | 0         | R/W | TCSRF is set to 1. If the value of OVIEH (OVIEL) in TCSRF is 1 at this time, IRRTFH (IRRTFL) in IRR2 is set to 1, and if in addition the value of IENTFH (IENTFL) in IENR2 is 1, an interrupt request is sent to the CPU. |

| • O(   | CRFH Ou  | itput Compare | Register  | FH Address: H'FFBA                                                 |
|--------|----------|---------------|-----------|--------------------------------------------------------------------|
| Bit    | Bit Name | Set Value     | R/W       | Description                                                        |
| 7      | Bit 7    | 1             | R/W       | Output Compare Register FH                                         |
| 6      | Bit 6    | 0             | R/W       | When CKSH2 in TCRF is set to 1, OCRF operates as two               |
| 5      | Bit 5    | 0             | R/W       | independent 8-bit registers. The contents of OCRFH are compared    |
| 4      | Bit 4    | 0             | R/W       | with TCFH and the contents of OCRFL with TCFL.                     |
| 3      | Bit 3    | 0             | R/W       | If the OCRFH (OCRFL) and TCFH (TCFL) values match, CMFH            |
| 2      | Bit 2    | 0             | R/W       | (CMFL) in TCSRF is set to 1. At the same time, IRRTFH (IRRTFL)     |
| 1      | Bit 1    | 0             | R/W       | in IRR2 is set to 1. If the value of IENTFH (IENTFL) in IENR2 is 1 |
| 0      | Bit 0    | 0             | R/W       | at this time an interrupt request is sent to the CPU.              |
|        |          |               |           | Toggle output can be provided from the TMOFH pin (TMOFL pin)       |
|        |          |               |           | using the compare match function, and the output level can be set  |
|        |          |               |           | by the TOLH (TOLL) bit in TCRF.                                    |
| • DN   | MR4 Po   | rt Mode Regis | tor 1     | Address: H'FFC3                                                    |
| • 1 IV | /IK4 10  | it wode Regis | 101 4     | Addiess. HTTC3                                                     |
| Bit    | Bit Name | Set Value     | R/W       | Description                                                        |
| 2      | TMOFH    | 1             | R/W       | P42/TXD31/IrTXD/TMOFH Pin Function Switch                          |
|        |          |               |           | Selects whether pin P42/TXD31/IrTXD/TMOFH is used as P42,          |
|        |          |               |           | TXD31/IrTXD, or as TMOFH.                                          |
|        |          |               |           | 1: Functions as TMOFH output pin                                   |
| . 117  | NDO L.   | F1.1.         | D         | 2 A.H HEFEA                                                        |
| • IE.  | NR2 Int  | errupt Enable | Register  | 2 Address: H'FFF4                                                  |
| Bit    | Bit Name | Set Value     | R/W       | Description                                                        |
| 3      | IENTFH   | 1             | R/W       | Timer FH Interrupt Enable                                          |
|        |          |               |           | Timer FH interrupt requests are enabled when this bit is set to 1. |
|        |          |               |           | 1: Timer FH interrupt requests enabled                             |
|        |          |               |           |                                                                    |
| • IR   | R2 Int   | errupt Reques | t Registe | r 2 Address: H'FFF7                                                |
| Bit    | Bit Name | Set Value     | R/W       | Description                                                        |
| 3      | IRRTFH   | Undefined     | R/W       | Timer FH Interrupt Request Flag                                    |
|        |          |               |           | [Setting condition]                                                |
|        |          |               |           | When timer FH compare match or overflow occurs                     |
|        |          |               |           | [Clearing condition]                                               |
|        |          |               |           | When 0 is written to this bit                                      |

#### **RAM Usage** 4.4

The RAM usage in this sample task is shown in table 3.

## Table 3 RAM Usage

| Label  | Description                                                                                                | <b>Amount of Memory Used</b> | Used in        |
|--------|------------------------------------------------------------------------------------------------------------|------------------------------|----------------|
| duty_f | Indicates whether the duty cycle of the PWM output from the TMOFH toggle output pin increases or decreases | 1 byte                       | main<br>tfhint |
|        | 0: Increase PWM duty cycle                                                                                 |                              |                |
|        | 1: Decrease PWM duty cycle                                                                                 |                              |                |



## **Flowchart**

#### 5.1 main



#### 5.2 tfhint





#### 5.3 **Link Address Specifications**

| Section Name | Address |
|--------------|---------|
| CVECT        | H'0000  |
| Р            | H'0100  |
| В            | H'F780  |

# PWM Output Using Timer F Output Compare Function

## **Revision Record**

|      |           | Descript | tion                 |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Mar.18.05 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



## Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

## Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.