# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# **H8S Family**

# Long-Period Pulse Output by Cascading the TPU Channels

#### Introduction

The two channels of 16-bit timer counters of the 16-bit timer pulse unit (TPU) are cascaded to function as a 32-bit timer counter. The resulting 32-bit timer counter outputs long-period pulses with a 0 to 100% variable duty cycle.

#### **Target Device**

H8S/2339

#### **Contents**

| 1. | Specifications           | 2  |
|----|--------------------------|----|
| 2. | Applicable Conditions    | 2  |
| 3. | Description of Functions | 3  |
| 4. | Description of Operation | 5  |
| 5. | Description of Software  | 6  |
| 6. | Flowchart                | 10 |



#### 1. Specifications

- Two channels of 16-bit counters are cascaded to function as a 32-bit counter. The resulting counter outputs long-period pulses with a variable duty cycle, which is controlled by varying the high pulse width as shown in figure 1.
- The duty cycle can be set in the range from 0 to 100%, with a resolution of 1/65536.
- In 20 MHz (19.6608 MHz) operation, the pulse period can be set in the range from approximately 6.66 ms to 218.23 s in 3.33-ms units.



Figure 1 Example of Long-Period Pulse Output by Cascaded TPU Channels

## 2. Applicable Conditions

Table 1 Applicable Conditions

| Item                | Contents                                                            |                           |  |
|---------------------|---------------------------------------------------------------------|---------------------------|--|
| Operating frequency | Input clock:                                                        | 19.6608 MHz               |  |
|                     | System clock:                                                       | 19.6608 MHz               |  |
|                     | Peripheral module clock:                                            | 19.6608 MHz               |  |
|                     | Bus master clock:                                                   | 19.6608 MHz               |  |
| Operating mode      | Mode 6 (MD2 = 1, MD1 = 1,                                           | MD0 = 0)                  |  |
| Development tool    | HEW Version 3.01 (release1                                          | )                         |  |
| C/C++ compiler      | C/C++ compiler H8S, H8/300 SERIES C/C++ Compiler Version 6.0.00.005 |                           |  |
|                     | (from Renesas Technology Corp.)                                     |                           |  |
| Compile option      | -cpu = 2000a:24, -code = ma                                         | achinecode, -optimize = 1 |  |



#### 3. Description of Functions

Figure 2 shows a block diagram of the 16-bit timer pulse unit (TPU), and the following describes the registers of the TPU.

• Timer Control Register (TCR0)

TCR sets the clearing condition and clock source of the timer counter, TCNT, for each channel.

• Timer Mode Register (TMDR0)

TMDR sets the operating mode, normal operation or buffer operation, for each channel.

Timer I/O Control Registers (TIOR0H and TIOR0L)
 TIOR controls output signals by setting the initial output value and output value in compare-match/input-capture operation for each TGR.

• Timer Interrupt Enable Register (TIER0)
TIER enables or disables interrupts for each channel.

• Timer Status Register (TSR0)
TSR indicates the statuses for each channel.

• Timer Counter (TCNT0)

TCNT is a 16-bit counter that can be read or written to. Access to this counter must be in 16-bit units.

• Timer General Registers (four registers from TGR0A to TGR0D)

TGR0A to TGR0D are 16-bit readable/writable registers that are used for output compare or input capture. Access to these registers must be in 16-bit units.

• Timer Start Register (TSTR)
TSTR selects to start or stop the operation of TCNTs for channels 0 to 5.

Note The register names with "0" in the above description are channel 0 registers. Each channel has a set of such registers.





Figure 2 Block Diagram of TPU



#### 4. Description of Operation

Figure 3 illustrates the operation of this sample task. Long-period pulses are output through the hardware and software processing shown in the figure.



Figure 3 Operation of Long-Period Pulse Output



## 5. Description of Software

#### 5.1 Module

Table 2 describes the module of this sample task.

#### Table 2 Description of Module

| Module Name  | Label Name | Functions                                                 |
|--------------|------------|-----------------------------------------------------------|
| Main routine | tpucasm    | Outputs long-period pulses by cascading the TPU1 and TPU2 |
|              |            | counters to form a 32-bit counter.                        |

#### 5.2 Arguments

Table 3 describes the arguments used in this sample task.

#### **Table 3 Description of Arguments**

|          |                                                                                                                                                                                                                                                                                | Data   |                 |       |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------|-------|
| Label    | Description                                                                                                                                                                                                                                                                    | Length | Used in         | I/O   |
| Ipul_wid | Sets the timer value that determines the low-level with of the output pulse. Low pulse width (ms) = $ (\text{timer value} + 1) \times \{(65535 + 1) \times \text{clock } \phi \text{ period}\} $ (Clock $\phi$ period is 50.86 ns when the operating frequency is 19.6608 MHz) | 1 word | Main<br>routine | Input |
| lpul_cyc | Sets the timer value that determines the period of the output pulse. Pulse period (ms) = $ (\text{timer value} + 1) \times \{(65535 + 1) \times \text{clock } \phi \text{ period}\} $ (Clock $\phi$ period is 50.86 ns when the operating frequency is 19.6608 MHz)            | 1 word | Main<br>routine | Input |



## 5.3 Internal Registers

The internal registers used in this sample task are described in table 4.

Table 4 Description of Internal Registers

| Register Name                                                    |      | Function                                                    | Address     | Setting |
|------------------------------------------------------------------|------|-------------------------------------------------------------|-------------|---------|
| TSR1                                                             | TCFD | Timer Status Register (Count Direction Flag)                | H'FFFFE5    | 0       |
|                                                                  |      | TCFD = 0 indicates that TCNT is a down counter.             | Bit 7       |         |
|                                                                  |      | TCFD = 1 indicates that TCNT is an up counter.              |             |         |
|                                                                  | TCFU | Timer Status Register (Underflow Flag)                      | H'FFFFE5    | 0       |
|                                                                  |      | TCFU = 0 indicates that TCNT has not underflowed.           | Bit 5       |         |
|                                                                  |      |                                                             |             |         |
|                                                                  |      | (TCNT value has changed from H'0000 to H'FFFF.)             |             |         |
|                                                                  | TCFV | Timer Status Register (Overflow Flag)                       | H'FFFFE5    | 0       |
|                                                                  |      | TCFV = 0 indicates that TCNT has not overflowed.            | Bit 4       |         |
|                                                                  |      | TCFV = 1 indicates that TCNT has overflowed.                |             |         |
|                                                                  |      | (TCNT value has changed from H'FFFF to H'0000.)             |             |         |
|                                                                  | TGFB | Timer Status Register (Input Capture/Output Compare Flag B) | H'FFFFE5    | 0       |
|                                                                  |      | TGFB = 0 indicates TCNT ≠ TGFB.                             | Bit 1       |         |
|                                                                  |      |                                                             |             |         |
| TGFA Timer Status Register (Input Capture/Output Compare Flag A) |      |                                                             |             | 0       |
|                                                                  |      | TGFA = 0 indicates TCNT ≠ TGFA.                             | Bit 0       |         |
|                                                                  |      | TGFA = 1 indicates TCNT = TGFA.                             |             |         |
| TMDR1                                                            | BFB  | Timer Mode Register (Buffer Operation B)                    | H'FFFFE1    | 0       |
|                                                                  |      | BFB = 0 selects normal operation of TGRB.                   | Bit 5       |         |
|                                                                  |      | BFB = 1 selects buffered operation of TGRB and TGRD.        |             |         |
|                                                                  | BFA  | Timer Mode Register (Buffer Operation A)                    | H'FFFFE1    | 0       |
|                                                                  |      | BFA = 0 selects normal operation of TGRA.                   | Bit 4       |         |
|                                                                  |      | BFA = 1 selects buffered operation of TGRA and TGRC.        |             |         |
|                                                                  | MD3  | Timer Mode Register (Mode 3 to 0)                           | H'FFFFE1    | 0,0,1,0 |
|                                                                  | MD2  | When MD3 to MD0 = 0000, the TPU operates in normal mode.    | Bits 3 to 0 |         |
|                                                                  | MD1  | When MD3 to MD0 = 0010, the TPU operates in PWM mode 1.     |             |         |
| -                                                                | MD0  |                                                             |             |         |



# H8S Family Long-Period Pulse Output by Cascading the TPU

| Register Name |         | Function                                                                   | Address      | Setting |
|---------------|---------|----------------------------------------------------------------------------|--------------|---------|
| TCR1          | CCLR1   | Timer Control Register (Counter Clear 1, 0)                                | H'FFFFE0     | 1,0     |
|               | CCLR0   | When CCLR1 and CCLR0 = 00, clearing of TCNT is disabled.                   | Bit 6        |         |
|               |         | When CCLR1 and CCLR0 = 10, TCNT is cleared on compare-                     | Bit 5        |         |
|               |         | match or input capture of TGRB.                                            |              |         |
|               | CKEG1   | Timer Control Register (Clock Edge 1, 0)                                   | H'FFFFE0     | 0,0     |
|               | CKEG0   | When CKEG1 and CKEG0 = 00, TCNT counts the rising edges.                   | Bit 4        |         |
|               |         | When CKEG1 and CKEG0 = 01, TCNT counts the falling edges.                  |              |         |
|               | TPSC2   | Timer Control Register (Timer Prescaler 2, 1, 0)                           | H'FFFFE0     | 1,1,1   |
|               | TPSC1   | When TPSC2 to TPSC0 = 000, the clock source of TCNT is $\phi/1$ .          | Bits 2 to 0  |         |
|               | TPSC0   | When TPSC2 to TPSC0 = 111, TCNT counts the overflow or underflow of TCNT2. |              |         |
| TCNT1         |         | Timer Counter                                                              | H'FFFFE6     | H'0000  |
|               |         | 16-bit timer counter                                                       | Bits 15 to 0 |         |
| TGR1A         |         | Timer General Register A                                                   | H'FFFFE8     | H'0002  |
|               |         | 16-bit register that is used for output compare or input capture           | Bits 15 to 0 |         |
| TGR1B         |         | Timer General Register B                                                   | H'FFFFEA     | H'0004  |
|               |         | 16-bit register that is used for output compare or input capture           | Bits 15 to 0 |         |
| TIOR1         | IOB3 to | Timer I/O Control Register (I/O Control B3 to B0)                          | H'FFFFE2     | 0,1,0,1 |
|               | IOB0    | These bits set the output level on compare-match with TGRB.                | Bits 7 to 4  |         |
|               |         | Timer I/O Control Register (I/O Control A3 to A0)                          | H'FFFFE2     | 0,0,1,0 |
|               | IOA0    | These bits set the output level on compare-match with TGRA.                | Bits 3 to 0  |         |
| TCR2          |         | Timer Control Register (Counter Clear 1, 0)                                | H'FFFFF0     | 0,0     |
|               | CCLR0   | When CCLR1 and CCLR0 = 00, clearing of TCNT is disabled.                   | Bit 6        |         |
|               |         | When CCLR1 and CCLR0 = 10, TCNT is cleared on compare-                     | Bit 5        |         |
|               |         | match or input capture of TGRB.                                            |              |         |
|               |         | Timer Control Register (Clock Edge 1, 0)                                   | H'FFFFF0     | 0,0     |
|               | CKEG0   | When CKEG1 and CKEG0 = 00, TCNT counts the rising edges.                   | Bit 4        |         |
|               |         | When CKEG1 and CKEG0 = 01, TCNT counts the falling edges.                  |              |         |
|               |         | Timer Control Register (Timer Prescaler 2, 1, 0)                           | H'FFFFF0     | 0,0,0   |
|               |         | When TPSC2 to TPSC0 = 000, the clock source of TCNT is $\phi/1$ .          | Bits 2 to 0  |         |
|               | TPSC0   | When TPSC2 to TPSC0 = 111, the clock source of TCNT is $\phi/1024$ .       |              |         |
| TCNT2         |         | Timer Counter                                                              | H'FFFFF6     | H'0000  |
|               |         | 16-bit timer counter                                                       | Bits 15 to 0 |         |
| TSTR          |         | Timer Start Register                                                       | H'FFFFC0     | H'06    |
|               |         | A bit of this register starts/stops the operation of TCNT for the          | Bits 5 to 0  |         |
|               |         | corresponding channel (channels 0 to 5).                                   |              |         |



# 5.4 RAM Usage

Table 5 describes the RAM usage in this sample task.

#### Table 5 Description of RAM

| Label Name | Function (Setting Used in This Sample Task) | Data Length | Used In      |
|------------|---------------------------------------------|-------------|--------------|
| lpul_wid   | Stores the data to be set in TGR1A (H'0002) | 1 word      | Main routine |
| lpul_cyc   | Stores the data to be set in TGR1B (H'0004) | 1 word      | Main routine |



#### 6. Flowchart

#### 6.1 Main Routine





# **Revision Record**

|      |           | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Mar.09.05 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.