# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



## H8S/2200 Series

## **Mode Transition**

### Introduction

The power-down mode switching function switches among the high-speed mode, medium-speed mode, subactive mode, sleep mode, subsleep mode, watch mode, and software standby mode.

## **Target Device**

H8S/2238

### **Contents**

| 1. | Overview                      | 2    |
|----|-------------------------------|------|
| 2. | Configuration                 | 2    |
| 3. | Description of Functions      | 3    |
| 4. | Principles of Operation       | 5    |
| 5. | Description of Sample Program | 12   |
| 6. | Flowchart                     | . 15 |



#### 1. Overview

The switching function of H8S/2238 low-power consumption mode switches among the high-speed mode, medium-speed mode, subactive mode, sleep mode, subsleep mode, watch mode, and software standby mode. Besides these modes, the module stop mode and hardware standby mode are available but they are not explained in this application note. For details, see the Hardware Manual.

## 2. Configuration

Figure 1 shows the confirmed configuration of this application note.

List of Components Used

| No. | Component                 | Specifications                           |  |  |
|-----|---------------------------|------------------------------------------|--|--|
| 1   | HSB8S2238F                | Board power supply input: 3 to 5 VDC     |  |  |
|     | H8S/2238 CPU board        | Operating frequency: Main 12.2880 MHz    |  |  |
|     | (HOKUTO DENSHI CO., LTD.) | Sub 37.768 kHz                           |  |  |
|     |                           | MCU operating mode: 7 (Single-chip mode) |  |  |



Figure 1 Confirmed Configuration



## 3. Description of Functions

The transition mode starts by inputting a command from the terminal software connected to the RS-232C interface.

1. Communication specifications

The terminal software is connected to the specifications below.

| Communication method | Asynchronous |
|----------------------|--------------|
| Bit rate             | 38400 bps    |
| Data size            | 8 bits       |
| Parity               | None         |
| Stop bit             | 1 bit        |
| Terminating code     | Line feed    |

## 2. Supported functions

| No. | Function                                                                                          | Specifications                                     |                            |  |  |
|-----|---------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------|--|--|
| 1   | High-speed ↔ transition to medium-speed                                                           | Format: m1∆(Transition mode)                       |                            |  |  |
|     | mode                                                                                              | (Transition mode)                                  | Transition mode            |  |  |
|     |                                                                                                   | Settings                                           |                            |  |  |
|     |                                                                                                   | 0                                                  | High-speed mode            |  |  |
|     |                                                                                                   | 1                                                  | Medium-speed mode φ/2      |  |  |
|     |                                                                                                   | 2                                                  | Medium-speed mode φ/4      |  |  |
|     |                                                                                                   | 3                                                  | Medium-speed mode φ/8      |  |  |
|     |                                                                                                   | 4                                                  | Medium-speed mode φ/16     |  |  |
|     |                                                                                                   | 5                                                  | Medium-speed mode φ/32     |  |  |
| 2   | High-speed/medium-speed mode  → Transition to subactive mode  → Return to high-speed/medium-speed | Format: m2∆(Return mo<br>(Return mode)<br>Settings | de)<br>Return mode         |  |  |
|     | mode                                                                                              | 0                                                  | High-speed mode            |  |  |
|     |                                                                                                   | 1                                                  | Medium-speed mode $\phi/2$ |  |  |
|     |                                                                                                   | 2                                                  | Medium-speed mode φ/4      |  |  |
|     |                                                                                                   | 3                                                  | Medium-speed mode φ/8      |  |  |
|     |                                                                                                   | 4                                                  | Medium-speed mode φ/16     |  |  |
|     |                                                                                                   | 5                                                  | Medium-speed mode φ/32     |  |  |
|     |                                                                                                   |                                                    | ·                          |  |  |



| No. | o. Function Specifications                                                                                 |                                               |                                          |  |  |  |
|-----|------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------|--|--|--|
| 3   | High-speed/medium-speed mode  → Transition to the specified halt state  → Release of program halt state by | Format: m3∆(Halt mod<br>Halt mode<br>Settings | e)∆(Return mode)<br>Halt transition mode |  |  |  |
|     | interrupt                                                                                                  | 0                                             | Sleep mode                               |  |  |  |
|     | → Return to the specified mode                                                                             | 1                                             | Software standby mode                    |  |  |  |
|     |                                                                                                            | 2                                             | Watch mode                               |  |  |  |
|     |                                                                                                            | (Return mode)<br>Settings                     | Return mode                              |  |  |  |
|     |                                                                                                            | 0                                             | High-speed mode                          |  |  |  |
|     |                                                                                                            | 1                                             | Medium-speed mode φ/2                    |  |  |  |
|     |                                                                                                            | 2                                             | Medium-speed mode φ/4                    |  |  |  |
|     |                                                                                                            | 3                                             | Medium-speed mode φ/8                    |  |  |  |
|     |                                                                                                            | 4                                             | Medium-speed mode φ/16                   |  |  |  |
|     |                                                                                                            | 5                                             | Medium-speed mode φ/32                   |  |  |  |
|     |                                                                                                            | 6                                             | Subactive mode                           |  |  |  |
| 4   | High-speed/medium-speed mode                                                                               | Format: m4∆(Halt mod                          | e)∆(Return mode)                         |  |  |  |
|     | → Transition to subactive mode                                                                             | Halt mode                                     | Halt transition mode                     |  |  |  |
|     | → Transition to the specified halt state                                                                   | Settings                                      |                                          |  |  |  |
|     | ightarrow Release of program halt state by                                                                 | 2                                             | Watch mode                               |  |  |  |
|     | interrupt                                                                                                  | 3                                             | Subsleep mode                            |  |  |  |
|     | → Return to the specified mode                                                                             | (Return mode)<br>Settings                     | Return mode                              |  |  |  |
|     |                                                                                                            | 0                                             | High-speed mode                          |  |  |  |
|     |                                                                                                            | 1                                             | Medium-speed mode φ/2                    |  |  |  |
|     |                                                                                                            | 2                                             | Medium-speed mode φ/4                    |  |  |  |
|     |                                                                                                            | 3                                             | Medium-speed mode φ/8                    |  |  |  |
|     |                                                                                                            | 4                                             | Medium-speed mode φ/16                   |  |  |  |
|     |                                                                                                            | 5                                             | Medium-speed mode φ/32                   |  |  |  |
|     |                                                                                                            | 6                                             | Subactive mode                           |  |  |  |
|     |                                                                                                            |                                               |                                          |  |  |  |



## 4. Principles of Operation

## 4.1 Initial Setting

Before exercising DTC control, start up the microcomputer and perform the initial setting of internal resister and other operations as needed.

1. Control of the low-power consumption, initialization of the clock oscillator

| Register name<br>←Set value | Bit | Name       | Value | Contents                                      |
|-----------------------------|-----|------------|-------|-----------------------------------------------|
| LPWCR                       | 7   | DTON       | 0     | Directly transfer on flag                     |
| ←0x03                       | 6   | LSON       | 0     | Low-speed on flag                             |
|                             | 5   | NESEL      | 0     | Sampling frequency (use of φ/32)              |
|                             | 4   | SUBSTP     | 0     | Operates the subclock oscillator              |
|                             | 3   | RFCUT      | 0     | Uses the internal feedback resistance control |
|                             | 2   |            | 0     |                                               |
|                             | 1:0 | STC[1:0]   | 11    | Bypasses the PLL                              |
| MSTPCRA                     | 7   | MSTPA7     | 1     | (Reserved)                                    |
| ←0x8C                       | 6   | MSTPA6     | 0     | Operates DTC module                           |
|                             | 5   | MSTPA5     | 0     | Operates the TPU module                       |
|                             | 4   | MSTPA4     | 0     | Operates the TMR_0 and 1 modules              |
|                             | 3:2 | MSTPA[3:2] | 11    | (Reserved)                                    |
|                             | 1   | MSTPA1     | 0     | Operates the AD module                        |
|                             | 0   | MSTPA0     | 0     | Operates the TMR_2 and 3 modules              |
| MSTPCRB                     | 7   | MSTPB7     | 0     | Operates the SCI0 module                      |
| ←0x1F                       | 6   | MSTPB7     | 0     | Operates the SCI1 module                      |
|                             | 5   | MSTPB7     | 0     | Operates the SCI2 module                      |
|                             | 4:0 | MSTPB[4:0] | 1111  | (Reserved)                                    |
| MSTPCRC                     | 7   | MSTPC7     | 0     | Operates the SCI3 module                      |
| ←0x4F                       | 6   | MSTPC6     | 1     | (Reserved)                                    |
|                             | 5   | MSTPC5     | 0     | Operates the DA module                        |
|                             | 4   | MSTPC4     | 0     | Operates the PC break controller              |
|                             | 3:0 | MSTPC[3:0] | 11111 | (Reserved)                                    |



### 2. Initialization of IO port

Set the input/output pins of port E and F as below. Set all other pins to the output mode.

| Port | Register name<br>←Set value | Bit | Name       | Value  | Contents             |
|------|-----------------------------|-----|------------|--------|----------------------|
| Е    | PEDDR 7<br>←0xFF            |     | PE[7:0]DDR | all"1" | Output (LED control) |
|      | PEDR<br>←0xFF               | 7:0 | PE[7:0]DR  | all"1" | Delete All LEDs      |
| F    | PEDDR                       | 7:4 | PF[7:4]DDR | all"1" | Output (Not used)    |
|      | ←0Xf6                       | 3   | PF3DDR     | 0      | Input (IRQ3)         |
|      |                             | 2:1 | PF[2:1]DDR | all"1" | Output (Not used)    |
|      |                             | 0   | PF0DDR     | 0      | Input (IRQ2)         |

### 3. Initialization of the TPU0 timer

Set the timer to be able to interrupt at every 100 ms for monitoring.

| Register name<br>←Set value | Bit  | Name      | Value  | Contents                                         |
|-----------------------------|------|-----------|--------|--------------------------------------------------|
| TCR_0                       | 7:5  | CCLR[2:0] | 001    | Counter clear by the TGRA compare match          |
| ←0x23                       | 4:3  | CKEG[1:0] | 00     | Count with rising edge                           |
|                             | 2:0  | TPSC[2:0] | 011    | Count with φ/64                                  |
| TMDR_0                      | 7:6  |           | 00     |                                                  |
| ←0x00                       | 5    | BFB       | 0      | Normal TGRB operation                            |
|                             | 4    | BFA       | 0      | Normal TGRA operation                            |
|                             | 3    |           | 00     |                                                  |
|                             | 2:0  | MD[2:0]   | 000    | Normal operation                                 |
| TIORH_0                     | 7:4  | IOB[3:0]  | 0000   | TBRB output compare (Not used)                   |
| ←0x00                       | 3:0  | IOA[3:0]  | 0000   | TBRA output compare                              |
| TIORL_0                     | 7:4  | IOD[3:0]  | 0000   | TBRD output compare (Not used)                   |
| ←0x00                       | 3:0  | IOC[3:0]  | 0000   | TBRC output compare (Not used)                   |
| TIER_0                      | 7    | TTGE      | 0      | Disables AD conversion start request. (Not used) |
| ←0x00                       | 6    |           | 0      |                                                  |
|                             | 5    | TCIEU     | 0      | Disables underflow interrupt. (Not used)         |
|                             | 4    | TCIEV     | 0      | Disables overflow interrupt. (Not used)          |
|                             | 3    | TGIED     | 0      | Disables TGRD interrupt. (Not used)              |
|                             | 2    | TGIEC     | 0      | Disables TGRC interrupt. (Not used)              |
|                             | 1    | TGIEB     | 0      | Disables TGRB interrupt. (Not used)              |
|                             | 0    | TGIEA     | 0      | Enables TGRA interrupt.                          |
| TGRA_0                      | 15:0 | TGRA_0    | 19230  | TBRA output compare value                        |
| ←19230                      |      |           |        | (To be set to interrupt at every 100 ms)         |
| TCNT_0                      | 15:0 | TCNT_0    | 0x0000 | Counter clear                                    |
| ←0x0000                     |      |           |        |                                                  |
| TSTR                        | 7:0  | TSTR      | 0x01   | Start TCNT_0 counter                             |
| ←0x01                       |      |           |        |                                                  |



4. Initialization of serial interface (SCI\_2)
Set the interface to connect to the terminal software for starting up DTC.

| Register name<br>←Set value | Bit | Name     | Value | Contents                                             |
|-----------------------------|-----|----------|-------|------------------------------------------------------|
| SCR_2 7 T                   |     | TIE      | 0     | Disables transmit interrupt.                         |
| ←0x00                       | 6   | RIE      | 0     | Disables receive interrupt.                          |
|                             | 5   | TE       | 0     | Disables transmit operation.                         |
|                             | 4   | RE       | 0     | Disables receive operation.                          |
|                             | 3   | MPIE     | 0     | Disables multi-processor interrupt.                  |
|                             | 2   | TEIE     | 0     | Disables transmit end interrupt.                     |
|                             | 1:0 | CKE[1:0] | 00    | Asynchronous, use internal clock                     |
|                             | 7   | TIE      | 0     | Disables transmit interrupt.                         |
| SMR_2                       | 7   | C/A      | 0     | Asynchronous mode                                    |
| ←0x00                       | 6   | CHR      | 0     | 8-bit length                                         |
|                             | 5   | PE       | 0     | No parity check.                                     |
|                             | 4   | O/E      | 0     | Even parity (Not used)                               |
|                             | 3   | STOP     | 0     | One stop bit                                         |
|                             | 2   | MP       | 0     | Disables the multi-processor communication function. |
|                             | 1:0 | CKS[1:0] | 00    | Clock source = ∮                                     |
| SCMR_2                      | 7:4 |          | 0000  |                                                      |
| ←0x00                       | 3   | DIR      | 0     | LSB first                                            |
|                             | 2   | INV      | 0     | No data inversion                                    |
|                             | 1-0 |          | 00    |                                                      |
| BRR                         | 7:0 | BRR      | 9     | Sets the transmission speed to 38400 bps.            |
| <del>←</del> 9              |     |          |       |                                                      |

<sup>—</sup> Await for at least one-stop bit. (38400 bps: About 30 μs)

<sup>—</sup> Enables the receive processing.

| Register name<br>(Address←Set value) | Bit | Name     | Value | Contents                            |
|--------------------------------------|-----|----------|-------|-------------------------------------|
| SCR_2                                | 7   | TIE      | 0     | Disables transmit interrupt.        |
| ←0x50                                | 6   | RIE      | 1     | Enables receive interrupt.          |
|                                      | 5   | TE       | 0     | Disables transmit operation.        |
|                                      | 4   | RE       | 1     | Enables receive operation.          |
|                                      | 3   | MPIE     | 0     | Disables multi-processor interrupt. |
|                                      | 2   | TEIE     | 0     | Disables transmit end interrupt     |
|                                      | 1:0 | CKE[1:0] | 00    | Asynchronous, use internal clock    |



#### 4.2 Mode Transition

Figure 2 shows possible transitions between modes. The SLEEP instruction instructs the transition from the program execution state to the program halt state. An interrupt instructs a return from the program halt state to the program execution state.

You can switch the high-speed mode to the medium-speed mode or vice versa (both modes are the program execution) simply by changing bit 2 (SCK2) to bit 0 (SCK0) in the SCKCR register.

You can also directly switch the high-speed or medium-speed mode to subactive mode without halting program execution.

Table 1 shows transitional conditions for each mode when the SLEEP instruction is executed. The table also shows states of return by interrupts. Table 1 shows the LSI internal states in each operating mode.





Notes: \*1 NMI, IRQ0 to IRQ7, and WDT1 interrupt

- <sup>2</sup> NMI, IRQ0 to IRQ7, WDT0 interrupt and WDT1 interrupt
- <sup>3</sup> NMI and IRQ0 to IRQ7 interrupt
  - Only the occurrence of an interrupt source prevents the triggering of transition between modes. Be sure that an interrupt request has been accepted before performing interrupt processing.
  - When the RES pin is driven low in all states other than the hardware standby mode, the current state switches to the reset state. When the MRES pin is driven low in all states other than the hardware standby mode and the power-on reset state, the current state switches to the manual reset state.
  - When the STBY pin is driven low in all states, the current state switches to the hardware standby mode.
  - Be sure to set the high-speed mode when switching to the watch mode and subactive mode.

Figure 2 Diagram of Mode Transition



Table 1 Transitional Conditions in Each Mode when SLEEP Instruction Is Executed and States of Return by Interrupts

| <b>Pre-transitional</b>    | Control | bit state | at transit | tion | Post-transitional state | Post-return state by       |  |
|----------------------------|---------|-----------|------------|------|-------------------------|----------------------------|--|
| state                      | SSBY    | PSS       | LSON       | DTON | of SLEEP instruction    | interruption               |  |
| High speed or medium speed | 0       | ×         | 0          | ×    | Sleep                   | High speed or medium speed |  |
|                            | 0       | ×         | 1          | ×    | _                       | <del></del>                |  |
|                            | 1       | 0         | 0          | ×    | Software standby        | High speed or medium speed |  |
|                            | 1       | 0         | 1          | ×    | _                       | _                          |  |
|                            | 1       | 1         | 0          | 0    | Watch                   | High speed                 |  |
|                            | 1       | 1         | 1          | 0    | Watch                   | Subactive                  |  |
|                            | 1       | 1         | 0          | 1    | _                       | <del>_</del>               |  |
|                            | 1       | 1         | 1          | 1    | Subactive               | <del>_</del>               |  |
| Subactive                  | 0       | 0         | ×          | ×    | _                       | <del>_</del>               |  |
|                            | 0       | 1         | 0          | ×    | _                       | <del>_</del>               |  |
|                            | 0       | 1         | 1          | ×    | Subsleep                | Subactive                  |  |
|                            | 1       | 0         | ×          | ×    | _                       | <del></del>                |  |
|                            | 1       | 1         | 0          | 0    | Watch                   | High speed                 |  |
|                            | 1       | 1         | 1          | 0    | Watch                   | Subactive                  |  |
|                            | 1       | 1         | 0          | 1    | High speed              | _                          |  |
|                            | 1       | 1         | 1          | 1    |                         |                            |  |

### [Note]

—: Do not set these bits.

× : Don't care



| Functio            | n                  | High<br>speed | Medium<br>speed  | Sleep              | Module<br>stop                    | Watch               | Sub-<br>active     | Sub-<br>sleep      | Software standby    | Hard-<br>ware<br>standby |
|--------------------|--------------------|---------------|------------------|--------------------|-----------------------------------|---------------------|--------------------|--------------------|---------------------|--------------------------|
| System cloc        | ck                 | Operation     | Operation        | Operation          | Operation                         | Stop                | Stop               | Stop               | Stop                | Stop                     |
| Subclock           |                    | Operation/    | Operation/       | Operation/         | Operation/                        | Operation           | Operation          | Operation          | Operation/          | Stop                     |
| oscillator         |                    | stop          | stop             | stop               | stop                              |                     |                    |                    | stop                |                          |
| CPU operation      | Instruc-<br>tion   | Operation     | Medium-<br>speed | Stop               | Operation                         | Stop                | Subclock operation | Stop               | Stop                | Stop                     |
|                    | Register           | -             | operation        | Retention          | -                                 | Retention           | -"                 | Retention          | Retention           | Undefined                |
| RAM                |                    | Operation     | Operation        | Operation<br>(DTC) | Operation                         | Retention           | Operation          | Retention          | Retention           | Retention                |
| I/O                |                    | Operation     | Operation        | Operation          | Operation                         | Retention           | Operation          | Operation          | Retention           | High impedance           |
| External interrupt | NMI<br>IRQn        | Operation     | Operation        | Operation          | Operation                         | Operation           | Operation          | Operation          | Operation           | Stop                     |
| Peripheral         | PBC                | Operation     | Medium-          | Operation          | Operation/                        | Stop                | Subclock           | Stop               | Stop                | Stop                     |
| function           |                    |               | speed operation  |                    | stop<br>(retention)               | (retention)         | operation          | (retention)        | (retention)         | (reset)                  |
|                    | DTC                | Operation     | Medium-          | Operation          | Operation/                        | Stop                | Stop               | Stop               | Stop                | Stop                     |
|                    | DMAC*1             | •             | speed operation  |                    | stop<br>(retention)               | (retention)         | (retention)        | (retention)        | (retention)         | (reset)                  |
|                    | WDT_1              | Operation     | Operation        | Operation          | Operation                         | Subclock operation  | Subclock operation | Subclock operation | Stop<br>(retention) | Stop<br>(reset)          |
|                    | WDT_0              | Operation     | Operation        | Operation          | Operation                         | Stop<br>(retention) | Subclock operation | Subclock operation | Stop<br>(retention) | Stop<br>(reset)          |
|                    | TMR                | Operation     | Operation        | Operation          | Operation/<br>stop<br>(retention) | Stop<br>(retention) | Subclock operation | Subclock operation | Stop<br>(retention) | Stop<br>(reset)          |
|                    | TPU                | Operation     | Operation        | Operation          | Operation/                        | Stop                | Stop               | Stop               | Stop                | Stop                     |
|                    | SCI                | <u>-</u>      |                  |                    | stop                              | (retention)         | (retention)        | (retention)        | (retention)         | (reset)                  |
|                    | I <sup>2</sup> C*2 | -             |                  |                    | (retention)                       |                     |                    |                    |                     |                          |
|                    | D/A*3              | <u> </u>      |                  |                    |                                   |                     |                    |                    |                     |                          |
|                    | A/D                | Operation     | Operation        | Operation          | Operation/<br>stop<br>(reset)     | Stop<br>(reset)     | Stop<br>(reset)    | Stop<br>(reset)    | Stop<br>(reset)     | Stop<br>(reset)          |

#### [Note]

In the module stop mode, only the modules which is set to stop is set stop (reset or retention).

<sup>&</sup>quot;Stop (retention)" indicates that the internal register values are retained. The internal state is disrupted.

<sup>&</sup>quot;Stop (reset)" indicates that the internal register values and the internal state are initialized.

Only the H8S/2239 products provides this function.

The H8S/2237 and H8S/2227 products do not provide the I<sup>2</sup>C bus interface.

<sup>&</sup>lt;sup>\*3</sup> The H8S/2227 products does not provide D/A.



## 5. Description of Sample Program

## 5.1 File Configuration

A sample program is provided as a project of <u>HEW (High-performance Embedded Workshop)</u>. When h8s.hws is executed, HEW starts up to enable source program referencing and updating. If you do not have HEW, directly refer to the following source files with an editor:

| No. | File name  | Application                                                                                                                                                                                                                                                                                                   |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | resetprg.c | Executed starting at reset vector address 0 when the microcomputer is reset.                                                                                                                                                                                                                                  |
| 2   | intprg.c   | Executed when an interrupt source other than a reset is generated. DTC vector address is also set in this file.                                                                                                                                                                                               |
| 3   | dbsct.c    | Processing for setting the start and end addresses of a section used by the _INITSCT function of resetprg.c in the section initialization table. For details of the processing, refer to sections 9 and 10 of the "H8S and H8/300 Series C/C++ Compiler, Assembler, Optimizing Linkage Editor User's Manual." |
| 4   | h8s2238.c  | Main routine of this application note                                                                                                                                                                                                                                                                         |
| 5   | com.c      | Main common and interrupt processing routine of this application note                                                                                                                                                                                                                                         |
| 6   | 2238S.H    | Structure definition file of the internal registers of the H8S/2238 products                                                                                                                                                                                                                                  |
|     |            | This file can be obtained from *2.                                                                                                                                                                                                                                                                            |
| 7   | cwtbl.h    | Variable and constant for this application note are defined.                                                                                                                                                                                                                                                  |
| 8   | prototypeh | A prototype for this application note is declared.                                                                                                                                                                                                                                                            |
| 9   | stacksct.h | A stack size is defined.                                                                                                                                                                                                                                                                                      |

<sup>\*1</sup> http://www.renesas.com

## 5.2 Linkage

The linkage address of each section is indicated below.

In a HEW project file, a section can be referred to or set with "Category : section" in the Link/Library tab of the - "Standard Toolchain" of "Option".

| Section   | Start address |
|-----------|---------------|
| PResetPRG | 0x000400      |
| PIntPRG   |               |
| Р         | 0x000800      |
| С         |               |
| C\$DSEC   | _             |
| C\$BSEC   | _             |
| D         |               |
| В         | 0xFFB000      |
| R         | _             |
| S         | 0xFFEDB0      |

<sup>\*2</sup> http://www.renesas.com



## 5.3 Subroutine Specifications

With this application note, Mode transition can be set and started using one subroutine. This function eases the use of mode transition.

1. Directly performs the transmission between modes.

Subroutine name: int com\_active\_mode\_change (int return\_mode)

| Parameter   | Setting                              |         |                             |
|-------------|--------------------------------------|---------|-----------------------------|
| return_mode | Specifies the transition destination | n mode. |                             |
|             | Settings                             | Value   | Transition destination mode |
|             | ACTIVE_MODE_PER_1                    | 0       | High-speed mode             |
|             | ACTIVE_MODE_PER_2                    | 1       | Medium-speed mode φ/2       |
|             | ACTIVE_MODE_PER_4                    | 2       | Medium-speed mode φ/4       |
|             | ACTIVE_MODE_PER_8                    | 3       | Medium-speed mode φ/8       |
|             | ACTIVE_MODE_PER_16                   | 4       | Medium-speed mode φ/16      |
|             | ACTIVE_MODE_PER_32                   | 5       | Medium-speed mode φ/32      |
|             | SUB_ACTIVE_MODE                      | 6       | Subactive mode              |

| Return value | Description                                                                                 |
|--------------|---------------------------------------------------------------------------------------------|
| 0            | Normal end of mode transition                                                               |
| <b>-1</b>    | A mode that cannot be switched was specified.                                               |
|              | <ul> <li>An attempt was made to the switch subactive mode to the subactive mode.</li> </ul> |

2. This subroutine switches to the program halt state and then to the specified mode.

Subroutine name: int com\_sleep\_mode\_change (int stop\_mode, int return\_mode)

| Parameter   | Setting                            |       |                               |  |  |
|-------------|------------------------------------|-------|-------------------------------|--|--|
| stop_mode   | Specifies the program halt state   | mode. |                               |  |  |
|             | Settings                           | Value | Transition destination mode   |  |  |
|             | SLEEP_MODE                         | 0     | Sleep mode                    |  |  |
|             | STANDBY_MODE                       | 1     | Software standby mode         |  |  |
|             | WATCH_MODE                         | 2     | Watch mode                    |  |  |
|             | SUB_SLEEP_MODE                     | 3     | Subsleep mode                 |  |  |
|             |                                    |       |                               |  |  |
| return_mode | Specifies the return destination r | node. |                               |  |  |
|             | Settings                           | Value | Transition destination mode   |  |  |
|             | ACTIVE_MODE_PER_1                  | 0     | High-speed mode               |  |  |
|             | ACTIVE_MODE_PER_2                  | 1     | Medium-speed mode φ/2         |  |  |
|             | ACTIVE_MODE_PER_4                  | 2     | Medium-speed mode φ/4         |  |  |
|             | ACTIVE_MODE_PER_8                  | 3     | Medium-speed mode φ/8         |  |  |
|             | ACTIVE MODE DED 40                 | 4     | Medium-speed mode φ/16        |  |  |
|             | ACTIVE_MODE_PER_16                 |       |                               |  |  |
|             | ACTIVE_MODE_PER_32                 | 5     | Medium-speed mode \$\phi/32\$ |  |  |



| Return value | Description of setting  Normal end of mode transition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| <b>-1</b>    | Indicates that A mode disabled to switched was specified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|              | <ul> <li>When the current mode is the subactive mode, the mode transition to a program halt state other than the watch mode and subsleep mode was specified.</li> <li>When the current mode is the subactive mode, the transition to a state other than the subactive mode was specified after transition to the subsleep mode.</li> <li>When the current mode is the high-speed/medium-speed mode, the transition to a program halt state (subsleep mode) was specified.</li> <li>When the current mode is the high-speed/medium-speed mode, the transition to</li> </ul> |  |  |  |
|              | the subactive mode was specified after the transition to a program halt state (sleep mode).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|              | <ul> <li>When the current mode is the high-speed/medium-speed mode, the transition to<br/>the subactive mode was specified after the transition to a program halt state<br/>(software standby mode).</li> </ul>                                                                                                                                                                                                                                                                                                                                                            |  |  |  |

#### 5.4 Notes

To switch from the software standby mode, watch mode, or subactive mode to another mode, you must set the clock stabilization standby time with bits 2 to 0 (STS2 to STS0) in the SBYCR register. In this application note, the clock stabilization standby time is fixed at "STS[2:0] = 100" (standby time = 130172 states). Modify this fixed value appropriately according to the operating frequency of the microcomputer you are using. For information about where the clock stabilization standby time is modified, see the source code of subroutines in Section 5.3.

For information about how to calculate settings, see Section 23.11 in the "Hardware Manual."

## 5.5 LED Status Display

In this application note, LED ON/OFF indicates the mode transition state.

| LED name | Description                                                                           |  |  |  |  |
|----------|---------------------------------------------------------------------------------------|--|--|--|--|
| D1       | Illuminates for ten seconds when the current mode switches to the subactive mode.     |  |  |  |  |
| D2       | Illuminates for several seconds according to the CPU operating speed when the current |  |  |  |  |
|          | mode switches to the high-speed/medium-speed mode.                                    |  |  |  |  |
|          | Operating mode Lighting time (seconds)                                                |  |  |  |  |
|          | High-speed mode 1                                                                     |  |  |  |  |
|          | Medium-speed mode φ/2 2                                                               |  |  |  |  |
|          | Medium-speed mode φ/4 4                                                               |  |  |  |  |
|          | Medium-speed mode φ/8 8                                                               |  |  |  |  |
|          | Medium-speed mode φ/16 16                                                             |  |  |  |  |
|          | Medium-speed mode φ/32 32                                                             |  |  |  |  |
|          |                                                                                       |  |  |  |  |
| D3       | Illuminates when the H8S/2238 waits for the IRQ2 interrupt in the program halt state. |  |  |  |  |
|          | Extinguishes when the IRQ2 interrupt occurs.                                          |  |  |  |  |
| D4       | Illuminates when the mode transition specification parameter error occurs.            |  |  |  |  |
| D5 to D8 | (Not used)                                                                            |  |  |  |  |



## 6. Flowchart

### 6.1 Overall Flow









## 6.2 Interrupt Processing









## 6.3 Detailed Processing

com\_debug\_cmd

: Console command analysis and execution









com\_read\_sirial\_data

: Receives a message from the SCI1 interface Received data with maximum of 40 characters is received in the common variable area (com\_sci3\_rcv\_buf).





com\_write\_sireal\_data ( char \*p )

: Transmits a message to the SCI3 interface

\*p : Address where message data is stored





com\_cnsl\_msg(char \*fmt, ...)

: Transmits a message to the console

\*fmt : Address where variable-length message data is stored



com menu disp

: Display of the operation menu on the console





int com\_active\_mode\_change (int return\_mode)

: Directly performs the transition between modes.

return\_mode : Specifies the transition operating mode.





com\_sleep\_mode\_change (int stop\_mode , int return\_mode )

: Switches to the program halt state and then to the specified mode.

stop\_mode : Specifies the program halt state mode. return mode : Specifies the return destination mode.

Start Is current mode subactive Y (subactive mode) mode? (LPWCR (LSON) = 1?) N (high-speed/medium-speed mode) SLEEP\_MODE? return\_mode = Ν SUB\_ACTIVE\_MODE? SBYCR (SSBY) ← 0 LPWCR (LSON) ← 0 Execute Sleep Switch to sleep mode ; Return to active mode each time interrupt occurs Set specified highspeed/medium-speed mode  $SCKCR(SCK) \leftarrow return\_mode$ Normal end stop\_mode = STANDBY\_MODE? return\_mode = Ν SUB\_ACTIVE\_MODE? SBYCR (SSBY) ← 1 Standby time = 131072 states SBYCR (STS[2:0]) ← 100 Setting TSCR\_1(PSS) to 0 LPWCR (LSON) ← 0 Execute Sleep Switch to sleep mode ; Return to active mode by NMI, IRQ0 to IRQ7 interrupts Set specified highspeed/medium-speed mode  $\dot{\text{SCKCR}}(\text{SCK}) \leftarrow \dot{\text{return\_mode}}$ Normal end end Parameter error











## **Revision Record**

|      |           | Descript | tion                 |
|------|-----------|----------|----------------------|
| Rev. | Date      | Page     | Summary              |
| 1.00 | Mar.16.04 | _        | First edition issued |
|      |           |          |                      |
|      |           |          |                      |
|      |           |          |                      |



### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

## Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.