# Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a> April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>) Send any inquiries to http://www.renesas.com/inquiry. #### Notice - 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. # **H8S Family** # Multi-Master Mode Communications Using I<sup>2</sup>C Bus Interface 2 (IIC2) # Introduction This application note describes the usage of the I<sup>2</sup>C bus interface 2 (IIC2) module in the multi-master mode. # **Target Device** H8S/2378 ### **Contents** | 1. | Specifications | . 2 | |----|---------------------------|-----| | | Applicable Conditions | | | | Description of Functions | | | | Description of Operations | | | | Description of Software | | ### 1. Specifications - Figure 1 shows the connections for communications using the I<sup>2</sup>C bus interface 2 in multi-master mode. The slave addresses and settings for the SAR\_0 registers of the individual devices are listed in table 1. - The multi-master system in this sample task consists of two master devices and one slave device. - The I<sup>2</sup>C bus transfer rate is 98.2 kbits/s (kHz). - When communications from master 1 and master 2 are attempted simultaneously, the master that loses the arbitration will stop processing. The following describes the procedures for the operation of this sample task. - 1. The $I^2C$ bus interface multi-master transfer starts on the input of the low trigger to the $\overline{IRQ0}$ pin of the master side. - 2. The master side transmits 128 bytes of data, which have been prepared in the on-chip ROM in advance, to the on-chip RAM on the slave side. - 3. The slave device returns the 128 bytes of data received in step 2 from its on-chip RAM to the on-chip RAM on the master side. - 4. The master side compares the received data in its on-chip RAM with the data transmitted from its on-chip ROM, and confirms whether the two match. - 5. Based on the results of this comparison and the state of arbitration lost, the master side outputs levels on the PE2 to PE0 pins that indicate the result of operation. - 6. From the value of the first byte of received data on the slave side, the slave judges whether the partner in communications is master 1 or master 2, and outputs levels on pins P15 and P14 that indicate the state of operation. Figure 1 Connections for I<sup>2</sup>C Bus Interface 2 Multi-Master Mode Communication ### Table 1 Slave Addresses | Device | Slave Address | SAR_0 Setting | |----------|---------------|---------------| | Master 1 | 1 | H'02 | | Master 2 | 2 | H'04 | | Slave | 3 | H'06 | # 2. Applicable Conditions # **Table 2 Applicable Conditions** | Items | Description | | | | |---------------------|---------------------------------------------------------------|------------------------------------------|--|--| | Operating frequency | Input clock: | 8.25 MHz | | | | | System clock | k (φ): 33 MHz | | | | | Peripheral m | nodule clock: 33 MHz | | | | Mode of operation | Mode 7 (MD2 | 2 = 1, MD1 = 1, MD0 = 1) | | | | Development tool | High-perform | nance Embedded Workshop ver. 4.02.00 | | | | C/C++ compiler | Manufacture | Manufactured by Renesas Technology Corp. | | | | | H8S, H8/300 | O Series C/C++ Compiler Ver6.01.02 | | | | Compiler options | -cpu = 2000a:24, -code = machinecode, -optimize = 1, | | | | | | -regparam = 3, -speed = (register, shift, struct, expression) | | | | | C/C++ compiler | Manufactured by Renesas Technology Corp. | | | | | | H8S, H8/300 | O Series C/C++ Compiler Ver6.01.02 | | | | Evaluation boards | Master 1: | HSB8S2378ST | | | | | Master 2: | HSB8S2378ST | | | | | Slave: | HSB8S2378RE | | | # **Table 3 Section Settings** | Address | Section Name | Description | |----------|--------------|--------------------------------------| | H'001000 | Р | Program area | | | С | Data table | | H'FF6000 | В | Non-initialized data area (RAM area) | # 3. Description of Functions # 3.1 Description of I<sup>2</sup>C Bus Interface 2 (IIC2) An I<sup>2</sup>C bus interface 2 is used in multi-master operation to demonstrate bi-directional communications between in master mode and slave mode. # 3.2 Watchdog Timer (WDT) To make the I<sup>2</sup>C bus interface escape from hung states, the watchdog timer is used in the interval timer mode. Once the specified interval has elapsed, a WDT interrupt is generated, and error recovery processing for the I<sup>2</sup>C bus interface proceeds. ### 3.3 Master Side IRQ0 Pin The trigger to start master transmission and master reception is input to the $\overline{IRQ0}$ pin on the master side. IRQ0 starts the processing of the I<sup>2</sup>C bus interface communications on the input of a rising edge on the $\overline{IRQ0}$ pin. The master judges whether or not the $\overline{IRQ0}$ pin has received the start trigger by polling the IRQ status flag. The IRQ interrupt is not used. ### 3.4 Master Side PE2 to PE0 Pins As indicated in table 4, the pins PE2 to PE0 on the master side indicate the state of I<sup>2</sup>C bus interface communications (reset state or result of operations). Table 4 Output Values of Master Side Pins and State of Operations | PE2 | PE1 | PE0 | State of Operation | | |-----|-----|-----|-----------------------------|--| | 0 | 0 | 0 | Reset | | | Х | 0 | 1 | Data mismatch | | | Х | 1 | 0 | Data match | | | 1 | Х | Х | Arbitration lost generated. | | ### 3.5 Slave Side P15 and P14 Pins As indicated in table 5, pins P15 and P14 on the slave side indicate the state of $I^2C$ bus interface communications (reset state or result of operations). Table 5 Output Values of Slave Side Pins and State of Operations | P15 | P14 | State of Operation | |-----|-----|-------------------------------------------------------------------| | 0 | 0 | Reset | | 0 | 1 | Master 1 (The first byte of received data is H'81.) | | 1 | 0 | Master 2 (The first byte of received data is H'82.) | | 1 | 1 | Error (The first byte of received data is neither H'81 nor H'82.) | # 4. Description of Operations # 4.1 Timing of Operations in Master Transmit Mode Figure 2 shows the timing of operations of the $I^2C$ bus interface 2 in master transmit mode. Table 6 describes processing by hardware and software at the numbered points in figure 2. Figure 2 Timing of Operations in Master Transmit Mode ### Table 6 Description of Processing | | Hardware Processing | Software Processing | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (1) | No processing | <ul> <li>Set the TIE bit to 1, enabling the data empty<br/>interrupt. Set the TDRE bit to 1 for interrupt<br/>generation.</li> </ul> | | | | b. Issue the start condition. | | (2) | <ul> <li>Generation of transmit-data empty interrupt<br/>The start condition is detected and the TDR<br/>is set to 1.</li> </ul> | <ul> <li>a. Write the slave-side address and data-<br/>direction bit (R/W) to ICDRT, then transmit<br/>this data. Writing to ICDRT clears the TDRE<br/>and TEND flags.</li> </ul> | | | | <ul> <li>b. Set the TIE bit to 0, disabling the transmit-<br/>data empty interrupts.</li> </ul> | | | | c. Set the TEIE to 1, enabling the transmit-end<br>interrupt. When the TEND bit is set to 1, the<br>interrupt will be generated. | | (3) | <ul> <li>Generation of transmit-end interrupt</li> <li>On the rising edge of the ninth cycle of SCL,<br/>the TEND bit is set to 1.</li> </ul> | Write the data for transmission to ICDRT and transmit the data. Writing to ICDRT clears the TDRE and TEND flags. | | | | <ul> <li>Set the TIE bit to 1, enabling the data-empty<br/>interrupt. When the TDRE bit is set to 1, the<br/>interrupt will be generated.</li> </ul> | | | | <ul> <li>Set the TEIE bit to 0, disabling the transmit-<br/>end interrupt.</li> </ul> | | (4) | <ul> <li>Generation of transmit-data empty interrupt Data are transferred from ICDRT to ICDRS, and ICDRT becomes empty. Then, the TDRE bit is set to 1. </li> </ul> | Write the data for transmission to ICDRT, then transmit the data. Writing to ICDRT clears the TDRE and TEND flags. | | | Ha | ardware Processing | Sc | oftware Processing | |-----|----|------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | (5) | a. | Generation of transmit-data empty interrupt Data are transferred from ICDRT to ICDRS, and ICDRT becomes empty. Then, the TDRE bit is set to 1. | | Write the last transmit data to ICDRT, then transmit the data. Writing to ICDRT clears the TDRE and TEND flags. Set the TIE bit to 0, disabling the transmit- | | | | TORE DICIS SECTO 1. | D. | data empty interrupt. | | | | | C. | Set the TEIE bit to 1, enabling the transmitend interrupt. When the TEND bit is set to 1, the interrupt will be generated. | | (6) | a. | Generation of transmit-end interrupt | a. | Clear the TEND flag. | | | | On the rising edge of the ninth cycle of SCL, the TEND bit is set to 1. | b. | Confirm that the SCL signal is at the low level and then issue the stop condition. | # 4.2 Timing of Operations in Master Receive Mode Figures 3 and 4 show the timing of operations of the I<sup>2</sup>C bus interface 2 in master receive mode. Tables 7 and 8 describe processing by hardware and software at the numbered points in figures 3 and 4. Figure 3 Timing of Operations in Master Receive Mode 1 | | Hardware Processing | Software Processing | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (1) | No processing | <ul> <li>a. Set the TIE bit to 1, enabling the data empty interrupts. When the TDRE bit is set to 1, an interrupt is generated.</li> <li>b. Issue the start condition.</li> </ul> | | (2) | Generation of transmit-data empty interrupt Start condition is detected and the TDRE is set to 1. | <ul> <li>a. Write the slave-side address and data-direction bit (R/W) to ICDRT, then transmit this data. Writing to ICDRT clears the TDRE and TEND flags.</li> <li>b. Set the TIE bit to 0, disabling the transmit-data empty interrupt.</li> <li>c. Set the TEIE bit to 1, enabling the transmit-end interrupt. When the TEND bit is set to 1, the</li> </ul> | | (3) | Generation of transmit-end interrupt On the rising edge of the ninth cycle of SCL, the TEND bit is set to 1. | <ul> <li>interrupt will be generated.</li> <li>a. Set the TEIE bit to 0, disabling the transmit-end interrupt.</li> <li>b. Set the RIE bit to 1, enabling the receive-data full interrupt.</li> <li>c. Set the RCVD bit to 1, disabling the next receive operation.</li> <li>d. Clear the TEND flag.</li> <li>e. Set the TRS bit to 0, selecting receive mode.</li> <li>f. Clear the TDRE flag.</li> <li>g. Set the ACKBT bit to 0, so that 0 is output at the timing of acknowledgement output.</li> <li>h. Execute a dummy read of ICDRR. Reading from ICDRR clears the RDRF bit.</li> </ul> | | (4) | <ul> <li>Generation of receive-data interrupt Receiving frame data is completed. On the rising edge of the ninth cycle of SCL, the RDRF bit is set to 1. </li> </ul> | <ul> <li>First byte of data for reception is read from<br/>ICDRR and saved in RAM. Reading from ICDRR<br/>clears the RDRF bit.</li> </ul> | Figure 4 Timing of Operations in Master Receive Mode 2 # **Table 8 Content of Processing** | | Hardware Processing | Software Processing | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (5) | <ul> <li>a. Generation of receive-data interrupt.</li> <li>Receiving frame data is completed.</li> <li>On the rising edge of the ninth cycle of SCL, the RDRF bit is set to 1.</li> </ul> | <ul><li>a. Set the ACKBT bit to 1, so that 1 is output at the timing of acknowledge output.</li><li>b. Data for reception is read from ICDRR and saved in RAM. Reading from ICDRR clears the RDRF bit.</li></ul> | | (6) | <ul> <li>a. Generation of receive-data interrupt.</li> <li>Receiving frame data is completed.</li> <li>On the rising edge of the ninth cycle of SCL, the RDRF bit is set to 1.</li> </ul> | <ul> <li>a. Last byte of data for reception is read from ICDRR and saved in RAM. Reading from ICDRR clears the RDRF bit.</li> <li>b. Set the RIE bit to 0, disabling the receive-data full interrupt.</li> <li>c. Confirm that the SCL signal is at the low level and then issue the stop condition.</li> </ul> | ### 4.3 Description of Bus Arbitration Operation The I<sup>2</sup>C bus interface 2 in this LSI performs bus arbitration as illustrated in figures 5 and 6. Loss of arbitration by the LSI is detected in the following two cases. - Loss of bus arbitration when the start condition is detected When the interface is in master mode, bus arbitration is lost if the SDA pin is at the high level when the start condition is detected. - Loss of bus arbitration during data transmission When the interface is in master transmit mode, bus arbitration is lost in the case of a mismatch between the internal SDA signal and the level of the SDA pin on a rising edge of SCL. Each master device monitors the bus line on rising edges of SCL. When the master detects that the level of its internal SDA signal does not match the bus line's SCA level, it turns off its data-output stage. #### 4.3.1 Loss of Bus Arbitration When the Start Condition is Detected Figure 5 illustrates an example of the loss of bus arbitration when the start condition is detected. The start condition from master 1 is output after that from master 2. When the start condition is output from master 2, i.e. the level on the SDA0 pin of master 2 becomes low, the level on the SDA bus line also becomes low. In this case, the signal from master 2 and the signal on the bus line match, so master 2 takes the possession of bus. When output of the start condition to the bus line sets the SDA signal to the low level, the SDA0 pin of master 1 will still be at the high level and thus will not output a start condition. That is, since the SDA of master 1 and the SDA of the bus line do not match, master 1 loses arbitration. Figure 5 Loss of Bus Arbitration when the Start Condition is Detected ### 4.3.2 Bus Arbitration Lost when Data is in Transmission When master 1 and master 2 start transmitting data simultaneously, the data are compared. When a collision is thus detected, master 1 gains bus mastership because it holds the data line (SDA) at the low level (by transmitting H'03) for longer than master 2 (which transmits H'05). As a result, master 1 gains bus mastership. In this case, master 2 has lost in bus arbitration and automatically enters the idle mode. In order to use master 2 in master transmit mode, master 2 needs to be set again, and the data that was not transmitted must again be written to ICDR. Figure 6 Loss of Bus Arbitration During Data Transmission # 4.4 State Transition Diagram Figure 7 is a state-transition diagram for this sample task. In this sample task, the idle mode is selected as the default. Figure 7 State Transition Diagram # 5. Description of Software # 5.1 List of Functions Table 9 List of Functions: main.c file | Function | Description | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | init | Initialization routine | | | Sets the CCR and clock, releases IIC module 0 from module stop mode, and calls function "main". | | main | Main routine | | | <ul> <li>Defining macro for MASTER1 and MASTER2 Selects master mode operation, judges the state of the IRQ0 pin, and handles master transmission/reception processing.</li> </ul> | | | <ul> <li>Defining macro for SLAVE Selects slave mode operation and handles slave transmission/reception processing. </li> </ul> | | wovi_int | WDT interval timer interrupt | Table 10 List of Functions: iic.c file | Function | Description | |------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | iic_init | I <sup>2</sup> C bus interface initialization routine | | mtrs_start | Sets I <sup>2</sup> C bus interface master transmission. Issues the start condition. | | mrcv_start | Sets I <sup>2</sup> C bus interface master reception. Issues the start condition. | | iici0_int | Handler for I <sup>2</sup> C bus interface interrupts. According to the state of operations, the functions for receiving the stop condition, master transmission, master reception, slave transmission, and slave reception are called from this function. | | receive_stop_condition | Detects the stop condition. | | master_transfer | When the state of operation of this sample task is master transmission, this function for master-transmission processing is called from the I <sup>2</sup> C bus interface interrupt handler. One byte of data is transferred per call of this function. When arbitration is lost, this function is transited to idle mode operation. | | master_receive | When the state of operation of this sample task is master reception, this function for master-reception processing is called from the I <sup>2</sup> C bus interface interrupt handler. One byte of data is received per call of this function. When arbitration is lost, this function is transited to idle mode operation. | | slave_transfer | When the state of operation of this sample task is slave transmission, this function for slave-transmission processing is called from the I <sup>2</sup> C bus interface interrupt handler. One byte of data is transferred per call of this function. | | slave_receive | When the state of operation of this sample task is slave reception, this function for slave-reception processing is called from the I <sup>2</sup> C bus interface interrupt handler. One byte of data is received per call of this function. | Figure 8 Hierarchy of Calls in the User Program ### 5.2 Vector Table **Table 11 Exception Handling Vector Table** | Origin of Exception | Vector Number | Vector Table Address | Target Function of the Vector | |---------------------|---------------|----------------------|-------------------------------| | Task "Reset" | 0 | H'000000 | main | | WDT interrupt | 33 | H'000084 | wovi_int | | IICI0 interrupt | 116 | H'0001D0 | iici0_int | # 5.3 RAM Usage # Table 12 Description of RAM Usage | Туре | Name of Variable | Description | Usage in Functions | |----------------|------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------| | unsigned char | iic_mode | Sets state of processing by this sample task. | iic_int mtrs_start mrcv_start iici0_int receive_stop_condition master_transfer | | | | | master_receive | | unsigned short | mt_cnt | Counter used for master transmission | main iic_init mtrs_start master_transfer | | unsigned short | mr_cnt | Counter used for master reception | main iic_init mrcv_start master_receive | | unsigned short | st_cnt | Counter used for slave transmission | main<br>iic_init<br>slave_transfer | | unsigned short | sr_cnt | Counter used for slave reception | main<br>iic_init<br>slave_receive | | unsigned char | alcnt | Counter used for number of generation of arbitration lost | main<br>master_transfer<br>master_receive | | unsigned short | mt_num | Number of bytes for master transmission | mtrs_start<br>master_transfer | | unsigned short | mr_num | Number of bytes for master reception | mrcv_start<br>master_receive | | unsigned short | st_num | Number of bytes for slave transmission | main<br>slave_transfer | | unsigned char | *mt_data | Pointer to data for transmission | mtrs_start<br>master_transfer | | unsigned char | *mr_data | Pointer to data for reception | mrcv_start<br>master_receive | | unsigned char | MRcv_dt[128] | Master-side receive area | main | | unsigned char | SRcv_dt[128] | Slave-side receive area | main | # 5.4 Constants ### Table 13 Constants | Туре | Name of Variable | Setting | Description | Usage in Function | |---------------|------------------|--------------------------------|----------------------------------------------------------------|-------------------| | unsigned char | MTrs_dt[128] | H'81, H'01, H'02<br>H'7E, H'7F | Data for master transmission 1 when defining macro of MASTER1. | master_transfer | | unsigned char | MTrs_dt[128] | H'82, H'01, H'02<br>H'7E, H'7F | Data for master transmission 2 when defining macro of MASTER2. | master_transfer | # 5.5 Macro Definition # **Table 14 Macro Definition** | Identifier | Description | Function Used | |------------|-------------------------------|---------------| | MASTER1 | Generates program of master 1 | main | | MASTER2 | Generates program of master 2 | main | | SLAVE | Generates program of slave | main | # **5.6** Macro Constants ### **Table 15 Macro Constants** | Name of Variable | Setting | Description | <b>Function Used</b> | |------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | DTNUM | 128 | Number of data for transmission/reception | main | | SLAVE_ADDR | Defining macro of MASTER1: H'02<br>Defining macro of MASTER2: H'04<br>Defining macro of SLAVE: H'06 | Slave address | iic_init | | MT_ID | H'06 | Slave address + R/W bit for master transmission Slave-side slave address + 0 (transmission to the slave) | master_transfer | | MR_ID | H'07 | Slave address + R/W bit for master reception Slave-side slave address + 1 (reception from the slave) | master_receive | | MODE_MT | 4 | State of processing of this sample task: Master transmission | mtrs_start<br>iici0_int | | MODE_MR | 3 | State of processing of this sample task: Master reception | mrcv_start iici0_int receive_stop_condition | | MODE_ST | 2 | State of processing of this sample task: Slave transmission | iici0_int | | MODE_SR | 1 | State of processing of this sample task: Slave reception | iici0_int | | MODE_IDLE | 0 | State of processing of this sample task: Idle | main iic_init mtrs_start mrcv_start iici0_int receive_stop_condition master_transfer master_receive | ### 5.7 Functions of File main.c ### 5.7.1 Function init 1. Overview This initialization routine releases $I^2C$ bus interface 0 from module stop mode, sets the clock, and calls function "main". 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. • System clock control register (SCKCR) Address: H'FFFF3B | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------| | 3 | STCS | 1 | R/W | Frequency Multiplication Factor Switching Mode Select | | | | | | Selects the operation when the PLL circuit frequency multiplication factor is changed. | | | | | | <ol> <li>Specified multiplication factor is valid after transition to<br/>software standby mode.</li> </ol> | | | | | | <ol> <li>Specified multiplication factor is valid immediately after<br/>STC1 and STC0 bits are rewritten.</li> </ol> | | 2 | SCK2 | 0 | R/W | System clock select 2 to 0 | | 1 | SCK1 | 0 | R/W | Selects the clock division ratio. | | 0 | SCK0 | 0 | R/W | 000: 1/1 | | <ul> <li>Mod</li> </ul> | de control regis | ter (MDCR) | Addre | ss: H'FFFF3E | |-------------------------|------------------|------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 2 | MDS2 | * | R | Mode Select 2 to 0 | | 1 | MDS1 | * | R | Indicate the input levels at pins MD2 to MD0 (the | | 0 | MDS0 | _* | R | current operating mode). Bits MDS2 to MDS0 correspond to pins MD2 to MD0. MDS2 to MDS0 are read-only bits, and cannot be modified. The levels being input on the mode pins (MD2 to MD0) are latched into these bits when MDCR is read. The latching is released by a power-on reset. | Note: \* Determined by the levels on pins MDS2 to MDS0. MSTPCRH and MSTPCRL control the module stop mode. Setting a bit in these registers places the corresponding module in the module stop mode. Clearing a bit takes the module out of module stop mode. | • Mo | <ul> <li>Module stop control register H (MSTPCRH)</li> </ul> | | (ISTPCRH) | Address: H'FFFF40 | |------|--------------------------------------------------------------|---------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 15 | ACSE | 0 | R/W | All-Module-Clocks-Stop Mode Enable | | | | | | Enables or disables transition to all-module-clocks-stop mode, when a SLEEP instruction is executed after all internal peripheral functions controlled by MSTPCR or internal peripheral functions except for TMR are set in module stop mode. | | | | | | 0: Disables all-module-clocks-stop mode. | | | | | | 1: Enables all-module-clocks-stop mode. | | 14 | MSTP14 | 1 | R/W | EXDMA controller (EXDMAC) | | 13 | MSTP13 | 1 | R/W | DMA controller (DMAC) | | 12 | MSTP12 | 1 | R/W | Data transfer controller (DTC) | | 11 | MSTP11 | 1 | R/W | 16-bit timer pulse unit (TPU) | | 10 | MSTP10 | 1 | R/W | Programmable pulse generator (PPG) | | 9 | MSTP9 | 1 | R/W | D/A converter (channels 0 and 1) | | 8 | MSTP8 | 1 | R/W | D/A converter (channels 2 and 3) | | • M | • Module stop control register L (MSTPCRL) | | | Address: H'FFFF41 | |-----|--------------------------------------------|---------|-----|------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 7 | MSTP7 | 1 | R/W | D/A converter (channels 4 and 5) | | 6 | MSTP6 | 1 | R/W | A/D converter | | 5 | MSTP5 | 1 | R/W | Serial communication interface_4 (SCI_4) | | 4 | MSTP4 | 1 | R/W | Serial communication interface_3 (SCI_3) | | 3 | MSTP3 | 1 | R/W | Serial communication interface_2 (SCI_2) | | 2 | MSTP2 | 1 | R/W | Serial communication interface_1 (SCI_1) | | 1 | MSTP1 | 1 | R/W | Serial communication interface_0 (SCI_0) | | 0 | MSTP0 | 1 | R/W | 8-bit timer (TMR) | EXMSTPCR performs all-module-clocks-stop mode control with MSTPCR. Entering all-module-clocks-stop mode places EXMSTPCR to H'FFFF. Otherwise, EXMSTPCR is set to H'FFFD. • Extension module stop control register H (EXMSTPCRH) Address: H'FFFF42 | Bit | Bit Name | Setting | R/W | Function | |-------|----------|---------|-----|----------------------------------------------------------| | 15 to | _ | 1 | R/W | Reserved | | 12 | | | | Enables reading/writing. 1 should be written in writing. | Extension module stop control register L (EXMSTPCRL) Address: H'FFFF43 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|---------------------------------------------| | 4 | MSTP20 | 1 | R/W | I <sup>2</sup> C Bus Interface 2_1 (IIC2_1) | | 3 | MSTP19 | 0 | R/W | I <sup>2</sup> C Bus Interface 2_0 (IIC2_0) | | 1 | MSTP17 | 0 | R/W | _ | • PLL control register (PLLCR) Address: H'FFFF45 **Bit Name** R/W **Function** Bit Setting STC1 R/W Frequency Multiplication Factor 0 STC0 0 R/W Specify the frequency multiplication factor used by the PLL circuit. $10: \times 4$ #### 5. Flowchart # 5.7.2 Function main (Defining Macro of MASTER1 and MASTER2) #### 1. Overview - On falling edges of the $\overline{IRQ0}$ signal, this function performs 128-byte master transmission and 128-byte master reception. - Compares the master-transmission data with the master-reception data, and outputs an indicator of the results of comparison to pins PE2 to PE0. ### 2. Arguments None 3. Return value None ### 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used for this sample task, and are not initial settings. • I<sup>2</sup>C bus control register A\_0 (ICCRA\_0) Address: H'FFFD58 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|-------------------------------------------------------| | 7 | ICE | 0 | R/W | I <sup>2</sup> C Bus Interface Enable | | | | | | 0: Disables the IIC2 module. | | | | | | 1: Enables transfer via the IIC2 module (pins SCL and | | | | | | SDA are driving the bus). | | 5 | MST | 0 | R/W | Master/Slave Select | | 4 | TRS | 0 | R/W | 00: Slave receive mode | • I<sup>2</sup>C bus control register B\_0 (ICCRB\_0) Address: H'FFFD59 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | SDAO | 0/1 | R | Monitors the level of signal output from SDA. When the SDAO bit is set to 1 in reading, the signal output from SDA is at high level. When the SDAO bit is set to 0 in reading, the signal output from SDA is at low level. | | 3 | SCLO | 0 | R | Monitors level of signal output from SCL. When the SCLO bit is set to 1 in reading, the signal output from SCL is at high level. When the SCLO bit is set to 0 in reading, the signal output from SCL is at low level. | | • IR | Q sense control | register L (ISCRL | .) | Address: H'FFFE1C | |------|-----------------|-------------------|-----|---------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 1 | IRQ0SR | 0 | R/W | IRQ0 Sense Control Rise | | 0 | IRQ0SF | 1 | R/W | IRQ0 Sense Control Fall | | | | | | 01: Generation of an interrupt request at the falling edge of | | | | | | IRQ0 input. | | <ul><li>Port</li></ul> | E data directio | n register (PEDD | OR) | Address: H'FFFE2D | |------------------------|-----------------|------------------|-----|---------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 2 | PE2DDR | 1 | R/W | 0: Sets the PE2 pin as an input pin. | | | | | | 1: Sets the PE2 pin as an output pin. | | 1 | PE1DDR | 1 | R/W | 0: Sets the PE1 pin as an input pin. | | | | | | 1: Sets the PE1 pin as an output pin. | | 0 | PE0DDR | 1 | R/W | 0: Sets the PE0 pin as an input pin. | | | | | | 1: Sets the PE0 pin as an output pin. | | <ul><li>IRQ</li></ul> | status register | (ISR) | | Address: H'FFFF34 | |-----------------------|-----------------|---------|--------|---------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 0 | IRQ0F | 0 | R/(W)* | IRQ0 Enable | | | | | | 0: No generation of an IRQ0 interrupt | | | | | | 1: Generation of an IRQ0 interrupt | Note: \* Only 0 can be written here, to clear the flag. | <ul> <li>Por</li> </ul> | rt E data register | (PEDR) | | Address: H'FFFF6D | |-------------------------|--------------------|---------|-----|--------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 2 | PE2DR | 0/1 | R/W | 0: PE2 pin is set to the low level. | | | | | | 1: PE2 pin is set to the high level. | | 1 | PE1DR | 0/1 | R/W | 0: PE1 pin is set to the low level. | | | | | | 1: PE1 pin is set to the high level. | | 0 | PE0DR | 0/1 | R/W | 0: PE0 pin is set to the low level. | | | | | | 1: PE0 pin is set to the high level. | | • Tim | er control/statu | s register (TCSR) | | Address: H'FFFFBC | |-------|-------------------|-------------------|-----|----------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 6 | WT/ <del>IT</del> | 0 | R/W | Timer Mode Select | | | | | | 0: Used as interval timer mode. | | | | | | 1: Used as watchdog timer mode. | | 5 | TME | 1 | R/W | Timer Enable | | | | | | 0: TCNT stops counting and is initialized to H'00. | | | | | | 1: TCNT starts counting. | | 2 | CKS2 | 1 | R/W | Clock Select 2 to 0 | | 1 | CKS1 | 1 | R/W | Select clocks for input to TCNT. | | 0 | CKS0 | 0 | R/W | 110:Clock Pφ/32768. | | | | | | When Pφ is 33 MHz, overflow period is 254.2 ms. | • Timer counter (TCNT) Address: H'FFFFBC (in writing) and H'FFFFBD (in reading) This bit is an 8-bit readable and writable up-counter. Setting: H'00 #### 5. Flowchart # 5.7.3 Function main (Defining Macro of SLAVE) #### 1. Overview - Receives 128 bytes of data from master side and transmits the 128-byte received data to master side. - Judges the first byte of received data. When the address is H'81, outputs P14 = 1. When the address is H'82, outputs P15 = 1. # 2. Arguments None #### 3. Return value None ### 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used for this sample task, and are not initial settings. | <ul><li>Por</li></ul> | rt I data directio | n register (PIDI | DK) | Address: HTFFE20 | | |-----------------------|--------------------|------------------|-----|-------------------------------------------|--| | Bit | Bit Name | Setting | R/W | Function | | | 5 | P15DDR | 1 | R/W | 0: Sets the P15 pin is set as input pin. | | | | | | | 1: Sets the P15 pin is set as output pin. | | | 4 | P14DDR | 1 | R/W | 0: Sets the P14 pin is set as input pin. | | | | | | | 1: Sets the P14 pin is set as output pin. | | | <ul> <li>Por</li> </ul> | <ul> <li>Port 1 data register (P1DR)</li> </ul> | | | Address: H'FFFF60 | |-------------------------|-------------------------------------------------|---------|-----|--------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 5 | P15DR | 0/1 | R/W | 0: P15 pin is set to the low level. | | | | | | 1: P15 pin is set to the high level. | | 4 | P14DR | 0/1 | R/W | 0: P14 pin is set to the low level. | | | | | | 1: P14 pin is set to the high level. | #### 5. Flowchart ### 5.7.4 Function wovi\_int #### 1. Overview This is the handler for the WDT interval timer overflow interrupt. When the $I^2C$ bus interface hangs because of noise or some other factor, the WDT counter will overflow, generating the interrupt. The handler executes recovery processing for the $I^2C$ bus interface. 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used for this sample task, and are not initial settings. • I<sup>2</sup>C bus control register A\_0 (ICCRA\_0) Address: H'FFFD58 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|-------------------------------------------------------| | 7 | ICE | 1 | R/W | I <sup>2</sup> C Bus Interface Enable | | | | | | 0: Disables the IIC2 module. | | | | | | 1: Enables transfer via the IIC2 module (pins SCL and | | | | | | SDA are driving the bus). | | 5 | MST | 1 | R/W | Master/Slave Select | | 4 | TRS | 1 | R/W | 11: Master transmit mode | • I<sup>2</sup>C bus control register B\_0 (ICCRB\_0) Address: H'FFFD59 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BBSY | 0/1 | R/W | Bus Busy The BBSY flag can be read to check whether the I <sup>2</sup> C bus (SCL, SDA) is busy or free. In master mode, this bit is also used to issue start and stop conditions. A highto-low transition of SDA while SCL is high is recognized as a start condition, setting BBSY to 1. A low-to-high transition of SDA while SCL is high is recognized as a stop condition, clearing BBSY to 0. Using a MOV instruction to write 1 in BBSY and 0 in SCP issues a start condition. A start condition is issued in the same way. Using a MOV instruction to write 0 in BBSY and SCP issues a stop condition. | | 6 | SCP | 0 | R/W | Start Condition/Stop Condition Prohibit Bit Controls the issuing of start and stop conditions in master mode. Writing 1 in BBSY and 0 in SCP issues a start condition. A retransmit start condition is issued in the same way. Writing 0 in BBSY and SCP issues a stop condition. This bit is always read as 1. Writing of 1 has no effect. | | 1 | IICRST | 1 | R/W | I <sup>2</sup> C Bus Interface Control Part Reset This bit resets control parts except for I <sup>2</sup> C registers. If this bit is set to 1 when hang-up is occurred because of communication failure during I <sup>2</sup> C operation, I <sup>2</sup> C control part can be reset without setting ports and initializing registers. | | • I <sup>2</sup> C | bus status regis | ter_0 (ICSR_0) | | Address: H'FFFD5C | |--------------------------------------------------------------------------------------------|------------------|----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 3 | STOP | Undecided | R/W | <ul> <li>Stop Condition Detection Flag [Setting condition]</li> <li>Detection of a stop condition after completion of frame transfer in master mode</li> <li>Detection of a stop condition after match of the first-byte address after general call and detection of start condition and address set in SAR in slave mode</li> <li>[Clearing condition]</li> <li>Writing 0 to this bit after reading it as 1.</li> </ul> | | <ul> <li>Timer control/status register (TCSR)</li> <li>Bit Bit Name Setting R/W</li> </ul> | | | R/W | Address: H'FFFFBC Function | | 5 | TME | 0 | R/W | Timer Enable 0: TCNT stops counting and is initialized to H'00. 1: TCNT starts counting. | #### 5. Flowchart ### 5.8 Functions of File iic.c # 5.8.1 Function iic\_init 1. Overview I<sup>2</sup>C bus interface initialization routine 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used for this sample task, and are not initial settings. • I<sup>2</sup>C bus control register A\_0 (ICCRA\_0) Address: H'FFFD58 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|------------------------------------------------------------------------------------------------------| | 7 | ICE | 1 | R/W | I <sup>2</sup> C Bus Interface Enable | | | | | | 0: Disables the IIC2 module. | | | | | | <ol> <li>Enables transfer via the IIC2 module (pins SCL and<br/>SDA are driving the bus).</li> </ol> | | 6 | RCVD | 0 | R/W | Reception Disable | | | | | | Enables or disables the next operation when TRS is 0 and ICDRR is read. | | | | | | 0: Enables the next reception. | | | | | | 1: Disables the next reception. | | 5 | MST | 0 | R/W | Master/Slave Select | | 4 | TRS | 0 | R/W | 00: Slave receive mode | | 3 | CKS3 | 1 | R/W | Transfer Clock Select 3 to 0 | | 2 | CKS2 | 1 | R/W | 1100: Transfer rate is 98.2 kbits/s with $\phi$ = 33 MHz | | 1 | CKS1 | 0 | R/W | | | 0 | CKS0 | 0 | R/W | | | • | I <sup>2</sup> C bus mode register_0 (ICMR_0) | A | ddress: H'FFFD5A | |---|-----------------------------------------------|---|------------------| | | | | | | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | WAIT | 0 | R/W | Wait Insertion Bit This bit selects whether to insert a wait on completion of data transfer other than the acknowledge bit. When WAIT is set to 1, after the falling edge of the clock cycle for the final data bit, the low period is extended for two cycles of the transfer clock. When WAIT is cleared to 0, data and acknowledge bits are transferred consecutively with no wait inserted. The setting of this bit is invalid in slave mode. Note that in usage with WAIT set to 1, when the slave device pulls SCL to the low level after the low period of SDA in the eighth and ninth clock cycles has extended for at least two cycles of the transfer clock, the high period of the ninth cycle of the transfer clock may be shortened. In such cases, the WAIT setting in this situation should be changed to 0. Except under this condition, however, there is no problem with usage. | | • I <sup>2</sup> C | bus interrupt er | nable register_0 | (ICIER_0) | Address: H'FFFD5B | |--------------------|------------------|------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 7 | TIE | 1 | R/W | Transmit Interrupt Enable Enables or disables the transmit data empty interrupt (TXI) when the TDRE bit in ICSR is set to 1. 0: Disables the transmit data empty interrupt request (TXI). 1: Enables the transmit data empty interrupt request (TXI). | | 6 | TEIE | 0 | R/W | Transmit End Interrupt Enable Enables or disables the transmit end interrupt (TEI) at the rising of the ninth clock while the TDRE bit in ICSR is 1. TEI can be canceled by clearing the TEND bit or the TEIE bit to 0. O: Disables the transmit end interrupt request (TEI). 1: Enables the transmit end interrupt request (TEI). | | 5 | RIE | 1 | R/W | Receive Interrupt Enable Enables or disables the receive data full interrupt request (RXI) when a received data is transferred from ICDRS to ICDRR and the RDRF bit in ICSR is set to 1. RXI can be canceled by clearing the RDRF or RIE bit to 0. 0: Disables the receive data full interrupt request (RXI). 1: Enables the receive data full interrupt request (RXI). | | 4 | NAKIE | 1 | R/W | NACK Receive Interrupt Enable Enables or disables the NACK receive interrupt request (NAKI) when the NACKF and AL bits in ICSR are set to 1. NAKI can be canceled by clearing the NACKF, AL, or NAKIE bit to 0. 0: Disables the NACK receive interrupt request (NAKI). 1: Enables the NACK receive interrupt request (NAKI). | | 3 | STIE | 1 | R/W | Stop Condition Detection Interrupt Enable 0: Disables the stop condition detection interrupt request (STPI). 1: Enables the stop condition detection interrupt request (STPI). | | 2 | ACKE | 1 | R/W | <ul> <li>Acknowledge Bit Judgment Select</li> <li>0: The value of the acknowledge bit is ignored, and continuous transfer is performed.</li> <li>1: When the acknowledge bit is 1, continuous transfer is interrupted.</li> </ul> | | 0 | ACKBT | 0 | R/W | Transmit Acknowledge Specifies the bit to be sent at the acknowledge timing in receive mode. 0: 0 is output at acknowledge timing. 1: 1 is output at acknowledge timing. | | • I <sup>2</sup> C | • I <sup>2</sup> C bus status register_0 (ICSR_0) | | | Address: H'FFFD5C | | |--------------------|---------------------------------------------------|---------|-----|---------------------------------------------------------------------------------|--| | Bit | Bit Name | Setting | R/W | Function | | | 7 | TDRE | 0 | R/W | Transmit Data Register Empty | | | | | - | | [Setting condition] | | | | | | | Transferring of data from ICDRT to ICDRS and having | | | | | | | ICDRT empty | | | | | | | Setting of TRS | | | | | | | <ul> <li>Issuing of a start condition (including retransmission)</li> </ul> | | | | | | | Transition from the receive mode to the transmit mode | | | | | | | has been made in the slave mode | | | | | | | [Clearing conditions] | | | | | | | Writing of 0 in TDRE after reading TDRE as 1 | | | | | | | Writing of data in ICDRT | | | 6 | TEND | 0 | R/W | Transmit End | | | | | | | [Setting conditions] | | | | | | | Rising of the ninth clock of SCL while the TDRE flag is 1 | | | | | | | [Clearing conditions] | | | | | | | <ul> <li>Writing 0 in TEND after reading TEND as 1</li> </ul> | | | | | | | Writing of data in ICDRT | | | 5 | RDRF | 0 | R/W | Receive Data Register Full | | | • | | • | , | [Setting condition] | | | | | | | Transferring of received data from ICDRS to ICDRR | | | | | | | [Clearing conditions] | | | | | | | Writing of 0 in RDRF after reading RDRF as 1 | | | | | | | Reading of data from ICDRR | | | 4 | NACKF | 0 | R/W | No Acknowledge Detection Flag | | | | | - | | [Setting condition] | | | | | | | Detection of no acknowledge from the receive device in | | | | | | | transmission while the ACKE bit in ICIER is 1 | | | | | | | [Clearing condition] | | | | | | | <ul> <li>Writing of 0 in NACKF after reading NACKF as 1.</li> </ul> | | | 3 | STOP | 0 | R/W | Stop Condition Detection Flag | | | | | | | [Setting condition] | | | | | | | <ul> <li>Detection of a stop condition after completion of frame</li> </ul> | | | | | | | transfer in master mode | | | | | | | <ul> <li>Detection of a stop condition after match of the first-byte</li> </ul> | | | | | | | address after general call and detection of start | | | | | | | condition and address set in SAR in slave mode | | | | | | | [Clearing condition] | | | | | | | Writing of 0 to this bit after reading it as 1. | | | 2 | AL | 0 | R/W | Arbitration Lost Flag | | | | | | | Indicates that arbitration was lost in the master mode. | | | | | | | When two or more master devices attempt to seize the | | | | | | | bus at nearly the same time, if the I <sup>2</sup> C bus interface | | | | | | | detects data differing from the data it sent, it sets AL to | | | | | | | 1 to indicate that the bus has been taken by another | | | | | | | master. | | | | | | | [Setting conditions] | | | | | | | <ul> <li>Different values for the internal SDA signal and SDA pin</li> </ul> | | | | | | | on a rising edge of SCL in master transmit mode | | | | | | | The SDA pin being at the high level in master mode | | | | | | | while a start condition is detected | | | | | | | | | | | | | | [Clearing condition] | | | | | | | <ul> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------| | 1 | AAS | 0 | R/W | Slave Address Recognition Flag | | | | | | In slave receive mode, this flag is set to 1 when the first frame following a start condition matches bits SVA6 to SVA0 in SAR. | | | | | | [Setting condition] | | | | | | <ul> <li>Detection of the slave address in slave receive mode.</li> </ul> | | | | | | <ul> <li>Detection of the general call address in the slave<br/>receive mode.</li> </ul> | | | | | | [Clearing condition] | | | | | | <ul> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | Slave address register\_0 (SAR\_0) Address: H'FFFD5D The slave address is set in the SAR bits. An interface in slave mode responds as the slave device when the 7 higher-order bits of SAR match the 7 higher-order bits of the first frame received after a start condition. | Bit | Bit Name | Setting | R/W | Function | |-------|-----------------|------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to1 | SVA6 to<br>SVA0 | SLAVE_ADDR | R/W | Slave Address 6 to 0 Unique address setting (address differing from the addresses of other slave devices connected to the I <sup>2</sup> C bus) for the device. | | 0 | _ | | R/W | Reserved This bit is readable/writable. 1 should be written in writing. | ### 5.8.2 Function mtrs\_start 1. Overview This function sets up the task for I<sup>2</sup>C bus interface master transmission and issues the start condition. ### 2. Arguments | Туре | Name of Variable | Description | |---------------------|------------------|----------------------------------------| | const unsigned char | *dtadd | First address of data for transmission | | unsigned short | dtnum | Number of data to be transmitted | | 3. Return value | | | | Туре | Description | on | | unsigned char | 0: Starts n | normal transmission. | | | 1: Transm | ission in progress | | | 2: Bus bus | sy | | | 3: Argume | ent error | ### 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. • I<sup>2</sup>C bus control register A\_0 (ICCRA\_0) Address: H'FFFD58 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|--------------------------| | 5 | MST | 1 | R/W | Master/Slave Select | | 4 | TRS | 1 | R/W | 11: Master transmit mode | ## • I<sup>2</sup>C bus control register B\_0 (ICCRB\_0) Address: H'FFFD59 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BBSY | 1 | R/W | Bus Busy The BBSY flag can be read to check whether the I <sup>2</sup> C bus (SCL, SDA) is busy or free. In master mode, this bit is also used to issue start and stop conditions. A high-to-low transition of SDA while SCL is high is recognized as a start condition, setting BBSY to 1. A low-to-high transition of SDA while SCL is high is recognized as a stop condition, clearing BBSY to 0. Using a MOV instruction to write 1 in BBSY and 0 in SCP issues a start condition. A start condition is issued in the same way. Using a MOV instruction to write 0 in BBSY and SCP issues a stop condition. | | 6 | SCP | 0 | R/W | Start Condition/Stop Condition Prohibit Bit Controls the issuing of start and stop conditions in master mode. Writing 1 in BBSY and 0 in SCP issues a start condition. A retransmit start condition is issued in the same way. Writing 0 in BBSY and SCP issues a stop condition. This bit is always read as 1. Writing of 1 has no effect. | | • I <sup>2</sup> C bus interrupt enable register_0 (ICIER_0) Address: H'F | FFD5B | |---------------------------------------------------------------------------|-------| |---------------------------------------------------------------------------|-------| | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|----------------------------------------------------------------------------------------------------| | 7 | TIE | 1 | R/W | Transmit Interrupt Enable | | | | | | Enables or disables the transmit data empty interrupt (TXI) when the TDRE bit in ICSR is set to 1. | | | | | | 0: Disables the transmit data empty interrupt request (TXI). | | | | | | 1: Enables the transmit data empty interrupt request (TXI). | ### 5.8.3 Function mrcv\_start ### 1. Overview This function sets up the task for I<sup>2</sup>C bus interface master reception and issues the start condition. # 2. Arguments | Туре | Name of Variab | le Description | |---------------------|----------------|---------------------------------| | const unsigned char | *dtadd | First address of received data | | unsigned short | dtnum | Number of data (bytes) received | | 3. Return value | | | | Туре | Desc | ription | | unsigned char | 0: Sta | arts normal transmission. | | | 1: Tra | ansmission in progress | | | 2: Bu | s busy | | | 3: Arg | gument error | ## 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. • I<sup>2</sup>C bus control register A\_0 (ICCRA\_0) Address: H'FFFD58 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|--------------------------| | 5 | MST | 1 | R/W | Master/Slave Select | | 4 | TRS | 1 | R/W | 11: Master transmit mode | | • | I <sup>2</sup> C bus control | register B | 0 (ICCRB ( | )) Address: | H'FFFD59 | |---|------------------------------|------------|------------|-------------|----------| | | | | | | | | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BBSY | 1 | R/W | Bus Busy The BBSY flag can be read to check whether the I <sup>2</sup> C bus (SCL, SDA) is busy or free. In master mode, this bit is also used to issue start and stop conditions. A high-to-low transition of SDA while SCL is high is recognized as a start condition, setting BBSY to 1. A low-to-high transition of SDA while SCL is high is recognized as a stop condition, clearing BBSY to 0. Using a MOV instruction to write 1 in BBSY and 0 in SCP issues a start condition. A start condition is issued in the same way. Using a MOV instruction to write 0 in BBSY and SCP issues a stop condition. | | 6 | SCP | 0 | R/W | Start Condition/Stop Condition Prohibit Bit Controls the issuing of start and stop conditions in master mode. Writing 1 in BBSY and 0 in SCP issues a start condition. A retransmit start condition is issued in the same way. Writing 0 in BBSY and SCP issues a stop condition. This bit is always read as 1. Writing of 1 has no effect. | | • | I <sup>2</sup> C bus interrup | t enable register_ | 0 (ICIER 0) | Address: H'FFFD5B | |---|-------------------------------|--------------------|---------------|--------------------| | - | 1 C bus michap | t chable register_ | _0 (1C1L1(_0) | nuurcss. III I DDD | | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|----------------------------------------------------------------------------------------------------| | 7 | TIE | 1 | R/W | Transmit Interrupt Enable | | | | | | Enables or disables the transmit data empty interrupt (TXI) when the TDRE bit in ICSR is set to 1. | | | | | | 0: Disables the transmit data empty interrupt request (TXI). | | | | | | 1: Enables the transmit data empty interrupt request (TXI). | ### 5.8.4 Function iici0\_int 1. Overview Handler for I<sup>2</sup>C bus interface interrupts. According to the state of operations, this function calls the functions for receiving the stop condition, master transmission, and master reception, slave transmission, and slave reception. 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. • I<sup>2</sup>C bus control register A\_0 (ICCRA\_0) Address: H'FFFD58 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|-----------|-----|---------------------| | 4 | TRS | Undefined | R/W | Master/Slave Select | | | | | | 0: Receive mode | | | | | | 1: Transmit mode | | • I <sup>2</sup> C<br>Bit | bus status regis <b>Bit Name</b> | ter_0 (ICSR_0) Setting | R/W | Address: H'FFFD5C Function | |---------------------------|----------------------------------|------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | STOP | Undefined | R/W | <ul> <li>Stop Condition Detection Flag [Setting condition]</li> <li>Detection of a stop condition after completion of frame transfer in master mode</li> <li>Detection of a stop condition after match of the first-byte address after general call and detection of start condition and address set in SAR in slave mode</li> <li>[Clearing condition]</li> <li>Writing 0 to this bit after reading it as 1.</li> </ul> | ## 5.8.5 Function receive\_stop\_condition 1. Overview This function handles processing on detection of the stop condition. 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. • I<sup>2</sup>C bus control register A\_0 (ICCRA\_0) Address: H'FFFD58 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|------------------------------------------------------------------------| | 6 | RCVD | 0 | R/W | Reception Disable Enables or disables the next operation when TRS is 0 | | | | | | and ICDRR is read. | | | | | | 0: Enables the next reception. | | | | | | 1: Disables the next reception. | | 5 | MST | 0 | R/W | Master/Slave Select | | 4 | TRS | 0 | R/W | 00: Slave receive mode | | • I <sup>2</sup> C | bus interrupt er | nable register_0 (I | CIER_0) | Address: H'FFFD5B | |--------------------|------------------|---------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 7 | TIE | 1 | R/W | Transmit Interrupt Enable Enables or disables the transmit data empty interrupt (TXI) when the TDRE bit in ICSR is set to 1 0: Disables the transmit data empty interrupt request (TXI). 1: Enables the transmit data empty interrupt request (TXI). | | 6 | TEIE | 0 | R/W | Transmit End Interrupt Enable Enables or disables the transmit end interrupt (TEI) at the rising of the ninth clock while the TDRE bit in ICSR is 1. TEI can be canceled by clearing the TEND bit or the TEIE bit to 0. 0: Disables the transmit end interrupt request (TEI). 1: Enables the transmit end interrupt request (TEI). | | 5 | RIE | 1 | R/W | Receive Interrupt Enable Enables or disables the receive data full interrupt request (RXI) when a received data is transferred from ICDRS to ICDRR and the RDRF bit in ICSR is set to 1. RXI can be canceled by clearing the RDRF or RIE bit to 0. 0: Disables the receive data full interrupt request (RXI). 1: Enables the receive data full interrupt request (RXI). | | 4 | NAKIE | 1 | R/W | NACK Receive Interrupt enable Enables or disables the NACK receive interrupt request (NAKI) when the NACKF and AL bits in ICSR are set to 1. NAKI can be canceled by clearing the NACKF, AL, or NAKIE bit to 0. 0: Disables the NACK receive interrupt request. 1: Enables the NACK receive interrupt request. | | 3 | STIE | 1 | R/W | Stop Condition Detection Interrupt Enable 0: Disables the stop condition detection interrupt request (STPI). 1: Enables the stop condition detection interrupt request (STPI). | | 2 | ACKE | 1 | R/W | Acknowledge Bit Judgment Select The value of the acknowledge bit is ignored, and continuous transfer is performed. When the acknowledge bit is 1, continuous transfer is interrupted. | | 0 | ACKBT | 0 | R/W | Transmit Acknowledge Specifies the bit to be sent at the acknowledge timing in receive mode. 0: 0 is output at acknowledge timing. 1: 1 is output at acknowledge timing. | | • I <sup>2</sup> C | • I <sup>2</sup> C bus status register_0 (ICSR_0) | | | Address: H'FFFD5C | |--------------------|---------------------------------------------------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 7 | TDRE | 0 | R/W | Transmit Data Register Empty [Setting condition] Transferring of data from ICDRT to ICDRS and having ICDRT empty. Setting of TRS. Issuing of a start condition (including retransmission). Transition from the receive mode to the transmit mode has been made in the slave mode. [Clearing conditions] Writing of 0 in TDRE after reading it as 1 Writing of data in ICDRT. | | 4 | NACKF | 0 | R/W | No Acknowledge Detection Flag [Setting condition] Detection of no acknowledge from the receive device in transmission while the ACKE bit in ICIER is 1. [Clearing condition] Writing of 0 in NACKF after reading it as 1. | | 1 | AAS | 0 | R/W | Slave Address Recognition Flag In slave receive mode, this flag is set to 1 when the first frame following a start condition matches bits SVA6 to SVA0 in SAR. [Setting condition] Detection of the slave address in slave receive mode. Detection of the general call address in the slave receive mode. [Clearing condition] Writing of 0 in AAS after reading it as 1. | ### 5.8.6 Function master\_transfer #### 1. Overview Master-transmission processing which is called from the $I^2C$ bus interface interrupt handler. In this case, the interrupt source will be the transmit data empty interrupt for each byte of transmitted data. When arbitration is lost, it places the interface in slave receive mode. ## 2. Arguments None #### 3. Return value None ### 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. • I<sup>2</sup>C bus control register B\_0 (ICCRB\_0) Address: H'FFFD59 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|-----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BBSY | 0 | R/W | Bus Busy The BBSY flag can be read to check whether the I <sup>2</sup> C bus (SCL, SDA) is busy or free. In master mode, this bit is also used to issue start and stop conditions. A highto-low transition of SDA while SCL is high is recognized as a start condition, setting BBSY to 1. A low-to-high transition of SDA while SCL is high is recognized as a stop condition, clearing BBSY to 0. Using a MOV instruction to write 1 in BBSY and 0 in SCP issues a start condition. A start condition is issued in the same way. Using a MOV instruction to write 0 in BBSY and SCP issues a stop condition. | | 6 | SCP | 0 | R/W | Start Condition/Stop Condition Prohibit Bit Controls the issuing of start and stop conditions in master mode. Writing 1 in BBSY and 0 in SCP issues a start condition. A retransmit start condition is issued in the same way. Writing 0 in BBSY and SCP issues a stop condition. This bit is always read as 1. Writing of 1 has no effect. | | 3 | SCLO | Undefined | R | Monitors level of signal output from SCL. When the SCLO bit is set to 1 in reading, the signal output from SCL is at high level. When the SCLO bit is set to 0 in reading, the signal output from SCL is at low level. | | • $I^2C$ | ous interrupt en | able register_0 (IC | TER_0) | Address: H'FFFD5B | |----------|------------------|---------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 7 | TIE | 0/1 | R/W | Transmit Interrupt Enable Enables or disables the transmit data empty interrupt (TXI) when the TDRE bit is ICSR is set to 1 | | | | | | <ul><li>(TXI) when the TDRE bit in ICSR is set to 1</li><li>0: Disables the transmit data empty interrupt request (TXI).</li></ul> | | | | | | 1: Enables the transmit data empty interrupt request (TXI). | | 6 | TEIE | 0/1 | R/W | Transmit End Interrupt Enable | | | | | | Enables or disables the transmit end interrupt (TEI) at<br>the rising of the ninth clock while the TDRE bit in ICSR<br>is 1. TEI can be canceled by clearing the TEND bit or<br>the TEIE bit to 0. | | | | | | 0: Disables the transmit end interrupt request (TEI). | | | | | | 1: Enables the transmit end interrupt request (TEI). | | • I <sup>2</sup> C | bus status regis | ter_0 (ICSR_0) | | Address: H'FFFD5C | |--------------------|------------------|----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 7 | TDRE | 0 | R/W | <ul> <li>Transmit Data Register Empty</li> <li>[Setting condition]</li> <li>Transferring of data from ICDRT to ICDRS and having ICDRT empty.</li> <li>Setting of TRS.</li> <li>Issuing of a start condition (including retransmission).</li> <li>Transition from the receive mode to the transmit mode has been made in the slave mode.</li> <li>[Clearing conditions]</li> <li>Writing of data in ICDRT</li> </ul> | | 6 | TEND | 0 | R/W | Writing of data in ICDRT. Transmit End | | · | | | | <ul> <li>[Setting conditions]</li> <li>Rising of the ninth clock of SCL while the TDRE flag is 1</li> <li>[Clearing conditions]</li> <li>Writing 0 in TEND after reading it as 1</li> <li>Writing of data in ICDRT</li> </ul> | | 4 | NACKF | 0 | R/W | No Acknowledge Detection Flag [Setting condition] Detection of no acknowledge from the receive device in transmission while the ACKE bit in ICIER is 1 [Clearing condition] Writing of 0 in NACKF after reading it as 1 | | 2 | AL | 0 | R/W | <ul> <li>Arbitration Lost Flag Indicates that arbitration was lost in the master mode. When two or more master devices attempt to seize the bus at nearly the same time, if the I²C bus interface detects data differing from the data it sent, it sets AL to 1 to indicate that the bus has been taken by another master.</li> <li>[Setting conditions]</li> <li>Different values for the internal SDA signal and SDA pin on a rising edge of SCL in master transmit mode</li> <li>The SDA pin being at the high level in master mode while a start condition is detected</li> <li>[Clearing condition]</li> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | • I<sup>2</sup>C bus transmit data register\_0 (ICDRT\_0) Address: H'FFFD5E Function: ICDRT is an 8-bit readable/writable register that stores the transmit data. When ICDRT detects the space in the I<sup>2</sup>C bus shift register (ICDRS), it transfers the transmit data which is written in ICDRT to ICDRS and starts transferring data. When the next transfer data is written to ICDRT during transferring data of ICDRS, continuous transfer is possible. The initial value of ICDRT is H'FF. Setting: MT\_ID, mt\_data[mt\_cnt-1] ### 5.8.7 Function master\_receive ### 1. Overview Master-reception processing which is called by the $I^2C$ bus interface interrupt handler. In this case, the interrupt source will be the receive data full interrupt for each byte of received data. #### 2. Arguments None #### 3. Return value None ### 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. • I<sup>2</sup>C bus control register A\_0 (ICCRA\_0) Address: H'FFFD58 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|-------------------------------------------------------------------------| | 6 | RCVD | 1 | R/W | Reception Disable | | | | | | Enables or disables the next operation when TRS is 0 and ICDRR is read. | | | | | | 0: Enables the next reception. | | | | | | 1: Disables the next reception. | | 4 | TRS | 0 | R/W | Master/Slave Select | | | | | | 0: Receive mode | | | | | | 1: Transmit mode | ## • I<sup>2</sup>C bus control register B\_0 (ICCRB\_0) Address: H'FFFD59 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BBSY | 0 | R/W | Bus Busy The BBSY flag can be read to check whether the I <sup>2</sup> C bus (SCL, SDA) is busy or free. In master mode, this bit is also used to issue start and stop conditions. A high-to-low transition of SDA while SCL is high is recognized as a start condition, setting BBSY to 1. A low-to-high transition of SDA while SCL is high is recognized as a stop condition, clearing BBSY to 0. To issue a start condition, use a MOV instruction to write 1 in BBSY and 0 in SCP. A start condition is issued in the same way. To issue a stop condition, use a MOV instruction to write 0 in BBSY and 0 in SCP. | | 6 | SCP | 0 | R/W | Start Condition/Stop Condition Prohibit Bit Controls the issuing of start and stop conditions in master mode. Writing 1 in BBSY and 0 in SCP issues a start condition. A retransmit start condition is issued in the same way. Writing 0 in BBSY and SCP issues a stop condition. This bit is always read as 1. Writing of 1 has no effect. | | 3 | SCLO | Undefined | R | Monitors level of signal output from SCL. When the SCLO bit is set to 1 in reading, the signal output from SCL is at high level. When the SCLO bit is set to 0 in reading, the signal output from SCL is at low level. | | • I <sup>2</sup> C | bus interrupt er | able register_0 (IC | CIER_0) | Address: H'FFFD5B | |--------------------|------------------|---------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 7 | TIE | 0 | R/W | Transmit Interrupt Enable Enables or disables the transmit data empty interrupt (TXI) when the TDRE bit in ICSR is set to 1 0: Disables the transmit data empty interrupt request (TXI). 1: Enables the transmit data empty interrupt request (TXI). | | 6 | TEIE | 0/1 | R/W | Transmit End Interrupt Enable Enables or disables the transmit end interrupt (TEI) at the rising of the ninth clock while the TDRE bit in ICSR is 1. TEI can be canceled by clearing the TEND bit or the TEIE bit to 0. 0: Disables the transmit end interrupt request (TEI). 1: Enables the transmit end interrupt request (TEI). | | 5 | RIE | 0/1 | R/W | Receive Interrupt Enable Enables or disables the receive data full interrupt request (RXI) when a received data is transferred from ICDRS to ICDRR and the RDRF bit in ICSR is set to 1. RXI can be canceled by clearing the RDRF or RIE bit to 0. 0: Disables the receive data full interrupt request (RXI). 1: Enables the receive data full interrupt request (RXI). | | 0 | ACKBT | 0/1 | R/W | Transmit acknowledge Specifies the bit to be sent at the acknowledge timing in receive mode. 0: 0 is output at acknowledge timing. 1: 1 is output at acknowledge timing. | | • I <sup>2</sup> C | bus status regis | ter_0 (ICSR_0) | | Address: H'FFFD5C | |--------------------|------------------|----------------|-----------|-------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 7 | TDRE | 0 | R/W | Transmit Data Register Empty | | | | | | [Setting condition] | | | | | | <ul> <li>Transferring of data from ICDRT to ICDRS and having</li> </ul> | | | | | | ICDRT empty. | | | | | | Setting of TRS. | | | | | | <ul> <li>Issuing of a start condition (including retransmission).</li> </ul> | | | | | | Transition from the receive mode to the transmit mode | | | | | | has been made in the slave mode. | | | | | | [Clearing conditions] | | | | | | Writing of 0 in TDRE after reading it as 1 | | | TEND | 0 | DAM | Writing of data in ICDRT. | | 6 | TEND | 0 | R/W | Transmit End | | | | | | [Setting conditions] | | | | | | Rising of the ninth clock of SCL while the TDRE flag is 1 [Classics and distance]. | | | | | | [Clearing conditions] | | | | | | Writing of 0 in TEND after reading it as 1 Writing of data in ICDBT. | | 1 | NACKF | 0 | R/W | Writing of data in ICDRT No Advantage Detection Floar | | 7 | NACKI | O | 11/ / / / | No Acknowledge Detection Flag [Setting condition] | | | | | | <ul> <li>Detection of no acknowledge from the receive device in</li> </ul> | | | | | | transmission while the ACKE bit in ICIER is 1 | | | | | | [Clearing condition] | | | | | | <ul> <li>Writing of 0 in NACKF after reading it as 1</li> </ul> | | 2 | AL | 0 | R/W | Arbitration Lost Flag | | | | | | Indicates that arbitration was lost in the master mode. | | | | | | When two or more master devices attempt to seize the | | | | | | bus at nearly the same time, when the I <sup>2</sup> C bus interface | | | | | | detects data differing from the data it sent, it sets AL to 1 | | | | | | to indicate that the bus has been taken by another master. | | | | | | [Setting conditions] | | | | | | <ul> <li>Different values for the internal SDA signal and SDA pin</li> </ul> | | | | | | on a rising edge of SCL in master transmit mode | | | | | | <ul> <li>The SDA pin being at the high level in master mode</li> </ul> | | | | | | while a start condition is detected | | | | | | [Clearing condition] | | | | | | <ul> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | • I<sup>2</sup>C bus transmit data register\_0 (ICDRT\_0) Address: H'FFFD5E Function: ICDRT is an 8-bit readable/writable register that stores the transmit data. When ICDRT detects the space in the I<sup>2</sup>C bus shift register (ICDRS), it transfers the transmit data which is written in ICDRT to ICDRS and starts transferring data. When the next transfer data is written to ICDRT during transferring data of ICDRS, continuous transfer is possible. The initial value of ICDRT is H'FF. Setting: MR\_ID • I<sup>2</sup>C bus receive data register\_0 (ICDRR\_0) Address: H'FFFD5F Function: ICDRR is an 8-bit register that stores the receive data. When data of one byte is received, ICDRR transfers the received data from ICDRS to ICDRR and the next data can be received. ICDRR is a receive-only register, therefore the CPU cannot be written to this register. The initial value of ICDRR is H'FF. Setting: Undecided ### 5.8.8 Function slave\_transfer 1. Overview Slave-transmission processing which is called from the $I^2C$ bus interface handler. In this case, the interrupt source will be the transmit data empty interrupt for each byte of transmitted data. 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. • I<sup>2</sup>C bus control register A\_0 (ICCRA\_0) Address: H'FFFD58 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|-------------------------| | 4 | TRS | 0 | R/W | Transmit/Receive Select | | | | | | 0: Receive mode | | | | | | 1: Transmit mode | | Bit | • | able register_0 | R/W | Address: H'FFFD5B Function | |-----|----------|-----------------|-----|-------------------------------------------------------------| | | Bit Name | Setting | | | | 7 | TIE | 1 | R/W | Transmit Interrupt Enable | | | | | | Enables or disables the transmit data empty interrupt | | | | | | (TXI) when the TDRE bit in ICSR is set to 1. | | | | | | 0: Disables the transmit data empty interrupt request | | | | | | (TXI). | | | | | | 1: Enables the transmit data empty interrupt request (TXI). | | 6 | TEIE | 0 | R/W | Transmit End Interrupt Enable | | | | | | Enables or disables the transmit end interrupt (TEI) at | | | | | | the rising of the ninth clock while the TDRE bit in ICSR | | | | | | is 1. TEI can be canceled by clearing the TEND bit or | | | | | | the TEIE bit to 0. | | | | | | 0: Disables the transmit end interrupt request (TEI). | | | | | | 1: Enables the transmit end interrupt request (TEI). | | • I <sup>2</sup> C | bus status regis | ter_0 (ICSR_0) | | Address: H'FFFD5C | |--------------------|------------------|----------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 7 | TDRE | 0 | R/W | Transmit Data Register Empty [Setting condition] Transferring of data from ICDRT to ICDRS and having ICDRT empty. Setting of TRS. Issuing of a start condition (including retransmission). Transition from the receive mode to the transmit mode has been made in the slave mode. [Clearing conditions] Writing of 0 in TDRE after reading it as 1 Writing of data in ICDRT. | | 6 | TEND | 0 | R/W | Transmit End [Setting conditions] Rising of the ninth clock of SCL while the TDRE flag is 1 [Clearing conditions] Writing 0 in TEND after reading it as 1 Writing of data in ICDRT | | 4 | NACKF | 0 | R/W | No Acknowledge Detection Flag [Setting condition] Detection of no acknowledge from the receive device in transmission while the ACKE bit in ICIER is 1 [Clearing condition] Writing of 0 in NACKF after reading it as 1 | • I<sup>2</sup>C bus transmit data register\_0 (ICDRT\_0) Address: H'FFFD5E Function: ICDRT is an 8-bit readable/writable register that stores the transmit data. When ICDRT detects the space in the I<sup>2</sup>C bus shift register (ICDRS), it transfers the transmit data which is written in ICDRT to ICDRS and starts transferring data. When the next transfer data is written to ICDRT during transferring data of ICDRS, continuous transfer is possible. The initial value of ICDRT is H'FF. Setting: SRcv\_dt[st\_cnt] • I<sup>2</sup>C bus receive data register\_0 (ICDRR\_0) Address: H'FFFD5F Function: ICDRR is an 8-bit register that stores the receive data. When data of one byte is received, ICDRR transfers the received data from ICDRS to ICDRR and the next data can be received. ICDRR is a receive-only register, therefore the CPU cannot be written to this register. The initial value of ICDRR is H'FF. Setting: Undecided ### 5.8.9 Function slave\_receive 1. Overview Slave-reception processing which is called by the I<sup>2</sup>C bus interface interrupt handler. In this case, the interrupt source will be the receive data full interrupt for each byte of received data. 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. • I<sup>2</sup>C interrupt enable register\_0 (ICIER\_0) Address: H'FFFD58 **Bit Name** R/W **Function** Bit Setting 0 **ACKBT** R/W 0 Transmit Acknowledge Specifies the bit to be sent at the acknowledge timing in receive mode. 0: 0 is output at acknowledge timing. 1: 1 is output at acknowledge timing. • I<sup>2</sup>C bus receive data register\_0 (ICDRR\_0) Address: H'FFFD5F Function: ICDRR is an 8-bit register that stores the receive data. When data of one byte is received, ICDRR transfers the received data from ICDRS to ICDRR and the next data can be received. ICDRR is a receive-only register, therefore the CPU cannot be written to this register. The initial value of ICDRR is H'FF. Setting: Undecided # **Website and Support** Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a> Inquiries http://www.renesas.com/inquiry csc@renesas.com ## **Revision Record** | | | Description | | | |------|-----------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--| | Rev. | Date | Page | Summary | | | 1.00 | Jan.31.07 | _ | First edition issued | | | 2.00 | Sep.25.07 | 2, 3, 10 to<br>12, 16, 17,<br>19, 21 to<br>23, 26, 31,<br>35 to 39,<br>41, 45, 49,<br>51, 56,<br>and 59 | Corrections on content and program source due to an additional item, idle mode | | | | | | | | | | | | | | ### Notes regarding these materials - 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document. - 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples. - 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations. - 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com) - 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document. - 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products. - 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above. - 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: - (1) artificial life support devices or systems - (2) surgical implantations - (3) healthcare intervention (e.g., excision, administration of medication, etc.) - (4) any other purposes that pose a direct threat to human life - Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications. - 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges. - 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment. - 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas. - 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries. © 2007. Renesas Technology Corp., All rights reserved.