

RL78/G13

A/D Converter (SNOOZE Mode) CC-RL

R01AN2804EJ0100 Rev. 1.00 Apr. 16, 2015

### Introduction

This application note describes how to use the low power consumption setting which uses the SNOOZE mode of A/D conversion. By using the SNOOZE mode, this sample program performs A/D conversion without starting the CPU. The converted values are stored in the RL78/G13's internal RAM and the latest 10 A/D conversion values are retained.

# **Target Device**

RL78/G13

When applying the sample program covered in this application note to another microcomputer, modify the program according to the specifications for the target microcomputer and conduct an extensive evaluation of the modified program.

# **Contents**

| 1.  | Specification                                        | 3  |
|-----|------------------------------------------------------|----|
| 2.  | Operation Check Conditions                           | 5  |
| 3.  | Related Application Notes                            | 5  |
| 4.  | Description of the Hardware                          | 6  |
| 4.1 | Hardware Configuration Example                       | 6  |
| 4.2 | List of Pins to be Used                              | 6  |
| 5.  | Description of the Software                          | 7  |
| 5.1 | Operation Outline                                    | 7  |
| 5.2 | List of Option Byte Settings                         | 8  |
| 5.3 | List of Constants                                    | 8  |
| 5.4 | List of Variables                                    | 8  |
| 5.5 | List of Functions                                    | 9  |
| 5.6 | Function Specifications                              | g  |
| 5.7 | Flowcharts                                           | 12 |
| 5.7 | .1 Initialization Function                           | 13 |
| 5.7 | .2 System Initialization Function                    | 14 |
| 5.7 | .3 I/O Port Setup                                    | 15 |
| 5.7 | .4 CPU Clock Setup                                   | 17 |
| 5.7 | .5 A/D Converter Setup                               | 18 |
| 5.7 | .6 Real-Time Clock Setup                             | 26 |
| 5.7 | .7 Main Processing                                   | 29 |
| 5.7 | .8 Starting A/D Converter and RTC                    | 31 |
| 5.7 | .9 Enabling A/D Voltage Comparator                   | 34 |
| 5.7 | .10 Starting to Wait A/D Conversion Trigger          | 35 |
| 5.7 | .11 Starting Real-Time Clock                         | 37 |
| 5.7 | .12 Starting SNOOZE Mode Function of A/D Conversion  | 39 |
| 5.7 | .13 Stopping SNOOZE Mode Function of A/D Conversion  | 40 |
| 5.7 | .14 Obtaining A/D Conversion Results                 | 41 |
| 6.  | Sample Code                                          | 42 |
| 7.  | Documents for Reference                              | 42 |
| Rev | ision Record                                         | 43 |
| Gan | eral Precautions in the Handling of MPU/MCU Products | 44 |

# 1. Specification

This application note provides examples of using the SNOOZE mode of the A/D converter. The A/D conversion trigger is set to "Hardware trigger (real-time clock interrupt signal)," the SNOOZE mode of the A/D converter is specified as "Use the SNOOZE mode function," and the A/D conversion standby status is set. Then, the STOP instruction is executed. When a hardware trigger is detected in the STOP mode, the A/D conversion starts in the SNOOZE mode.

Subsequently, the conversion result is subjected to data conversion (shifting the data by six bits to the right) and the result is stored in the RL78/G13's internal RAM. Table 1.1 lists the peripheral function to be used and its use. Figure 1.1 shows the outline of the SNOOZE mode operation of the A/D converter. The numbers in Figure 1.1 correspond to those in section 5.1, Operation Outline.

Table 1.1 Peripheral Function to be Used and its Use

| Peripheral Function | Use                                                    |  |  |
|---------------------|--------------------------------------------------------|--|--|
| A/D converter       | Converts the level of the analog signal input from the |  |  |
|                     | P20/ANI0 pin.                                          |  |  |



Figure 1.1 Outline of SNOOZE Operation of A/D Converter

Remark For (5) to (9) in Figure 1.1, refer to section 5.1, Operation Outline.

# 2. Operation Check Conditions

The sample code contained in this application note has been checked under the conditions listed in the table below.

**Table 2.1 Operation Check Conditions** 

| Item                                | Description                                                                        |  |  |  |  |
|-------------------------------------|------------------------------------------------------------------------------------|--|--|--|--|
| Microcontroller used                | RL78/G13 (R5F100LEA)                                                               |  |  |  |  |
| Operating frequency                 | High-speed on-chip oscillator clock: 32 MHz                                        |  |  |  |  |
|                                     | CPU/peripheral hardware clock: 32 MHz                                              |  |  |  |  |
| Operating voltage                   | 5.0 V (Operation is possible over a voltage range of 3.8 V to 5.5 V.)              |  |  |  |  |
|                                     | LVD operation (V <sub>LVD</sub> ): Reset mode which uses 3.75 V (3.68 V to 3.82 V) |  |  |  |  |
| Integrated development              | CS + V3.01.00 from Renesas Electronics Corp.                                       |  |  |  |  |
| environment (CS+)                   |                                                                                    |  |  |  |  |
| C compiler (CS+)                    | CC-RL V1.01.00 from Renesas Electronics Corp.                                      |  |  |  |  |
| Integrated development              | e <sup>2</sup> studio V4.0.0.26 from Renesas Electronics Corp.                     |  |  |  |  |
| environment (e <sup>2</sup> studio) |                                                                                    |  |  |  |  |
| C compiler (e <sup>2</sup> studio)  | CC-RL V1.01.00 from Renesas Electronics Corp.                                      |  |  |  |  |
| Board to be used                    | RSK for RL78/G13 CPU board (R0K5010RLC010BR)                                       |  |  |  |  |

# 3. Related Application Notes

The application notes that are related to this application note are listed below for reference.

RL78/G13 Initialization (R01AN2575E) Application Note

RL78/G13 A/D Converter (Software Trigger and Sequential Conversion Modes) (R01AN2581E) Application Note

# 4. Description of the Hardware

### 4.1 Hardware Configuration Example

Figure 4.1 shows hardware that is used for this application note.



Figure 4.1 Hardware Configuration Example

- Cautions 1 The purpose of this circuit is only to provide the connection outline and the circuit is simplified accordingly. When designing and implementing an actual circuit, provide proper pin treatment and make sure that the hardware's electrical specifications are met (connect the input-dedicated ports separately to  $V_{DD}$  or  $V_{SS}$  via a resistor).
  - 2 Connect any pins whose name begins with  $EV_{SS}$  to  $V_{SS}$  and any pins whose name begins with  $EV_{DD}$  to  $V_{DD}$ , respectively.
  - 3  $V_{DD}$  must be held at not lower than the reset release voltage  $(V_{LVD})$  that is specified as LVD.

#### 4.2 List of Pins to be Used

Table 4.1 lists the pin to be used and its function.

Table 4.1 Pin to be Used and its Function

| Pin Name       | I/O | Function                        |
|----------------|-----|---------------------------------|
| P20/ANI0 Input |     | A/D converter analog input port |

### 5. Description of the Software

### 5.1 Operation Outline

This sample code, which uses the SNOOZE mode of the A/D converter, performs A/D conversion on the analog voltage that is input to pin ANI0 by the input of a hardware trigger in the STOP mode. It waits the generation of A/D conversion end interrupts. After A/D conversion is completed, the sample code shifts the result of A/D conversion by six bits to the right and places the result in the internal RAM of the RL78/G13.

The bottom in Figure 1.1 describes the timing when the processing below is performed.

(1) Initialize the A/D converter.

<Setup conditions>

- Pin P20/ANI0 is used for the analog input.
- A/D conversion channel selection mode is set to select mode.
- A/D conversion operation mode is set to one-shot conversion mode.
- A/D conversion is started using the hardware trigger.
- The real-time clock signal is used for the hardware trigger signal.
- The A/D conversion end interrupt (INTAD) is used.
- (2) Initialize the RTC (used as a hardware trigger)
- <Setup conditions>
- The constant-period interrupt is used for the RTC once per second.
- (3) After initialization is completed, the ADCE bit in the ADM0 register is set to 1 (A/D conversion standby).
- (4) The RTCE bit in the RTCC0 register is set to 1 (Starts counter operation) and the RTCMK bit in the MK1H register is set to 1 (RTC interrupt servicing disabled).
- (5) The AWC bit is set to 1 and the SNOOZE mode is set.
- (6) After entering the STOP mode, the sample code waits a hardware trigger.
- (7) When a hardware trigger is input, A/D conversion starts.
- (8) After completing the A/D conversion of the voltage input from pin ANIO, the A/D converter transfers the result of A/D conversion to the ADCR register and generates an A/D conversion end interrupt.
- (9) When the A/D conversion end interrupt is generated, the A/D converter makes a transition from the SNOOZE mode to the normal operation mode and the AWC bit in the ADM2 register is set to 0. Subsequently, the sample code reads the result of A/D conversion from the ADCR register, shifts the result by six bits to the right, and stores the shifted data in the internal RAM of the RL78/G13.
- (10) The sample code returns to step (5) to enter the SNOOZE mode again.

Caution Refer to RL78/G13 User's Manual for notes on device use.

# 5.2 List of Option Byte Settings

Table 5.1 summarizes the settings of the option bytes.

Table 5.1 Option Byte Settings

| Address       | Value     | Description                                            |
|---------------|-----------|--------------------------------------------------------|
| 000C0H/010C0H | 11101111B | Disables the watchdog timer.                           |
|               |           | (Stops counting after the release of the reset state.) |
| 000C1H/010C1H | 01010011B | LVD reset mode, 3.75 V (3.68 to 3.82 V)                |
| 000C2H/010C2H | 11101000B | HS mode HOCO: 32 MHz                                   |
| 000C3H/010C3H | 10000100B | Enables the on-chip debugger.                          |
|               |           | Erases data of flash memory in case of failures in     |
|               |           | authenticating on-chip debug security ID.              |

# 5.3 List of Constants

Table 5.2 lists the constant that is used in this sample program

Table 5.2 Constants for the Sample Program

| Constant   | Value | Description                                        |
|------------|-------|----------------------------------------------------|
| MAX_BUFFER | AH    | Number of buffers to retain A/D conversion results |

# 5.4 List of Variables

Table 5.3 lists the global variables that are used by this sample program.

Table 5.3 Global Variables

| Type Variable Name |                                 | Description                                 | Function Used |  |
|--------------------|---------------------------------|---------------------------------------------|---------------|--|
| uint8_t            | g_buffer_count                  | Number of buffer to be used                 | main ()       |  |
| unsigned short     | g_result_buffer<br>[MAX_BUFFER] | Area for storing the A/D conversion results | main ()       |  |

#### 5.5 List of Functions

Table 5.4 lists the functions that are used by this sample program.

#### Table 5.4 Functions

| Function Name         | Outline                                                     |
|-----------------------|-------------------------------------------------------------|
| R_ADC_Create          | Sets the A/D converter.                                     |
| R_ADC_Set_OperationOn | Enables the A/D voltage comparator.                         |
| R_ADC_Start           | Starts waiting an A/D conversion trigger.                   |
| R_ADC_Get_Result      | Obtains A/D conversion results.                             |
| R_ADC_Set_SnoozeOn    | Starts the SNOOZE mode function of A/D conversion.          |
| R_ADC_Set_SnoozeOff   | Stops the SNOOZE mode function of A/D conversion.           |
| R_RTC_Create          | Sets the real-time clock.                                   |
| R_RTC_Start           | Starts the real-time clock.                                 |
| R_MAIN_UserInit       | Performs processing for starting the A/D converter and RTC. |

# 5.6 Function Specifications

This section describes the specifications for the functions that are used in the sample code.

#### [Function Name] R\_ADC\_Create

Synopsis Sets the A/D converter.

Header r\_cg\_adc.h

Declaration void R\_ADC\_Create (void)

Explanation Enables the clock supply to the A/D converter (ADCEN = 1) and makes the settings related to

A/D conversion as follows.

Priority level of conversion end interrupt: 3 (ADPR0 = 1, ADPR1 = 1) Conversion time of A/D converter: About 3  $\mu$ s (FR2 to FR0 = 101B)

Channel selection mode: Select mode (ADMD = 0)

Trigger mode: Hardware trigger wait mode (ADTMD1 and ADTMD0 = 11B)

Operation mode: One-shot conversion mode (ADSCM = 1)

Hardware trigger signal to be used: RTC interrupt signal (ADTRS1 and ADTRS0 = 10B)

Resolution: 10-bit resolution (ADTYP = 0)

+ side reference voltage source:  $V_{DD}$  (ADREFP1 and ADREF0 = 00B)

- side reference voltage source:  $V_{SS}$  (ADREFM = 0)

Upper limit of conversion result comparison: 255 (ADUL = FFH)
Lower limit of conversion result comparison: 0 (ADLL = 00H)
Analog input channel: ANI0 (ADS4 to ADS0 = 00000B, ADISS = 0)

Arguments None Return value None Remarks None

#### [Function Name] R\_ADC\_Set\_OperationOn

Synopsis Enables the A/D voltage comparator.

Header r\_cg\_adc.h

Declaration void R\_ADC\_Set\_OperationOn(void)

Explanation Enables the A/D comparator (ADCE = 1).

Arguments None
Return value None
Remarks None

[Function Name] R\_ADC\_Start

Synopsis Starts waiting an A/D conversion trigger.

Header r cg adc.h

Declaration void R\_ADC\_Start (void)

Explanation Clears the A/D conversion end interrupt flag (ADIF = 0), enables the A/D conversion end

interrupt (ADMK = 0), and then starts controlling the RTC (RTCE = 1).

Arguments None
Return value None
Remarks None

[Function Name] R\_ADC\_Get\_Result

Synopsis Obtains A/D conversion results.

Header r\_cg\_adc.h

Declaration void R ADC Get Result(uint16 t \*buffer)

Explanation Shifts the A/D conversion results 6 bits to the right and stores the results in the area

designated by the argument.

Arguments buffer Address of the area for storing the A/D conversion

results

Return value None Remarks None

[Function Name] R\_ADC\_Set\_SnoozeOn

Synopsis Starts the SNOOZE mode function of A/D conversion.

Header r\_cg\_adc.h

Declaration void R\_ADC\_Set\_SnoozeOn(void)

Explanation Uses the SNOOZE mode function of A/D conversion (AWC = 1).

Arguments None
Return value None
Remarks None

[Function Name] R\_ADC\_Set\_SnoozeOff

Synopsis Stops the SNOOZE mode function of A/D conversion.

Header r\_cg\_adc.h

Declaration void R\_ADC\_Set\_SnoozeOff(void)

Explanation Stops the SNOOZE mode function of A/D conversion (AWC = 0).

Arguments None
Return value None
Remarks None

[Function Name] R\_RTC\_Create

Synopsis Sets the real-time clock.

Header R\_cg\_rtc.h

Declaration void R\_RTC\_Create (void)

Explanation Starts the input clock supply to the RTC (RTCEN = 1), sets the RTC interrupt priority level to 3

(RTCPR1 = 1, RTCPR0 = 1), and sets the generation period of the RTC interrupt to once per

second (CT2 to CT0 = 010B).

Arguments None
Return value None
Remarks None

#### [Function Name] R\_RTC\_Start

Synopsis Starts the real-time clock.

Header R\_cg\_rtc.h

Declaration void R\_RTC\_Start(void)

Explanation Clears the RTC interrupt request flag (RTCIF = 0), enables the RTC interrupt servicing

(RTCMK = 0), and then starts the real-time clock (RTCE = 1).

Arguments None
Return value None
Remarks None

#### [Function Name] R\_MAIN\_UserInit

Synopsis Performs processing for starting the A/D converter and RTC.

Header R\_cg\_rtc.h

Declaration void R\_MAIN\_UserInit (void)

Explanation Calls R\_ADC\_Set\_OperationOn. Calls R\_ADC\_Start after the stabilization time of the A/D

voltage comparator has elapsed. Starts the A/D converter. Then, calls R\_RTC\_Start to start the RTC. After the start of the RTC, performs processing below for making a transition to the

HALT/STOP mode. Sets RWAIT to 1.

Performs polling until RWST is set to 1.

Sets RWAIT to 0.

Performs polling until RWST is set to 0.

Then, disable the RTC interrupt servicing (RTCMK = 1).

Arguments None Return value None Remarks None

# 5.7 Flowcharts

Figure 5.1 shows the overall flow of the sample program described in this application note.



Figure 5.1 Overall Flow

# 5.7.1 Initialization Function

Figure 5.2 shows the flowchart for the initialization function.



Figure 5.2 Initialization Function

# 5.7.2 System Initialization Function

Figure 5.3 shows the flowchart for the system initialization function.



Figure 5.3 System Initialization Function

# 5.7.3 I/O Port Setup

Figure 5.4 shows the flowchart for setting up the I/O port.



Figure 5.4 I/O Port Setup

Note Refer to the section entitled "Flowcharts" in RL78/G13 Initialization Application Note (R01AN2575E) for the configuration of the unused ports.

Caution Provide proper treatment for unused pins so that their electrical specifications are observed. Connect each of any unused input-only ports to  $V_{DD}$  or  $V_{SS}$  via separate resistors.

Setting up the channel to be used for A/D conversion

- A/D port configuration register (ADPC)
  Switches between A/D converter analog input and port digital I/O.
- Port mode register 2 (PM2)
  Selects the I/O mode of the LED lighting control port and output latch.

### Symbol: ADPC

| 7 | 6 | 5 | 4 | 3     | 2     | 1     | 0     |
|---|---|---|---|-------|-------|-------|-------|
| 0 | 0 | 0 | 0 | ADPC3 | ADPC2 | ADPC1 | ADPC0 |
| 0 | 0 | 0 | 0 | 0     | 0     | 1     | 0     |

### Bits 3 to 0

| ADPC3 | ADPC2 | ADPC1 | ADPC0 | Available Analog Input |
|-------|-------|-------|-------|------------------------|
| 0     | 0     | 0     | 0     | ANI0 to ANI14          |
| 0     | 0     | 0     | 1     | None                   |
| 0     | 0     | 1     | 0     | ANI0                   |
| 0     | 0     | 1     | 1     | ANI0 to ANI1           |
| 0     | 1     | 0     | 0     | ANI0 to ANI2           |
| 0     | 1     | 0     | 1     | ANI0 to ANI3           |
| 0     | 1     | 1     | 0     | ANI0 to ANI4           |
| 0     | 1     | 1     | 1     | ANI0 to ANI5           |
| 1     | 0     | 0     | 0     | ANI0 to ANI6           |
| 1     | 0     | 0     | 1     | ANI0 to ANI7           |
| 1     | 0     | 1     | 0     | ANI0 to ANI8           |
| 1     | 0     | 1     | 1     | ANI0 to ANI9           |
| 1     | 1     | 0     | 0     | ANI0 to ANI10          |
| 1     | 1     | 0     | 1     | ANI0 to ANI11          |
| 1     | 1     | 1     | 0     | ANI0 to ANI12          |
| 1     | 1     | 1     | 1     | ANI0 to ANI13          |

# Symbol: PM2

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| PM27 | PM26 | PM25 | PM24 | PM23 | PM22 | PM21 | PM20 |
| Х    | х    | х    | х    | Х    | Х    | Х    | 1    |

### Bit 0

| PM20 | PM20 pin I/O mode selection    |  |  |  |  |
|------|--------------------------------|--|--|--|--|
| 0    | Output mode (output buffer on) |  |  |  |  |
| 1    | Input mode (output buffer off) |  |  |  |  |

# 5.7.4 CPU Clock Setup

Figure 5.5 shows the flowchart for setting up the CPU clock.



Figure 5.5 CPU Clock Setup

Caution For details on the procedure for setting up the CPU clock (R\_CGC\_Create ()), refer to the section entitled "Flowcharts" in RL78/G13 Initialization Application Note (R01AN2575E).

### 5.7.5 A/D Converter Setup

Figure 5.6 shows the flowchart for setting up the A/D converter.



Figure 5.6 A/D Converter Setup

Starting the supply of clock to the A/D converter

• Peripheral enable register 0 (PER0) Starts the supply of the clock to the A/D converter.

Symbol: PER0

| 7     | 6       | 5     | 4       | 3      | 2      | 1      | 0      |
|-------|---------|-------|---------|--------|--------|--------|--------|
| RTCEN | IICA1EN | ADCEN | IICA0EN | SAU1EN | SAU0EN | TAU1EN | TAU0EN |
| Х     | х       | 1     | х       | Х      | Х      | Х      | Х      |

#### Bit 5

| 1     | Enables input clock supply.                 |  |  |  |
|-------|---------------------------------------------|--|--|--|
| 0     | Stops input clock supply.                   |  |  |  |
| ADCEN | Control of A/D converter input clock supply |  |  |  |

Setting up the A/D conversion time and operation mode

• A/D converter mode register 0 (ADM0) Controls the A/D conversion operation. Specifies the A/D conversion channel selection mode.

# Symbol: ADM0

| 7    | 6    | 5   | 4   | 3   | 2   | 1   | 0    |
|------|------|-----|-----|-----|-----|-----|------|
| ADCS | ADMD | FR2 | FR1 | FR0 | LV1 | LV0 | ADCE |
| Х    | 0    | 1   | 0   | 1   | 0   | 0   | х    |

#### Bit 6

| ADMD | Specification of the A/D conversion channel selection mode |
|------|------------------------------------------------------------|
| 0    | Select mode                                                |
| 1    | Scan mode                                                  |

#### Bits 5 to 1

| ADM0 |     |     |     |     | Mode     |                             | Conversion                  |                             |                              |                              |                          |
|------|-----|-----|-----|-----|----------|-----------------------------|-----------------------------|-----------------------------|------------------------------|------------------------------|--------------------------|
| FR2  | FR1 | FR0 | LV1 | LV2 |          | f <sub>CLK</sub> =<br>1 MHz | f <sub>CLK</sub> =<br>4 MHz | f <sub>CLK</sub> =<br>8 MHz | f <sub>CLK</sub> =<br>16 MHz | f <sub>CLK</sub> =<br>32 MHz | clock (f <sub>AD</sub> ) |
| 0    | 0   | 0   | 0   | 0   | Normal   | Setting                     | Setting                     | Setting                     | 108 µs                       | 54 µs                        | f <sub>CLK</sub> /64     |
| U    | U   | U   |     |     | 1        | prohibited                  | prohibited                  | prohibited                  |                              |                              |                          |
| 0    | 0   | 1   |     |     |          |                             |                             | 108 µs                      | 54 µs                        | 27 µs                        | $f_{CLK}/32$             |
| 0    | 1   | 0   |     |     |          |                             | 108 μs                      | 54 µs                       | 27 µs                        | 13.5 µs                      | f <sub>CLK</sub> /16     |
| 0    | 1   | 1   |     |     |          |                             | 54 µs                       | 27 µs                       | 13.5 µs                      | 6.75 µs                      | f <sub>CLK</sub> /8      |
| 1    | 0   | 0   |     |     |          |                             | 40.5 µs                     | 20.25 μs                    | 10.125 μs                    | 5.0625 µs                    | f <sub>CLK</sub> /6      |
| 1    | 0   | 1   |     |     |          | 135 µs                      | 33.75 µs                    | 16.875 μs                   | 8.4375 µs                    | 4.21875                      | f <sub>CLK</sub> /5      |
| l '  | ١   | '   |     |     |          |                             |                             |                             |                              | μS                           |                          |
| 1    | 1   | 0   |     |     |          | 108 µs                      | 27 µs                       | 13.5 µs                     | 6.75 µs                      | 3.375 µs                     | f <sub>CLK</sub> /4      |
| 1    | 1   | 1   |     |     |          | 54 µs                       | 13.5 µs                     | 6.75 µs                     | 3.375 µs                     | Setting                      | f <sub>CLK</sub> /2      |
| ı    | 1   | ı   |     |     |          |                             |                             |                             |                              | prohibited                   |                          |
| 0    | 0   | 0   | 0   | 1   | Normal 2 | Setting                     | Setting                     | Setting                     | 100 µs                       | 50 μs                        | f <sub>CLK</sub> /64     |
| U    | 0   | 0   |     |     |          | prohibited                  | prohibited                  | prohibited                  |                              |                              |                          |
| 0    | 0   | 1   |     |     |          |                             |                             | 100 µs                      | 50 µs                        | 25 µs                        | f <sub>CLK</sub> /32     |
| 0    | 1   | 0   |     |     |          |                             | 100 μs                      | 50 µs                       | 25 µs                        | 12.5 µs                      | f <sub>CLK</sub> /16     |
| 0    | 1   | 1   |     |     |          |                             | 50 μs                       | 25 µs                       | 12.5 µs                      | 6.25 µs                      | f <sub>CLK</sub> /8      |
| 1    | 0   | 0   |     |     |          |                             | 37.5 µs                     | 18.75 μs                    | 9.375 μs                     | 4.6875 μs                    | f <sub>CLK</sub> /6      |
| 1    | 0   | 1   |     |     |          | 125 µs                      | 31.25 µs                    | 15.625 μs                   | 7.8125 µs                    | 3.90625 µs                   | f <sub>CLK</sub> /5      |
| 1    | 1   | 0   |     |     |          | 100 µs                      | 25 µs                       | 12.5 µs                     | 6.25 µs                      | 3.125 µs                     | f <sub>CLK</sub> /4      |
| 1    | 1   | 1   |     |     |          | 50 μs                       | 12.5 µs                     | 6.25 µs                     | 3.125 µs                     | Setting prohibited           | f <sub>CLK</sub> /2      |

Setting up the A/D conversion trigger mode

• A/D converter mode register 1 (ADM1) Selects the A/D conversion trigger mode. Selects the A/D conversion mode. Selects the hardware trigger signal.

### Symbol: ADM1

| 7      | 6      | 5     | 4 | 3 | 2 | 1      | 0      |
|--------|--------|-------|---|---|---|--------|--------|
| ADTMD1 | ADTMD0 | ADSCM | 0 | 0 | 0 | ADTRS1 | ADTRS0 |
| 1      | 1      | 1     | х | х | х | 1      | 0      |

#### Bits 7 and 6

| ADTMD1 | ADTMD0 | Selection of the A/D conversion trigger mode |
|--------|--------|----------------------------------------------|
| 0      | Х      | Software trigger mode                        |
| 1      | 0      | Hardware trigger no-wait mode                |
| 1      | 1      | Hardware trigger wait mode                   |

### Bit 5

| ADSCM | Specification of the A/D conversion mode |  |  |  |
|-------|------------------------------------------|--|--|--|
| 0     | equential conversion mode                |  |  |  |
| 1     | One-shot conversion mode                 |  |  |  |

### Bits 1 and 0

| ADTRS1 | ADTRS0 | Selection of the hardware trigger signal                            |
|--------|--------|---------------------------------------------------------------------|
| 0      | 0      | End of timer channel 01 count or capture interrupt signal (INTTM01) |
| 0      | 1      | Setting prohibited                                                  |
| 1      | 0      | Real-time clock interrupt signal (INTRTC)                           |
| 1      | 1      | 12-bit interval timer interrupt signal (INTIT)                      |

Setting up the reference voltage source

• A/D converter mode register 2 (ADM2)

Selects the + side reference voltage source of the A/D converter.

Selects the – side reference voltage source of the A/D converter.

Checks the upper limit and lower limit conversion result values.

Sets up the SNOOZE mode.

Sets up the A/D conversion resolution.

#### Symbol: ADM2

| 0       | 0       | 0      | х | 0     | 0   | 0 | 0     |
|---------|---------|--------|---|-------|-----|---|-------|
| ADREFP1 | ADREFP0 | ADREFM | 0 | ADRCK | AWC | 0 | ADYTP |
| 7       | 6       | 5      | 4 | 3     | 2   | 1 | 0     |

#### Bits 7 and 6

| ADREFP1 | ADREFP0 | Selection of the + side reference voltage source of the A/D converter |
|---------|---------|-----------------------------------------------------------------------|
| 0       | 0       | Supplied from V <sub>DD</sub>                                         |
| 0       | 1       | Supplied from P20/AV <sub>REFP</sub> /ANI0                            |
| 1       | 0       | Supplied from the internal reference voltage (1.45 V)                 |
| 1       | 1       | Setting prohibited                                                    |

#### Bit 5

| ADREFM | Selection of the – side reference voltage source of the A/D converter |
|--------|-----------------------------------------------------------------------|
| 0      | Supplied from V <sub>SS</sub>                                         |
| 1      | Supplied from P21/AV <sub>REFM</sub> /ANI1                            |

### Bit 3

| ADRCK | Checking the upper limit and lower limit conversion result values                                                                    |  |  |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|       | The interrupt signal (INTAD) is output when the ADLL register ≤ the ADCR register ≤ the ADUL register.                               |  |  |  |  |  |
| 1     | The interrupt signal (INTAD) is output when the ADCR register < the ADLL register (AREA 2) or the ADUL register < the ADCR register. |  |  |  |  |  |

#### Bit 2

| AWC | Specification of the SNOOZE mode     |  |  |  |  |  |
|-----|--------------------------------------|--|--|--|--|--|
| 0   | Do not use the SNOOZE mode function. |  |  |  |  |  |
| 1   | Use the SNOOZE mode function.        |  |  |  |  |  |

# Bit 0

|   | ADTYP | Selection of the A/D conversion resolution |
|---|-------|--------------------------------------------|
|   | 0     | 10-bit resolution                          |
| Г | 1     | 8-bit resolution                           |

Setting up the conversion result comparison upper limit/lower limit

- Conversion result comparison upper limit setting register (ADUL)
- Conversion result comparison lower limit setting register (ADLL) Sets up the conversion result comparison upper- and lower-limit values.

Symbol: ADUL

|   | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---|-------|-------|-------|-------|-------|-------|-------|-------|
|   | ADUL7 | ADUL6 | ADUL5 | ADUL4 | ADUL3 | ADUL2 | ADUL1 | ADUL0 |
| I | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |

Symbol: ADLL

| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| ADLL7 | ADLL6 | ADLL5 | ADLL4 | ADLL3 | ADLL2 | ADLL1 | ADLL0 |
| 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

### Specifying the input channel

Analog input channel specification register (ADS)
 Specifies the input channel for the analog voltage to be subjected to A/D conversion.

Symbol: ADS

| 7     | 6 | 5 | 4    | 3    | 2    | 1    | 0    |
|-------|---|---|------|------|------|------|------|
| ADISS | 0 | 0 | ADS4 | ADS3 | ADS2 | ADS1 | ADS0 |
| 0     | х | х | 0    | 0    | 0    | 0    | 0    |

### Bits 7 and 4 to 0

| ADISS | ADS4 | ADS3      | ADS2     | ADS1 | ADS0 | Analog input channel | Input source                               |
|-------|------|-----------|----------|------|------|----------------------|--------------------------------------------|
| 0     | 0    | 0         | 0        | 0    | 0    | ANI0                 | P20/ANI0 pin/AV <sub>REFP</sub> pin        |
| 0     | 0    | 0         | 0        | 0    | 1    | ANI1                 | P21/ANI1 pin/AV <sub>REFM</sub> pin        |
| 0     | 0    | 0         | 0        | 1    | 0    | ANI2                 | P22/ANI2 pin                               |
| 0     | 0    | 0         | 0        | 1    | 1    | ANI3                 | P23/ANI3 pin                               |
| 0     | 0    | 0         | 1        | 0    | 0    | ANI4                 | P24/ANI4 pin                               |
| 0     | 0    | 0         | 1        | 0    | 1    | ANI5                 | P25/ANI5 pin                               |
| 0     | 0    | 0         | 1        | 1    | 0    | ANI6                 | P26/ANI6 pin                               |
| 0     | 0    | 0         | 1        | 1    | 1    | ANI7                 | P27/ANI7 pin                               |
| 0     | 0    | 1         | 0        | 0    | 0    | ANI8                 | P150/ANI8 pin                              |
| 0     | 0    | 1         | 0        | 0    | 1    | ANI9                 | P151/ANI9 pin                              |
| 0     | 0    | 1         | 0        | 1    | 0    | ANI10                | P152/ANI10 pin                             |
| 0     | 0    | 1         | 0        | 1    | 1    | ANI11                | P153/ANI11 pin                             |
| 0     | 0    | 1         | 1        | 0    | 0    | ANI12                | P154/ANI12 pin                             |
| 0     | 0    | 1         | 1        | 0    | 1    | ANI13                | P155/ANI13 pin                             |
| 0     | 0    | 1         | 1        | 1    | 0    | ANI14                | P156/ANI14 pin                             |
| 0     | 0    | 1         | 1        | 1    | 1    | Setting prohibit     | ed                                         |
| 0     | 1    | 0         | 0        | 0    | 0    | ANI16                | P03/ANI16 pin Note 1                       |
| 0     | 1    | 0         | 0        | 0    | 1    | ANI17                | P02/ANI17 pin Note 2                       |
| 0     | 1    | 0         | 0        | 1    | 0    | ANI18                | P147/ANI18 pin                             |
| 0     | 1    | 0         | 0        | 1    | 1    | ANI19                | P120/ANI19 pin                             |
| 0     | 1    | 0         | 1        | 0    | 0    | ANI20                | P100/ANI20 pin                             |
| 0     | 1    | 0         | 1        | 0    | 1    | ANI21                | P37/ANI21 pin                              |
| 0     | 1    | 0         | 1        | 1    | 0    | ANI22                | P36/ANI22 pin                              |
| 0     | 1    | 0         | 1        | 1    | 1    | ANI23                | P35/ANI23 pin                              |
| 0     | 1    | 1         | 0        | 0    | 0    | ANI24                | P117/ANI24 pin                             |
| 0     | 1    | 1         | 0        | 0    | 1    | ANI25                | P116/ANI25 pin                             |
| 0     | 1    | 1         | 0        | 1    | 0    | ANI26                | P115/ANI26 pin                             |
| 0     | 1    | 1         | 0        | 1    | 1    | Setting prohibit     | ed                                         |
| 1     | 0    | 0         | 0        | 0    | 0    | _                    | Temperature sensor output voltage          |
| 1     | 0    | 0         | 0        | 0    | 1    | _                    | Internal reference voltage (1.45 V) Note 3 |
|       |      | Other tha | an above |      |      | Setting prohibit     | ed                                         |

Notes 1 20-, 24-, 25-, 30-, 32-pin products: P01/ANI16 pin

2 20-, 24-, 25-, 30-, 32-pin products: P00/ANI17 pin

3 This setting can be used only in HS (high-speed main) mode.

Setting up A/D conversion end interrupts

- Interrupt request flag register (IF1H) Clears the interrupt request flag.
- Interrupt mask flag register (MK1H) Disables interrupt servicing.

# Symbol: IF1H

| 7      | 6      | 5       | 4       | 3    | 2    | 1     | 0    |
|--------|--------|---------|---------|------|------|-------|------|
|        |        | SRIF3   | STIF3   |      |      |       |      |
| TMIF04 | TMIF13 | CSIIF31 | CSIIF30 | KRIF | ITIF | RTCIF | ADIF |
|        |        | IICIF31 | IICIF30 |      |      |       |      |
| Х      | х      | х       | х       | х    | х    | х     | 0    |

### Bit 0

| ADIF | Interrupt request flag                                   |  |  |  |  |
|------|----------------------------------------------------------|--|--|--|--|
| 0    | lo interrupt request signal is generated                 |  |  |  |  |
| 1    | Interrupt request is generated, interrupt request status |  |  |  |  |

# Symbol: MK1H

| 7      | 6      | 5                | 4                | 3    | 2    | 1     | 0    |
|--------|--------|------------------|------------------|------|------|-------|------|
| TMMK04 | TMMK13 | SRMK3<br>CSIMK31 | STMK3<br>CSIMK30 | KRMK | ITMK | RTCMK | ADMK |
|        |        | IICMK31          | IICMK30          |      |      |       |      |
| х      | Х      | х                | х                | Х    | Х    | Х     | 1    |

### Bit 0

| ADMK | Interrupt servicing control  |
|------|------------------------------|
| 0    | Interrupt servicing enabled  |
| 1    | Interrupt servicing disabled |

# 5.7.6 Real-Time Clock Setup

Figure 5.7 shows the flowchart for setting up the real-time clock.



Figure 5.7 Real-Time Clock Setup

Starting the supply of clock to the real-time clock

• Peripheral enable register 0 (PER0)
Starts the supply of the clock to the real-time clock.

### Symbol: PER0

| 7     | 6       | 5     | 4       | 3      | 2      | 1      | 0      |
|-------|---------|-------|---------|--------|--------|--------|--------|
| RTCEN | IICA1EN | ADCEN | IICA0EN | SAU1EN | SAU0EN | TAU1EN | TAU0EN |
| 1     | х       | х     | х       | х      | х      | х      | х      |

#### Bit 7

| RTCEN | Control of A/D converter input clock supply |
|-------|---------------------------------------------|
| 0     | Stops input clock supply.                   |
| 1     | Enables input clock supply.                 |

Setting up the operation of the real-time clock and interrupt priority level

• Peripheral enable register 0 (RTCC0) Stops the counter operation of the real-time clock. Sets the interrupt period.

### Symbol: RTCC0

|   | 7   | 6 | 5      | 4 | 3    | 2   | 1   | 0   |
|---|-----|---|--------|---|------|-----|-----|-----|
| R | TCE | 0 | RCLOE1 | 0 | AMPM | CT2 | CT1 | CT0 |
|   | 0   | Х | Х      | Х | х    | 0   | 1   | 0   |

#### Bit 7

| RTCE | Control of A/D converter input clock supply |  |  |  |
|------|---------------------------------------------|--|--|--|
| 0    | Stops counter operation.                    |  |  |  |
| 1    | Starts counter operation.                   |  |  |  |

#### Bits 2 to 0

| CT2 | CT1 | CT0 | Constant-period interrupt (INTRTC) selection                                    |
|-----|-----|-----|---------------------------------------------------------------------------------|
| 0   | 0   | 0   | Does not use constant-period interrupt function.                                |
| 0   | 0   | 1   | Once per 0.5 s (synchronized with second count up)                              |
| 0   | 1   | 0   | Once per 1 s (same time as second count up)                                     |
| 0   | 1   | 1   | Once per 1 m (second 00 of every minute)                                        |
| 1   | 0   | 0   | Once per 1 hour (minute 00 and second 00 of every hour)                         |
| 1   | 0   | 1   | Once per 1 day (hour 00, minute 00, and second 00 of every day)                 |
| 1   | 1   | ×   | Once per 1 month (Day 1, hour 00 a.m., minute 00, and second 00 of every month) |

Setting up real-time clock interrupts

- Interrupt request flag register (IF1H) Clears the interrupt request flag.
- Interrupt mask flag register (MK1H) Disables interrupt servicing.

# Symbol: IF1H

| 7      | 6      | 5       | 4       | 3    | 2    | 1     | 0    |
|--------|--------|---------|---------|------|------|-------|------|
|        |        | SRIF3   | STIF3   |      |      |       |      |
| TMIF04 | TMIF13 | CSIIF31 | CSIIF30 | KRIF | ITIF | RTCIF | ADIF |
|        |        | IICIF31 | IICIF30 |      |      |       |      |
| Х      | х      | х       | х       | х    | х    | 0     | х    |

#### Bit 1

| RTCIF | Interrupt request flag                                   |  |  |  |  |
|-------|----------------------------------------------------------|--|--|--|--|
| 0     | No interrupt request signal is generated                 |  |  |  |  |
| 1     | Interrupt request is generated, interrupt request status |  |  |  |  |

# Symbol: MK1H

| 7      | 6      | 5       | 4       | 3    | 2    | 1     | 0    |
|--------|--------|---------|---------|------|------|-------|------|
|        |        | SRMK3   | STMK3   |      |      |       |      |
| TMMK04 | TMMK13 | CSIMK31 | CSIMK30 | KRMK | ITMK | RTCMK | ADMK |
|        |        | IICMK31 | IICMK30 |      |      |       |      |
| Х      | х      | х       | х       | Х    | х    | 1     | Х    |

#### Bit 1

| RTCMK | Interrupt servicing control  |  |  |  |  |  |
|-------|------------------------------|--|--|--|--|--|
| 0     | Interrupt servicing enabled  |  |  |  |  |  |
| 1     | Interrupt servicing disabled |  |  |  |  |  |

# 5.7.7 Main Processing

Figure 5.8 shows the flowchart for the main processing.



Figure 5.8 Main Processing

Setting up interrupt request flags
• Interrupt request flag register (IF1H) Clears the interrupt request flag.

Symbol: IF1H

| 7      | 6      | 5       | 4       | 3    | 2    | 1     | 0    |
|--------|--------|---------|---------|------|------|-------|------|
|        |        | SRIF3   | STIF3   |      |      |       |      |
| TMIF04 | TMIF13 | CSIIF31 | CSIIF30 | KRIF | ITIF | RTCIF | ADIF |
|        |        | IICIF31 | IICIF30 |      |      |       |      |
| Х      | х      | х       | х       | х    | х    | х     | 0    |

### Bit 0

| ADIF | Interrupt request flag                                   |  |  |  |  |
|------|----------------------------------------------------------|--|--|--|--|
| 0    | No interrupt request signal is generated                 |  |  |  |  |
| 1    | Interrupt request is generated, interrupt request status |  |  |  |  |

# 5.7.8 Starting A/D Converter and RTC

Figure 5.9 shows the flowcharts for starting the A/D converter and RTC.



Figure 5.9 Starting A/D Converter and RTC (1/2)



Figure 5.9 Starting A/D Converter and RTC (2/2)

Setting up real-time clock interrupts

• Interrupt mask flag register (MK1H) Disables interrupt servicing.

Symbol: MK1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| TMMK04 | TMMK13 | SRMK3<br>CSIMK31<br>IICMK31 | STMK3<br>CSIMK30<br>IICMK30 | KRMK | ITMK | RTCMK | ADMK |
| х      | Х      | х                           | х                           | х    | х    | 1     | х    |

### Bit 1

| RTCMK | Interrupt servicing control  |  |  |  |  |
|-------|------------------------------|--|--|--|--|
| 0     | Interrupt servicing enabled  |  |  |  |  |
| 1     | Interrupt servicing disabled |  |  |  |  |

Setting up the real-time clock control register

• Real-time clock control register 1 (RTCC1) Performs wait control.

Symbol: RTCC1

| 7    | 6     | 5 | 4    | 3    | 2 | 1    | 0     |
|------|-------|---|------|------|---|------|-------|
| WALE | WALIE | 0 | WAFG | RIFG | 0 | RWST | RWAIT |
| х    | х     | 0 | х    | х    | 0 | х    | 0/1   |

#### Bit 0

| RWAIT | Wait control of real-time clock                                |  |  |  |  |
|-------|----------------------------------------------------------------|--|--|--|--|
| 0     | ets counter operation.                                         |  |  |  |  |
| 1     | tops SEC to YEAR counters. Mode to read or write counter value |  |  |  |  |

# 5.7.9 Enabling A/D Voltage Comparator

Figure 5.10 shows the flowchart for enabling the A/D voltage comparator.



Figure 5.10 Enabling A/D Voltage Comparator

Starting the A/D voltage comparator

• A/D converter mode register 0 (ADM0) Controls the A/D voltage comparator operation.

Symbol: ADM0

| 7    | 6    | 5   | 4   | 3   | 2   | 1   | 0    |
|------|------|-----|-----|-----|-----|-----|------|
| ADCS | ADMD | FR2 | FR1 | FR0 | LV1 | LV0 | ADCE |
| х    | х    | х   | х   | х   | х   | х   | 1    |

Bit 0

| ADCE | A/D voltage comparator operation control |
|------|------------------------------------------|
| 0    | Stops A/D voltage comparator operation   |
| 1    | Enables A/D voltage comparator operation |

# 5.7.10 Starting to Wait A/D Conversion Trigger

Figure 5.11 shows the flowchart for starting to wait an A/D conversion trigger.



Figure 5.11 Starting to Wait A/D Conversion Trigger

Setting up A/D conversion end interrupts

- Interrupt request flag register (IF1H) Clears the interrupt request flag.
- Interrupt mask flag register (MK1H) Enables interrupt servicing.

Symbol: IF1H

| 7      | 6      | 5       | 4       | 3    | 2    | 1     | 0    |
|--------|--------|---------|---------|------|------|-------|------|
|        |        | SRIF3   | STIF3   |      |      |       |      |
| TMIF04 | TMIF13 | CSIIF31 | CSIIF30 | KRIF | ITIF | RTCIF | ADIF |
|        |        | IICIF31 | IICIF30 |      |      |       |      |
| Х      | х      | х       | х       | х    | х    | х     | 0    |

### Bit 0

| ADIF | Interrupt request flag                                   |  |  |  |  |  |
|------|----------------------------------------------------------|--|--|--|--|--|
| 0    | lo interrupt request signal is generated                 |  |  |  |  |  |
| 1    | Interrupt request is generated, interrupt request status |  |  |  |  |  |

### Symbol: MK1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| TMMK04 | TMMK13 | SRMK3<br>CSIMK31<br>IICMK31 | STMK3<br>CSIMK30<br>IICMK30 | KRMK | ITMK | RTCMK | ADMK |
| Х      | х      | х                           | х                           | Х    | х    | х     | 0    |

### Bit 0

| ADMK | Interrupt servicing control  |  |  |  |  |
|------|------------------------------|--|--|--|--|
| 0    | Interrupt servicing enabled  |  |  |  |  |
| 1    | Interrupt servicing disabled |  |  |  |  |

# 5.7.11 Starting Real-Time Clock

Figure 5.12 shows the flowchart for starting the real-time clock.



Figure 5.12 Starting Real-Time Clock

Setting up real-time clock interrupts

- Interrupt request flag register (IF1H) Clears the interrupt request flag.
- Interrupt mask flag register (MK1H) Enables interrupt servicing.

Symbol: IF1H

| 7      | 6      | 5       | 4       | 3    | 2    | 1     | 0    |
|--------|--------|---------|---------|------|------|-------|------|
|        |        | SRIF3   | STIF3   |      |      |       |      |
| TMIF04 | TMIF13 | CSIIF31 | CSIIF30 | KRIF | ITIF | RTCIF | ADIF |
|        |        | IICIF31 | IICIF30 |      |      |       |      |
| Х      | х      | Х       | Х       | х    | Х    | 0     | х    |

# Bit 1

| RTCIF | Interrupt request flag                                   |  |  |  |  |
|-------|----------------------------------------------------------|--|--|--|--|
| 0     | No interrupt request signal is generated                 |  |  |  |  |
| 1     | Interrupt request is generated, interrupt request status |  |  |  |  |

### Symbol: MK1H

|   | 7      | 6      | 5       | 4       | 3    | 2    | 1     | 0    |
|---|--------|--------|---------|---------|------|------|-------|------|
| ſ |        |        | SRMK3   | STMK3   |      |      |       |      |
| ı | TMMK04 | TMMK13 | CSIMK31 | CSIMK30 | KRMK | ITMK | RTCMK | ADMK |
| L |        |        | IICMK31 | IICMK30 |      |      |       |      |
| Ī | Х      | х      | х       | Х       | х    | Х    | 0     | х    |

#### Bit 1

| RTCMK | Interrupt servicing control  |  |  |  |  |  |
|-------|------------------------------|--|--|--|--|--|
| 0     | nterrupt servicing enabled   |  |  |  |  |  |
| 1     | Interrupt servicing disabled |  |  |  |  |  |

Setting up the real-time clock operation

• Real-time clock control register 0 (RTCC0) Starts the counter operation of the real-time clock.

# Symbol: RTCC0

| 7    | 6 | 5      | 4 | 3    | 2   | 1   | 0   |
|------|---|--------|---|------|-----|-----|-----|
| RTCE | 0 | RCLOE1 | 0 | AMPM | CT2 | CT1 | CT0 |
| 1    | х | х      | Х | Х    | Х   | Х   | Х   |

### Bit 7

| RTCE | Real-time clock operation control |  |  |  |
|------|-----------------------------------|--|--|--|
| 0    | Stops counter operation.          |  |  |  |
| 1    | Starts counter operation.         |  |  |  |

# 5.7.12 Starting SNOOZE Mode Function of A/D Conversion

Figure 5.13 shows the flowchart for starting the SNOOZE mode function of A/D conversion.



Figure 5.13 Starting SNOOZE Mode Function of A/D Conversion

Specifying the SNOOZE mode

• A/D converter mode register 2 (ADM2) Specifies the SNOOZE mode.

Symbol: ADM2

| 7       | 6       | 5      | 4 | 3     | 2   | 1 | 0     |
|---------|---------|--------|---|-------|-----|---|-------|
| ADREFP1 | ADREFP0 | ADREFM | 0 | ADRCK | AWC | 0 | ADYTP |
| Х       | Х       | Х      | Х | Х     | 1   | Х | Х     |

Bit 2

| AWC | Specification of the SNOOZE mode     |
|-----|--------------------------------------|
| 0   | Do not use the SNOOZE mode function. |
| 1   | Use the SNOOZE mode function.        |

# 5.7.13 Stopping SNOOZE Mode Function of A/D Conversion

Figure 5.14 shows the flowchart for stopping the SNOOZE mode function of A/D conversion.



Figure 5.14 Stopping SNOOZE Mode Function of A/D Conversion

Specifying the SNOOZE mode

• A/D converter mode register 2 (ADM2) Specifies the SNOOZE mode.

Symbol: ADM2

| 7       | 6       | 5      | 4 | 3     | 2   | 1 | 0     |
|---------|---------|--------|---|-------|-----|---|-------|
| ADREFP1 | ADREFP0 | ADREFM | 0 | ADRCK | AWC | 0 | ADYTP |
| Х       | х       | х      | х | х     | 0   | Х | Х     |

Bit 2

| AWC | Specification of the SNOOZE mode     |  |
|-----|--------------------------------------|--|
| 0   | Do not use the SNOOZE mode function. |  |
| 1   | Use the SNOOZE mode function.        |  |

# 5.7.14 Obtaining A/D Conversion Results

Figure 5.15 shows the flowchart for obtaining A/D conversion results.



Figure 5.15 Obtaining A/D Conversion Results

# 6. Sample Code

The sample code is available on the Renesas Electronics Website.

#### 7. Documents for Reference

RL78/G13 User's Manual: Hardware (R01UH0146E)

RL78 Family User's Manual: Software (R01US0015E)

(The latest versions of the documents are available on the Renesas Electronics Website.)

Technical Updates/Technical Brochures

(The latest versions of the documents are available on the Renesas Electronics Website.)

# **Website and Support**

Renesas Electronics Website

http://www.renesas.com/index.jsp

#### Inquiries

• http://www.renesas.com/contact/

### **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

### 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

The characteristics of an MPU or MCU in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: 486-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2865-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 TE: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd.
No.777C, 100 Feet Road, HALII Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2015 Renesas Electronics Corporation. All rights reserved.

| Revision Record | RL78/G13 A/D Converter (SNOOZE Mode) |
|-----------------|--------------------------------------|
|-----------------|--------------------------------------|

| Dov. Date |              | Description |                      |  |
|-----------|--------------|-------------|----------------------|--|
| Rev.      | Rev. Date    | Page        | Summary              |  |
| 1.00      | Apr 16, 2015 | _           | First edition issued |  |
|           |              |             |                      |  |

All trademarks and registered trademarks are the property of their respective owners.