

# **SH7268/SH7269 Group**

Renesas Serial Peripheral Interface

Transmission/Reception in Slave Mode

R01AN0933EJ0100 Rev.1.00 Feb. 24, 2012

### **Abstract**

This document describes transmission and reception in slave mode of the Renesas Serial Peripheral Interface (hereinafter called RSPI) for the SH7269.

### **Products**

SH7268/SH7269 (herein after called as "SH7269")

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.

## **Contents**

| 1. | . Spec  | Specifications                          |    |  |  |
|----|---------|-----------------------------------------|----|--|--|
| 2. | . Ope   | eration Confirmation Conditions         | 4  |  |  |
| 3. |         | erence Application Note                 |    |  |  |
| 4. | . Perii | ipheral Functions                       | 5  |  |  |
|    |         | Features of Slave Mode                  |    |  |  |
|    |         | Interface Timing of Slave Mode          |    |  |  |
| 5. | . Harc  | dware                                   | 8  |  |  |
|    |         | Hardware Configuration                  |    |  |  |
|    |         | Pins Used                               |    |  |  |
| 6. | . Softv | tware                                   | g  |  |  |
|    |         | Operation Overview                      |    |  |  |
|    | 6.2 I   | File Composition                        | g  |  |  |
|    | 6.3 I   | Functions                               | g  |  |  |
|    | 6.4 I   | Function Specifications                 | 11 |  |  |
|    | 6.5 I   | Flowcharts                              | 13 |  |  |
|    | 6.5.    | .1 Main Processing                      | 13 |  |  |
|    | 6.5.    | .2 RSPI Error Interrupts                | 13 |  |  |
|    | 6.5.    | .3 RSPI Receive Buffer Full Interrupt   | 14 |  |  |
|    | 6.5.    | .4 RSPI Transmit Buffer Empty Interrupt | 15 |  |  |
|    | 6.5.    | .5 Initializing RSPI                    | 16 |  |  |
| 7. | . Sam   | nple Code                               | 17 |  |  |
| 8. | . Refe  | erence Documents                        | 17 |  |  |

## 1. Specifications

Set the RSPI for the SH7269 to slave mode and connect to the SPI master device. When receiving 'R' from the master device, returns the strings "Renesas Electronics Corporation". Use mode 3 for the SPI operating mode, and use interrupts for transmission/reception and error detection.

Note: When the transfer period is short, the response from the slave may not meet the required timing as the slave processes data with the software.

Table 1.1 lists the peripheral functions and applications. Figure 1.1 and Figure 1.2 show the operation overview, and operation timing in SPI mode3, respectively.

**Table 1.1 Peripheral Functions and Their Applications** 

| Peripheral Function                 | Application                                                        |
|-------------------------------------|--------------------------------------------------------------------|
| Renesas Serial Peripheral Interface | Interface as SPI slave device                                      |
| Interrupt Controller                | Transmission/reception and error notification of SPI communication |



Figure 1.1 Operation Overview



Figure 1.2 Operation Timing in SPI Mode 3

## 2. Operation Confirmation Conditions

The sample code accompanying this application note has been run and confirmed under the conditions below.

**Table 2.1 Operation Confirmation Conditions** 

| Item                   | Contents                                                                                                        |
|------------------------|-----------------------------------------------------------------------------------------------------------------|
| MCU used               | SH7269                                                                                                          |
| Operating frequency    | CPU internal clock (Ιφ): 266.67MHz                                                                              |
|                        | <ul> <li>Internal clock (Βφ): 133.33MHz</li> </ul>                                                              |
|                        | <ul> <li>Peripheral clock 1 (P1φ): 66.67MHz</li> </ul>                                                          |
|                        | <ul> <li>Peripheral clock 0 (P0φ): 33.33MHz</li> </ul>                                                          |
|                        | RSPCK clock: 8.33MHz                                                                                            |
| Operating voltage      | • PVcc: 3.3V                                                                                                    |
|                        | • Vcc: 1.25V                                                                                                    |
| Integrated development | Renesas Electronics Corporation                                                                                 |
| environment            | High-performance Embedded Workshop Ver. 4.07.00                                                                 |
| C compiler             | Renesas Electronics Corporation                                                                                 |
|                        | SuperH RISC engine Family C/C++ Compiler Package Ver.9.03                                                       |
|                        | Release02                                                                                                       |
|                        | Compiler option                                                                                                 |
|                        | -cpu=sh2afpu -fpu=single -include="\$(WORKSPDIR)\inc" -object="\$(CONFIGDIR)\\$(FILELEAF).obj" -debug -gbr=auto |
|                        | -chgincpath -errorpath -global_volatile=0 -opt_range=all -infinite_loop=0                                       |
|                        | -del_vacant_loop=0 -struct_alloc=1 -nologo                                                                      |
| Operating mode         | Boot mode 0 (boot from the memory of 16-bit bus width connected to CS0                                          |
|                        | space)                                                                                                          |
| Sample code version    | 1.00                                                                                                            |
| Board used             | Renesas Electronics Corporation                                                                                 |
|                        | SH7269CPU board (mode: R0K572690C000BR)                                                                         |
| Device used            | Renesas Electronics Corporation                                                                                 |
|                        | SPI master device (model: R5S72643)                                                                             |

## 3. Reference Application Note

For additional information associated with this document, refer to the following application note(s).

• SH7262/SH7264 Group Example of Initialization (REJ06B0847)

## 4. Peripheral Functions

This chapter provides supplementary information on the RSPI slave mode. Refer to the "SH7269 Group User's Manual: Hardware" for basic information.

#### 4.1 Features of Slave Mode

Table 4.1 lists the major differences between slave mode and master mode. For the initial setting to use slave mode, refer to Figure 6.5 RSPI Initialization Function.

**Table 4.1 Differences from Master Mode** 

| Item                  | Slave Mode                  |                 | Master Mode                                           |  |
|-----------------------|-----------------------------|-----------------|-------------------------------------------------------|--|
|                       | CPHA bit = 0                | CPHA bit = 1    |                                                       |  |
| Pin input/output      | RSPCK/SSL/MO                | OSI: input      | RSPCK/SSL/MOSI: output                                |  |
|                       | MISO: output                |                 | MISO: input                                           |  |
| Clock source          | RSPCK input                 |                 | On-chip baud rate generator                           |  |
| Maximum transfer rate | up to P1∮/8                 |                 | up to P1φ/2                                           |  |
| Error detection       | Following errors            | are detectable: | Not supported                                         |  |
|                       | Overrun error               |                 |                                                       |  |
|                       | Mode fault error            |                 |                                                       |  |
| Sequence control      | Not supported               |                 | Supported                                             |  |
|                       | (uses only SPC              | MD0)            | (selectable from the sequence of data length 1 to 4.) |  |
| Transfer initiation   | SSL assert                  | RSPCK edge      | Start transfer by either of the                       |  |
|                       |                             | input *         | followings:                                           |  |
|                       |                             |                 | Writing the data register (SPDR)                      |  |
|                       |                             |                 | Setting the dummy data transmit                       |  |
|                       |                             |                 | enable bit (TXDMY bit)                                |  |
| Burst transfer        | Not possible                | Possible        | Possible                                              |  |
| Three-wire system SPI | Not possible (SSL required) | Possible        | Possible                                              |  |
|                       | (COL required)              |                 |                                                       |  |

Note: \* When serial transfer is started with the transmit FIFO empty, the value stored in the shift register (the data received in the previous serial transfer) is transmitted.

# 4.2 Interface Timing of Slave Mode

Figure 4.1 shows a timing chart of slave mode (SPI mode 3). When using the SPI mode 3, set the CPOL bit to 1 and the CPHA bit to 1. By setting the CPHA bit to 1, burst transfer is enabled.

Table 4.2 lists the timing conditions of the SH7269 to be in slave mode. Table 4.3 lists the timing conditions of the coresponding master device. Make sure that timing conditions in both devices should be satisfied.



Figure 4.1 Timing Chart of Slave Mode (SPI Mode 3)

Table 4.2 RSPI (Slave Mode) Timing Conditions

| Symbol             | Item                               | Description                                                                                                            |
|--------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| t <sub>LEAD</sub>  | SSL set up time                    | Time required from SSL assert initial clock input. Fulfill the following condition.                                    |
|                    |                                    | t <sub>LEAD:master</sub> ≥ t <sub>LEAD</sub> (min)                                                                     |
| t <sub>TD</sub>    | Continuous transmission delay time | Time required for SSL negation period. Fulfill the following condition. $t_{\text{TD:master}} \ge t_{\text{TD}}$ (min) |
| t <sub>SPcyc</sub> | RSPCK clock cycle                  | Minimum clock cycle supportable. Fulfill the following condition. t <sub>SPcyc:master</sub> ≥ t <sub>SPcyc</sub> (min) |
| t <sub>LAG</sub>   | SSL hold time                      | Time required from the RSPCK final edge to the SSL negation. Fulfill the following condition.                          |
|                    |                                    | LAG:master + (t <sub>SPBcyc:master</sub> ×1/2) ≥ t <sub>LAG</sub> (min)                                                |
| t <sub>SU</sub>    | Data input setup time              | Set up time required for data input. Fulfill the following condition.                                                  |
|                    |                                    | $(t_{SPcyc:master} \times 1/2) - t_{OD:master}(max) \ge t_{SU} (min)$                                                  |
| t <sub>H</sub>     | Data input hold time               | Hold time required for data input. Fulfill the following condition.                                                    |
|                    |                                    | $t_{OH:master}(min) + (t_{SPcyc:master} \times 1/2) \ge t_H (min)$                                                     |

**Table 4.3 Master Device Timing Conditions** 

| Symbol                 | Item                  | Description                                                           |
|------------------------|-----------------------|-----------------------------------------------------------------------|
| t <sub>SU:master</sub> | Data input setup time | Set up time required for data input. Fulfill the following condition. |
|                        |                       | $(t_{SPcyc:master} \times 1/2) - t_{OD}(max) \ge t_{SU:master} (min)$ |
| t <sub>H:master</sub>  | Data input hold time  | Hold time required for data input. Fulfill the following condition.   |
|                        |                       | $t_{OH}(min) + (t_{SPcyc:master} \times 1/2) \ge t_{H:master}(min)$   |

### 5. Hardware

## 5.1 Hardware Configuration

Figure 5.1 shows a connection example.



Figure 5.1 Connection Example

### 5.2 Pins Used

Table 5.1 lists the pins used and their functions.

Table 5.1 Pins Used and Their Functions

| Pin Name | I/O    | Function                                               |
|----------|--------|--------------------------------------------------------|
| RSPCK1   | Input  | Interface as the SPI slave device (clock input)        |
| SSL10    | Input  | Interface as the SPI slave device (slave select input) |
| MOSI1    | Input  | Interface as the SPI slave device (data input)         |
| MISO1    | Output | Interface as the SPI slave device (data output)        |

#### 6. Software

## 6.1 Operation Overview

Set the RSPI channel 1 in the slave device that supports the SPI mode 3.

Read a receive data with the receive buffer full interrupt (SPFI). When receiving 'R', enables transmit buffer empty interrupt (SPTI) and transmits the character string "Renesas Electronics Corporation".

Detect communication errors with the error interrupt (SPEI). When a mode fault error occurs, clear the transmit/receive buffer, initialize the RSPI module to resume transmission. When an overrun error occurs, the receive data is read with the receive buffer full interrupt, not with the error interrupt.

Note: When the transfer period is short, the response from the slave may not meet the required timing as the slave processes data with the software.

## 6.2 File Composition

Table 6.1 lists the files used in the sample code. Files not generated by the integrated development environment should not be listed in this table.

Table 6.1 Files Used in the Sample Code

| File Name    | Outline                                                           | Remarks |
|--------------|-------------------------------------------------------------------|---------|
| main.c       | Main processing                                                   |         |
| rspi_slave.c | RSPI (slave mode) initial setting and transmit/receive processing |         |
| rspi_slave.h | Interface definition for spi_slave.c                              |         |

### 6.3 Variables

Table 6.2 shows the static type variable.

Table 6.2 static Variable

| Туре             | Variable Name | Contents                        | Functions Used         |
|------------------|---------------|---------------------------------|------------------------|
| volatile int32_t | tx_start_req  | Request flag for transfer start | io_rspi_slave_spri_isr |
|                  |               |                                 | io_rspi_slave_spti_isr |

#### 6.4 Functions

Table 6.3 lists the functions.

#### Table 6.3 Functions

# **Renesas Serial Peripheral Interface Transmission/Reception in Slave Mode**

| Function Name          | Outline                                                      |
|------------------------|--------------------------------------------------------------|
| main                   | Main function                                                |
| io_rspi_slave_init     | RSPI initial setting (slave mode)                            |
| io_rspi_slave_spei_isr | RSPI error interrupt processing (slave mode)                 |
| io_rspi_slave_spri_isr | RSPI receive buffer full interrupt processing (slave mode)   |
| io_rspi_slave_spti_isr | RSPI transmit buffer empty interrupt processing (slave mode) |

## 6.5 Function Specifications

The following tables list the sample code function specifications.

|   |   | ٠ |   |
|---|---|---|---|
| m | a | ı | n |
|   |   |   |   |

Outline Main function

**Header** None

**Declaration** void main(void)

**Description** Initializes the Renesas Serial Peripheral Interface (RSPI) to enable the slave

operation. Transmission/reception, and error processing are dealt with interrupts.

Arguments None Return Value None

#### io\_rspi\_slave\_init

Outline RSPI initial setting (slave mode)
Header rspi\_slave.h、iodefine.h

**Declaration** void io\_rspi\_slave\_init(void)

**Description** Initializes the Renesas Serial Peripheral Interface (RSPI), and enables the slave

operation.

Arguments None Return Value None

#### io\_rspi\_slave\_spei\_isr

**Outline** RSPI error interrupt processing (slave mode)

Header iodefine.h

**Declaration** void io\_rspi\_slave\_spei\_isr (void)

**Description** This function is executed when a mode fault error or an overrun error occurs. For an

overrun error, clears the flag to end the processing. In this case, read the data as soon as possible as the data is remained in the buffer. For a mode fault error,

discards the data and initializes the module.

Arguments None Return Value None

# io\_rspi\_slave\_spri\_isr

Outline RSPI receive buffer full interrupt processing (slave mode)

**Header** iodefine.h

**Declaration** void io\_rspi\_slave\_spri\_isr (void)

**Description** This function is executed when the receive data size exceeds the receive buffer data

count trigger. Reads receive data for one byte. When receiving 'R', sets the

variable to request transfer start, and enables transmit interrupt.

Arguments None Return Value None

| io_rspi_slave_spti_isr |                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Outline                | RSPI transmit buffer empty interrupt processing (slave mode)                                                                                                                                                                                                                                                                                                                    |
| Header                 | iodefine.h                                                                                                                                                                                                                                                                                                                                                                      |
| Declaration            | void io_rspi_slave_spti_isr (void)                                                                                                                                                                                                                                                                                                                                              |
| Description            | This function is executed when the data size in the transmit buffer falls below the transmit buffer data count trigger. When detecting a request for starting transmission, writes the transmit data ("Renesas Electronics Corporation") in the empty area of the transmit FIFO, and disables the transmit interrupt. When the transmit FIFO becomes full, ends the processing. |
| Arguments              | None                                                                                                                                                                                                                                                                                                                                                                            |
| Return Value           | None                                                                                                                                                                                                                                                                                                                                                                            |

### 6.6 Flowcharts

## 6.6.1 Main Processing

Figure 6.1 shows the main processing.



Figure 6.1 Main Processing

## 6.6.2 RSPI Error Interrupts

Figure 6.2 shows a procedure of the error interrupt function (SPEI).



Figure 6.2 Error Interrupt Function (SPEI)

### 6.6.3 RSPI Receive Buffer Full Interrupt

Figure 6.3 shows a procedure of the receive buffer full interrupt function (SPRI).



Figure 6.3 Receive Buffer Full Interrupt Function (SPRI)

## 6.6.4 RSPI Transmit Buffer Empty Interrupt

Figure 6.4 shows a procedure of the transmit buffer empty interrupt function (SPTI).



Figure 6.4 Transmit Buffer Empty Interrupt Function (SPTI)

### 6.6.5 Initializing RSPI

Figure 6.5 shows a procedure of the RSPI initialization function.



Figure 6.5 RSPI Initialization Function

## 7. Sample Code

Sample code can be downloaded from the Renesas Electronics website.

#### **Reference Documents**

User's Manual: Hardware

SH7268 Group, SH7269 Group User's Manual: Hardware Rev.1.00 (R01UH0048EJ)

The latest version can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

User's Manual: Development Tools

SuperH C/C++ Compiler Package V.9.04 User's Manual Rev.1.01 (R20UT0704EJ)

The latest version can be downloaded from the Renesas Electronics website.

## **Website and Support**

Renesas Electronics website

http://www.renesas.com

Inquiries

http://www.renesas.com/contact/

| DEVISION LISTORY | SH7269 Group Application Note Renesas Serial Peripheral |
|------------------|---------------------------------------------------------|
| REVISION HISTORY | Interface Transmission/Reception in Slave Mode          |

| Rev. | Date          | Description |                      |  |
|------|---------------|-------------|----------------------|--|
|      |               | Page        | Summary              |  |
| 1.00 | Feb. 24, 2012 | _           | First edition issued |  |
|      |               |             |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

## **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

— The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

— The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to one with a different type number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different type numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different type numbers, implement a system-evaluation test for each of the products.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations
- Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronic The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots
- "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
- Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030. Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited

Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +652-2866-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.

Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd.

11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141