## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8SX Family

## Using TPU to Clear External WDT during Flash Memory Programming/Erasing

## Introduction

This example shows how to use a 16-bit timer pulse unit (TPU) to clear an external watchdog timer (external WDT) during the programming or erasure of flash memory.

Normally, user processing cannot be executed during programming/erasing of the on-chip flash memory of the MCU. In systems where an external watchdog timer (WDT) is connected to the microcomputer, on-going programming /erasing processing is aborted due to resetting of the MCU, since the WDT-clearing signal from the MCU is stopped. This application describes an example where resetting of the MCU is avoided by internally running the TPU during programming/erasing so that the WDT-clearing signal is output in the same way as in normal operation.

The WDT should be cleared by user processing while the user program is running.

## **Target Device**

H8SX/1638F

## Preface

Other than the target device indicated above, the program covered in this application note can be run on H8SX devices that have the same I/O registers as those employed by the program. However, since some functional modules may be changed for the addition of functionality etc., be sure to perform a thorough evaluation by confirming the details with the hardware manual for the actual target device

## Contents

| 1. | Specifications           | 2  |
|----|--------------------------|----|
| 2. | Applicable Conditions    | 2  |
| 3. | Description of Operation | 3  |
| 4. | Description of Software  | 6  |
| 5. | Documents for Reference  | 17 |



## 1. Specifications

This application note describes an example of clearing the external WDT during programming/erasing of flash memory by using the output-compare function of the TPU. The specifications are described below. An example of the connection for this sample application is shown in figure 1.

- (1) The 3V supply system reset IC with watchdog timer (M62050) from Renesas Technology is used as the WDT. In this sample, only its watchdog timer function is used. The watchdog timer period is set to 120 ms. For details, see the M62050 datasheet.
- (2) The external WDT outputs a reset signal if an external WDT clear signal is not input within 120 ms. While any external WDT clear signal is continued to be input to the external WDT input (WD pin), the M62050 retains the RST1 pin high. It outputs low (reset signal) from the RST1 pin to reset the H8SX MCU when the WDT clear signal is missed.
- (3) The H8SX MCU employs the TPU\_3 output-compare function to toggle the TIOCA3 pin output during flash memory programming/erasing. The TIOCA3 pin produces an input signal for the WD pin of the external WDT every time a compare-match interrupt occurs (about every 10 ms), and this acts as a clearing signal for the external WDT. This operation ensures that the MCU is able to continue processing to erase or program the flash memory without being reset.
- (4) This sample application is also capable of stopping the clearing signal for the external WDT when abnormal processing is intentionally initiated. An IRQ interrupt for the H8SX MCU stops output of the WDT-clearing signal from the TIOCA3 pin, in turn causing the WDT to output a reset signal. Input of the reset signal to the RES pin of the H8SX MCU resets the MCU.



Figure 1 External WDT Connection Using TPU

#### 2. Applicable Conditions

#### Table 1 Applicable Conditions

| Item                | Setting                       |                                            |
|---------------------|-------------------------------|--------------------------------------------|
| Operating frequency | Input clock                   | : 12 MHz                                   |
|                     | System clock (I               | : 24 MHz (input clock frequency $	imes$ 2) |
|                     | Peripheral module clock (Pø)  | : 24 MHz (input clock frequency $	imes$ 2) |
|                     | External bus clock (Bø)       | : 24 MHz (input clock frequency $	imes$ 2) |
| Operating mode      | Mode 7 (single chip mode)     |                                            |
|                     | Mode pin settings: MD2 = 1, M | D1 = 1, MD0 = 1                            |
|                     |                               |                                            |



## 3. Description of Operation

## 3.1 Operation Timing

Figure 2 shows the timing for clearing the WDT by using the TPU. To explain (1) to (4) in figure 2, detailed descriptions are given in tables 2 and 3.



Figure 2 Operation Timing



#### Table 2 Description of Normal Operation Processing

|     | Hardware processing                                                                                                                                                                                                                                                                                                                                                                                   | Software processing                                                                                                                                             |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (1) | Power-on reset                                                                                                                                                                                                                                                                                                                                                                                        | <ul><li>Initial setting</li><li>(a) Set the TIOCA3 pin to output 1 initially.</li><li>(b) For other settings, see section 4, Description of Software.</li></ul> |
| (2) | <ul> <li>On a TGRA_3 compare match</li> <li>(a) The TIOCA3 pin output is toggled to 0 or 1 for<br/>(input of 0 or 1 to the WD pin of the external<br/>WDT).</li> <li>The M62050 retains the RST1 pin output at 1<br/>as long as a 1 is input to the external WDT<br/>(external WDT clearing signal input) before<br/>the potential on the TC pin reaches 2.4 V.</li> <li>(b) Clear TCNT_3.</li> </ul> | No processing                                                                                                                                                   |
|     | This processing is repeated while in normal operation.                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                 |

#### Table 3 Description of Abnormal Operation Processing

|      | Hardware processing                                                            | Software processing                                                |
|------|--------------------------------------------------------------------------------|--------------------------------------------------------------------|
| (3)  | IRQ0 Interrupt                                                                 | IRQ0 Interrupt Exception Handling                                  |
|      | (a) Set IRQ0F of ISR to 1 at the rising edge.                                  | (a) Stop TCNT_3 counting operation.                                |
|      | (b) Clear IRQ0F of ISR to 0 by executing IRQ0<br>interrupt exception handling. | (b) Dummy wait for at least 200 ms.                                |
| (4)  | Internal reset                                                                 | Initial setting                                                    |
|      | (a) Input 0 to the H8SX/1638F RES pin                                          | (a) Set the TIOCA3 pin to output 1 initially.                      |
|      | (0 is output from the $\overline{\text{RST1}}$ pin of the external WDT).       | (b) For other settings, see section 4, Description of<br>Software. |
|      | (b) Reset the H8SX/1638F.                                                      |                                                                    |
| Lege | end:                                                                           |                                                                    |
|      | TGRA_3: Timer general register A_3                                             |                                                                    |
|      |                                                                                |                                                                    |

TCNT\_3: Timer counter\_3

ISR: IRQ status register



## 3.2 Calculating the Clearing Period for the External WDT

TPU\_3 inverts the TIOCA3 pin on every TGRA\_3 compare match. When TGRA\_3 = H'0FFF, P $\phi$ =24 MHz, and the TCNT\_3 counter clock frequency =P $\phi$ /64, the TPU\_3 compare match interval is calculated as follows.

TPU\_3 compare match time =  $\frac{\text{TGRA}_3 + 1}{(\text{P/64})} = \frac{\text{H'OFFF} + 1}{24 \text{ MHz/64}}$ 

Therefore, the period for clearing of the external WDT by a low-level output is as follows because the compare-match period is for inversion of the TIOCA3 pin output.

External WDT clearing period = compare match time  $\times$  2 = 10.92  $\times$  2  $\approx$  21.84 ms

Since the external WDT clearing signal is output with a period shorter than the external WDT setting time (120 ms), the H8SX MCU can continue processing for flash memory programming/erasing without being reset by the external WDT.



#### 4. Description of Software

## 4.1 **Operating Environment**

#### Table 4 Operating Environment

| Item               | Details                                                         |
|--------------------|-----------------------------------------------------------------|
| Development tool   | High-performance Embedded Workshop Ver.4.03.00                  |
| C/C++ compiler     | H8S,H8/300 SERIES C/C++ Compiler Ver6.02.00                     |
|                    | (manufactured by Renesas Technology)                            |
|                    | Option settings:                                                |
|                    | -cpu=h8sxa:24:md, -code = machinecode, -optimize=1, -regparam=3 |
|                    | -speed=(register,shift,struct,expression)                       |
| Optimizing linkage | Optimizing Linkage Editor Ver.9.03.00                           |
| editor             | (manufactured by Renesas Technology)                            |
|                    | Option settings:                                                |
|                    | None                                                            |

#### Table 5 Section Settings

| Address  | Section Name | Description  |
|----------|--------------|--------------|
| H'001000 | Р            | Program area |

#### Table 6 Vector Table for Interrupt Exception Handling

| Exception Handling Source | Vector No. | Address in<br>Vector Table | Destination Interrupt Processing<br>Function |
|---------------------------|------------|----------------------------|----------------------------------------------|
| Reset                     | 0          | H'000000                   | init                                         |
| IRQ0                      | 64         | H'000100                   | irq0_int                                     |

#### 4.2 List of Functions

Table 7 list the functions used in this sample. Figure 3 shows the hierarchical structure of calls.

#### Table 7 List of Functions

| Function Name | Function                                                                                                                                                                  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| init          | Initialization routine                                                                                                                                                    |
|               | Releases the modules from module stop mode, configures the clocks, and calls the main function.                                                                           |
| main          | Main routine                                                                                                                                                              |
|               | Configures TPU_3 for the output-compare function and sets the TIOCA3 pin to output the external WDT clear signal to the external WDT. It also enables the IRQ0 interrupt. |
| irq0_int      | IRQ0 interrupt exception handling                                                                                                                                         |
|               | Stops the signal from the TIOCA3 pin to cause the external WDT to output a reset signal.                                                                                  |



| int                                        | main |  |
|--------------------------------------------|------|--|
| [Reset exception processing]               |      |  |
| irq0_int<br>[Interrupt exception handling] |      |  |

Figure 3 Hierarchical Structure



### 4.3 Description of Functions

#### 4.3.1 init Function

1. Functional overview

Initialization routine. It releases the modules from module stop mode, configures the clocks, and calls the main function.

- 2. Arguments None
- 3. Return value None

 Description of internal registers used The internal registers used in this sample task are listed below. Note that settings presented below are used in this sample task and are not the initial values.

| • Mode control register (MDCR) |                                                      |         |     | Number of bits: 16 Address: H'FFFDC0                                                                                                                                            |  |  |  |
|--------------------------------|------------------------------------------------------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                            | Bit Name                                             | Setting | R/W | Description                                                                                                                                                                     |  |  |  |
| 15                             | MDS7                                                 | *       | R   | This bit indicates the value set by the mode pin (MD3).<br>When MDCR is read, the signal level input on pin MD3 is<br>latched into this bit. This latch is released by a reset. |  |  |  |
| 11                             | MDS3                                                 | *       | R   | Mode Select 3 to 0                                                                                                                                                              |  |  |  |
| 10                             | MDS2                                                 | *       | R   | These bits indicate the operating mode selected by the mode                                                                                                                     |  |  |  |
| 9                              | MDS1                                                 | *       | R   | pins (MD2 to MD0) (see table 8).                                                                                                                                                |  |  |  |
| 8                              | MDS0                                                 | *       | R   | When MDCR is read, the signal levels input on pins MD2 to MD0 are latched into these bits. These latches are released by a reset.                                               |  |  |  |
| Mater 8                        | Nate: * Determined by the actions on size MD0 to MD0 |         |     |                                                                                                                                                                                 |  |  |  |

Note: \* Determined by the settings on pins MD3 to MD0.

#### Table 8Settings of Bits MDS3 to MDS0

| MCU               | Mode Pins | S   |     | MDCR | MDCR |      |      |  |
|-------------------|-----------|-----|-----|------|------|------|------|--|
| Operating<br>Mode | MD2       | MD1 | MD0 | MDS3 | MDS2 | MDS1 | MDS0 |  |
| 1                 | 0         | 0   | 1   | 1    | 1    | 0    | 1    |  |
| 2                 | 0         | 1   | 0   | 1    | 1    | 0    | 0    |  |
| 3                 | 0         | 1   | 1   | 0    | 1    | 0    | 0    |  |
| 4                 | 1         | 0   | 0   | 0    | 0    | 1    | 0    |  |
| 5                 | 1         | 0   | 1   | 0    | 0    | 0    | 1    |  |
| 6                 | 1         | 1   | 0   | 0    | 1    | 0    | 1    |  |
| 7                 | 1         | 1   | 1   | 0    | 1    | 0    | 0    |  |



| • Syst | em clock conti | ol register ( | SCKCR) | Number of bits: 16 Address: H'FFFDC4                            |
|--------|----------------|---------------|--------|-----------------------------------------------------------------|
| Bit    | Bit Name       | Setting       | R/W    | Description                                                     |
| 10     | ICK2           | 0             | R/W    | System Clock (I                                                 |
| 9      | ICK1           | 0             | R/W    | These bits select the frequency of the system clock provided to |
| 8      | ICK0           | 1             | R/W    | the CPU, DMAC, and DTC.                                         |
|        |                |               |        | 001: Input clock $\times$ 2                                     |
| 6      | PCK2           | 0             | R/W    | Peripheral Module Clock (P                                      |
| 5      | PCK1           | 0             | R/W    | These bits select the frequency of the peripheral module clock. |
| 4      | PCK0           | 1             | R/W    | 001: Input clock $\times$ 2                                     |
| 2      | BCK2           | 0             | R/W    | External Bus Clock (Bø) Select                                  |
| 1      | BCK1           | 0             | R/W    | These bits select the frequency of the external bus clock.      |
| 0      | BCK0           | 1             | R/W    | 001: Input clock × 2                                            |

# • MSTPCRA, MSTPCRB, and MSTPCRC control module stop mode. Setting a bit to 1 makes the corresponding module enter the module stop mode, while clearing the bit to 0 releases the module from module stop mode.

| • Module stop control register A (MSTPCRA) |          |         |     | ) Number of bits: 16 Address: H'FFFDC8                                                                                                                                                                                                                    |
|--------------------------------------------|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Bit Name | Setting | R/W | Target Module                                                                                                                                                                                                                                             |
| 15                                         | ACSE     | 0       | R/W | All-Module-Clock-Stop Mode Enable                                                                                                                                                                                                                         |
|                                            |          |         |     | Enables/disables all-module-clock-stop mode for reducing<br>current consumption by stopping the bus controller and I/O<br>ports operations when the CPU executes the SLEEP instruction<br>after the module stop state has been set for all of the on-chip |
|                                            |          |         |     | peripheral modules controlled by MSTPCR.                                                                                                                                                                                                                  |
|                                            |          |         |     | 0: All-module-clock-stop mode disabled                                                                                                                                                                                                                    |
|                                            |          |         |     | 1: All-module-clock-stop mode enabled                                                                                                                                                                                                                     |
| 13                                         | MSTPA13  | 1       | R/W | DMA controller (DMAC)                                                                                                                                                                                                                                     |
| 12                                         | MSTPA12  | 1       | R/W | Data transfer controller (DTC)                                                                                                                                                                                                                            |
| 9                                          | MSTPA9   | 1       | R/W | 8-bit timers (TMR_3 and TMR_2)                                                                                                                                                                                                                            |
| 8                                          | MSTPA8   | 1       | R/W | 8-bit timers (TMR_1 and TMR_0)                                                                                                                                                                                                                            |
| 5                                          | MSTPA5   | 1       | R/W | D/A converter (channels 1 and 0)                                                                                                                                                                                                                          |
| 3                                          | MSTPA3   | 1       | R/W | A/D converter (unit 0)                                                                                                                                                                                                                                    |
| 1                                          | MSTPA1   | 1       | R/W | 16-bit timer pulse unit (TPU channels 11 to 6)                                                                                                                                                                                                            |
| 0                                          | MSTPA0   | 0       | R/W | 16-bit timer pulse unit (TPU channels 5 to 0)                                                                                                                                                                                                             |



| • Module stop control register B (MSTPCRB) |          |         |     | Number of bits: 16 Address: H'FFFDCA              |
|--------------------------------------------|----------|---------|-----|---------------------------------------------------|
| Bit                                        | Bit Name | Setting | R/W | Target Module                                     |
| 15                                         | MSTPB15  | 1       | R/W | Programmable pulse generator (PPG_0: PO15 to PO0) |
| 12                                         | MSTPB12  | 1       | R/W | Serial communications interface_4 (SCI_4)         |
| 11                                         | MSTPB11  | 1       | R/W | Serial communications interface_3 (SCI_3)         |
| 10                                         | MSTPB10  | 1       | R/W | Serial communications interface_2 (SCI_2)         |
| 9                                          | MSTPB9   | 1       | R/W | Serial communications interface_1 (SCI_1)         |
| 8                                          | MSTPB8   | 1       | R/W | Serial communications interface_0 (SCI_0)         |
| 7                                          | MSTPB7   | 1       | R/W | I <sup>2</sup> C bus interface 2_1 (IIC2_1)       |
| 6                                          | MSTPB6   | 1       | R/W | I <sup>2</sup> C bus interface 2_0 (IIC1_0)       |
| 5                                          | MSTPB5   | 1       | R/W | User break controller (USC)                       |

| • Module stop control register C (MSTPCRC) |          |         | (MSTPCRC) | Number of bits: 16 Address: H'FFFDCC                     |
|--------------------------------------------|----------|---------|-----------|----------------------------------------------------------|
| Bit                                        | Bit Name | Setting | R/W       | Target Module                                            |
| 15                                         | MSTPC15  | 1       | R/W       | Serial communications interface_5 (SCI_5), (IrDA)        |
| 14                                         | MSTPC14  | 1       | R/W       | Serial communications interface_6 (SCI_6)                |
| 13                                         | MSTPC13  | 1       | R/W       | 8-bit timers (TMR_4 and TMR_5)                           |
| 12                                         | MSTPC12  | 1       | R/W       | 8-bit timers (TMR_6 and TMR_7)                           |
| 10                                         | MSTPC10  | 1       | R/W       | Cyclic redundancy checker                                |
| 9                                          | MSTPC9   | 1       | R/W       | A/D converter (unit 1)                                   |
| 8                                          | MSTPC8   | 1       | R/W       | Programmable pulse generator (PPG_1: PO31 to PO16)       |
| 7                                          | MSTPC7   | 0       | R/W       | On-chip RAM_6 (H'FEE000 to H'FEFFFF)                     |
| 6                                          | MSTPC6   | 0       | R/W       | Always set the MSTPC7 and MSTPC6 bits to the same value. |
| 5                                          | MSTPC5   | 0       | R/W       | On-chip RAM_5, 4 (H'FF0000 to H'FF3FFF)                  |
| 4                                          | MSTPC4   | 0       | R/W       | Always set the MSTPC5 and MSTPC4 bits to the same value. |
| 3                                          | MSTPC3   | 0       | R/W       | On-chip RAM_3, 2 (H'FF4000 to H'FF7FFF)                  |
| 2                                          | MSTPC2   | 0       | R/W       | Always set the MSTPC3 and MSTPC2 bits to the same value. |
| 1                                          | MSTPC1   | 0       | R/W       | On-chip RAM_1, 0 (H'FF8000 to H'FFBFFF)                  |
| 0                                          | MSTPC0   | 0       | R/W       | Always set the MSTPC1 and MSTPC0 bits to the same value. |



#### 5. Flowcharts





#### 4.3.2 main Function

#### 1. Functional overview

Main routine: configures TPU\_3 for the output-compare function and sets the TIOCA3 pin to output the external WDT clearing signal to the external WDT. This function also enables the IRQ0 interrupt.

2. Arguments

None

- 3. Return value None
- Description of internal registers used The internal registers used in this sample task are listed below. Note that settings presented below are used in this sample task and are not the initial values.

| • Port 3 data direction register (P3DDR) |          |         |     | Number of bits: 8            | Address: H'FFFB82 |
|------------------------------------------|----------|---------|-----|------------------------------|-------------------|
| Bit                                      | Bit Name | Setting | R/W | Description                  |                   |
| 0                                        | P30DDR   | 1       | R/W | 0: Selects pin P30 as input  |                   |
|                                          |          |         |     | 1: Selects pin P30 as output |                   |

| • Port 5 input buffer control register (P5ICR) |          |         |     | R) Number of bits: 8                           | Address: H'FFFB94 |
|------------------------------------------------|----------|---------|-----|------------------------------------------------|-------------------|
| Bit                                            | Bit Name | Setting | R/W | Description                                    |                   |
| 0                                              | P50ICR   | 1       | R/W | 0: Disables input buffer for pin P50 (IRQ0-B). |                   |
|                                                |          |         |     | 1: Enables input buffer for pin P50 (IRQ0-B).  |                   |

| • Port | function contr | ol register C | (PFCRC) |                                     | Address: H'FFFBCC |
|--------|----------------|---------------|---------|-------------------------------------|-------------------|
| Bit    | Bit Name       | Setting       | R/W     | Description                         |                   |
| 0      | ITS0           | 1             | R/W     | IRQ0 Pin Select                     |                   |
|        |                |               |         | 0: Selects pin P10 as IRQ0-A input. |                   |
|        |                |               |         | 1: Selects pin P50 as IRQ0-B input. |                   |

| • IRQ sense control register L (ISCRL) |          |         |     | Number of bits: 16 Address: H'FFFD6A                       |
|----------------------------------------|----------|---------|-----|------------------------------------------------------------|
| Bit                                    | Bit Name | Setting | R/W | Description                                                |
| 1                                      | IRQ0SR   | 0       | R/W | IRQ0 Sense Control Rise                                    |
| 0                                      | IRQ0SF   | 1       | R/W | IRQ0 Sense Control Fall                                    |
|                                        |          |         |     | 01: Interrupt request generated by at falling edge of IRQ0 |



| • IRQ enable register (IER) |          |         |     | Number of bits: 16                                                                         | Address: H'FFFF34 |
|-----------------------------|----------|---------|-----|--------------------------------------------------------------------------------------------|-------------------|
| Bit                         | Bit Name | Setting | R/W | Description                                                                                |                   |
| 0                           | IRQ0E    | 1       | R/W | IRQ0 Enable<br>0: Disables IRQ0 interrupt requests.<br>1: Enables IRQ0 interrupt requests. |                   |

| • IRQ status register (ISR) |          |         |        |                                                                                                                                                                                                                                                                       | Number of bits: 16                                                                                                                                                                                                                    | Address: H'FFFF36                                                                           |
|-----------------------------|----------|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| Bit                         | Bit Name | Setting | R/W    | Description                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                       |                                                                                             |
| 0                           | IRQ0F    | 0       | R/(W)* | <ul> <li>[Setting condition]</li> <li>Occurrence of t</li> <li>[Clearing condition]</li> <li>Writing 0 after h</li> <li>Execution of int<br/>sensing is sele</li> <li>Execution of IR<br/>rising- or both-e</li> <li>Activation of the<br/>DISEL bit in MR</li> </ul> | he interrupt selected by ISC<br>]<br>naving read it as 1<br>errupt exception handling v<br>cted and IRQn inputs is hig<br>Qn interrupt exception hand<br>edge sensing is selected<br>e DTC by an IRQn interrupt<br>RB of the DTC to 0 | CR<br>vhile low-level<br>h (n = 11 to 0)<br>dling while falling-,<br>t, and clearing of the |

Note: \* Only 0 can be written, to clear the flag.

| • Port 3 data register (P3DR) |          |         |     |                        | Number of bits: 8 | Address: H'FFFF52 |
|-------------------------------|----------|---------|-----|------------------------|-------------------|-------------------|
| Bit                           | Bit Name | Setting | R/W | Description            |                   |                   |
| 0                             | P30DR    | 0/1     | R/W | 0: The P30 pin is low. |                   |                   |
|                               |          |         |     | 1: The P30 pin is high |                   |                   |

| • Timer start register (TSTR) |          |         |     | Number of bits: 8 Address: H'FFFFBC               |
|-------------------------------|----------|---------|-----|---------------------------------------------------|
| Bit                           | Bit Name | Setting | R/W | Description                                       |
| 5                             | CST5     | 0       | R/W | Counter Start 5 to 0                              |
| 4                             | CST4     | 0       | R/W | These bits select operation or stoppage for TCNT. |
| 3                             | CST3     | 1       | R/W | 0: TCNT_5 to TCNT_0 is stopped.                   |
| 2                             | CST2     | 0       | R/W | 1: TCNT_5 to TCNT_0 performs count operation.     |
| 1                             | CST1     | 0       | R/W |                                                   |
| 0                             | CST0     | 0       | R/W |                                                   |



| • Timer control register _3(TCR_3) |          |         |     | Number of bits: 8 Address: H'FFFFF0                        |
|------------------------------------|----------|---------|-----|------------------------------------------------------------|
| Bit                                | Bit Name | Setting | R/W | Description                                                |
| 7                                  | CCLR2    | 0       | R/W | Counter Clear 2 to 0                                       |
| 6                                  | CCLR1    | 0       | R/W | Select the trigger for clearing of counter TCNT_3.         |
| 5                                  | CCLR0    | 1       | R/W | 001: TCNT_3 cleared on a compare match of/input capture in |
|                                    |          |         |     | TGRA_3.                                                    |
| 4                                  | CKEG1    | 0       | R/W | Clock Edge 1 and 0                                         |
| 3                                  | CKEG0    | 0       | R/W | Selects the input clock edge.                              |
|                                    |          |         |     | 00: Counts on falling edges.                               |
| 2                                  | TPSC2    | 0       | R/W | Timer Prescaler 2 to 0                                     |
| 1                                  | TPSC1    | 1       | R/W | Select the counter clock for TCNT_3.                       |
| 0                                  | TPSC0    | 1       | R/W | 011: Counts on the internal clock P                        |

| • Timer mode register_3(TMDR_3) |          |         |     | Number of bits: 8 Address: H'FFFFF1 |
|---------------------------------|----------|---------|-----|-------------------------------------|
| Bit                             | Bit Name | Setting | R/W | Description                         |
| 3                               | MD3      | 0       | R/W | Mode 3 to 0                         |
| 2                               | MD2      | 0       | R/W | Set the timer-operating mode.       |
| 1                               | MD1      | 0       | R/W | 0000: Normal operation              |
| 0                               | MD0      | 0       | R/W |                                     |

| • Timer I/O control register H_3(TIORH_3) |          |         |     | Number of bits: 8 Address: H'FFFFF2                                        |
|-------------------------------------------|----------|---------|-----|----------------------------------------------------------------------------|
| Bit                                       | Bit Name | Setting | R/W | Description                                                                |
| 3                                         | IOA3     | 0       | R/W | I/O Control A3 to A0                                                       |
| 2                                         | IOA2     | 1       | R/W | Specify the function of TGRA_3.                                            |
| 1                                         | IOA1     | 1       | R/W | 0111: TGRA_3 functions as an output-compare register.                      |
| 0                                         | IOA0     | 1       | R/W | The output on TIOCA3 is initially 1, and is toggled on each compare match. |

| • Timer interrupt enable register_3(TIER_3) |          |         |     | Number of bits: 8                  | Address: H'FFFFF4                                     |                       |
|---------------------------------------------|----------|---------|-----|------------------------------------|-------------------------------------------------------|-----------------------|
| Bit                                         | Bit Name | Setting | R/W | Description                        |                                                       |                       |
| 0                                           | TGIEA    | 0       | R/W | TGR Interrupt Ena                  | able A                                                |                       |
|                                             |          |         |     | Enables or disable when the TGFA b | es the operation of interru<br>it of TSR is set to 1. | pt requests (TGIA)    |
|                                             |          |         |     | 0: Disables issuing                | g of interrupt requests (TO                           | GIA) by the TGFA bit. |
|                                             |          |         |     | 1: Enables issuing                 | g of interrupt requests (TO                           | GIA) by the TGFA bit. |

Timer general register A\_3 (TGRA\_3) Number of bits: 16 Address: H'FFFFF8 Function: TGRA\_3 is used as an output-compare register in this sample. Setting: H'0FFF



#### 5. Flowchart





#### 4.3.3 irq0\_int Function

#### 1. Functional overview

IRQ0 interrupt exception handling. This function stops the signal from the TIOCA3 pin, causing the external WDT to output a reset signal.

- 2. Arguments None
- 3. Return value None
- 4. Description of internal registers used

The internal registers used in this sample task are listed below. Note that settings presented below are used in this sample task and are not the initial values.

| • Timer start register (TSTR) |          |         |     | Number of bits: 8 Address: H'FFFFBC               |
|-------------------------------|----------|---------|-----|---------------------------------------------------|
| Bit                           | Bit Name | Setting | R/W | Description                                       |
| 5                             | CST5     | 0       | R/W | Counter Start 5 to 0                              |
| 4                             | CST4     | 0       | R/W | These bits select operation or stoppage for TCNT. |
| 3                             | CST3     | 0/1     | R/W | 0: TCNT_5 to TCNT_0 count operation is stopped    |
| 2                             | CST2     | 0       | R/W | 1: TCNT_5 to TCNT_0 performs count operation.     |
| 1                             | CST1     | 0       | R/W |                                                   |
| 0                             | CST0     | 0       | R/W |                                                   |

#### 5. Flowchart





### 5. Documents for Reference

- Hardware Manual H8SX/1638 Group Hardware Manual The most up-to-date version of this document is available on the Renesas Technology Website.
- Technical News/Technical Update The most up-to-date information is available on the Renesas Technology Website.
- Datasheet M62050P/FP Datasheet The most up-to-date version of this document is available on the Renesas Technology Website.



## Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries http://www.renesas.com/inquiry

csc@renesas.com

## **Revision Record**

|      |           | Description |                      |  |
|------|-----------|-------------|----------------------|--|
| Rev. | Date      | Page        | Summary              |  |
| 1.00 | Mar.07.08 | _           | First edition issued |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |

All trademarks and registered trademarks are the property of their respective owners.



#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
   (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.