

# RL78/G15 RENESAS MCU

R01DS0420EJ0110 Rev.1.10 Apr 28, 2023

True low-power platform, 54- $\mu$ A/MHz operating current,  $T_A$  = 125°C operation, from 8 to 20 pins, 4 to 8 KB code flash memory, 1 KB RAM, 2.4 to 5.5 V

# 1. OUTLINE

### 1.1 Features

#### Low power consumption technology

- V<sub>DD</sub> = single power supply voltage of 2.4 to 5.5 V
- HALT mode
- STOP mode

#### **RL78 CPU core**

- CISC architecture with 3-stage pipeline
- Minimum instruction execution time: Can be changed from high speed (0.0625 μs: @ 16 MHz operation with high-speed on-chip oscillator) to low speed (1.0 μs: @ 1 MHz operation)
- Address space: 1 MB
- General-purpose registers: (8-bit register x 8) x 4 banks
- On-chip RAM: 1 KB

#### Code flash memory

- Code flash memory: 4 to 8 KB
- Block size: 1 KB
- Only write after erase is possible
- On-chip debug function
- Self-programming (with no boot swap function/flash shield window function)

#### Data flash memory

- Data flash memory: 1 KB
- Block size: 512 B
- Unit of rewrites: 32 bits
- Background operation (BGO) is not supported (instructions cannot be executed from the code flash memory while rewriting the data flash memory)
- Number of rewrites: 1,000,000 times (TYP.)
- Voltage of rewrites: V<sub>DD</sub> = 2.4 to 5.5 V

## High-speed on-chip oscillator

 Select from 16 MHz, 8 MHz, 4 MHz, 2 MHz, and 1 MHz ● Frequency accuracy ±1.0%

 $(V_{DD} = 2.4 \text{ to } 5.5 \text{ V}, T_A = -20 \text{ to } +85^{\circ}\text{C})$ 

(G: Industrial applications, M: Industrial applications)

Frequency accuracy ±1.5%

 $(V_{DD} = 2.4 \text{ to } 5.5 \text{ V}, T_A = -40 \text{ to } -20^{\circ}\text{C})$ 

(G: Industrial applications, M: Industrial applications)

Frequency accuracy ±2.0%

 $(V_{DD} = 2.4 \text{ to } 5.5 \text{ V}, T_A = +85 \text{ to } +125^{\circ}\text{C})$ 

(G: Industrial applications, M: Industrial applications)

• Frequency accuracy ±2.0%

 $(V_{DD} = 2.4 \text{ to } 5.5 \text{ V}, T_A = -40 \text{ to } +85^{\circ}\text{C})$ 

(A: Consumer applications)

#### Operating ambient temperature

- $T_A = -40 \text{ to } +85^{\circ}\text{C}$  (A: Consumer applications)
- $T_A = -40 \text{ to } +105^{\circ}\text{C}$  (G: Industrial applications)
- $T_A = -40 \text{ to } +125^{\circ}\text{C}$  (M: Industrial applications)

#### Power management and reset function

 On-chip selectable power-on-reset (SPOR) circuit (Select reset from 3 levels, stop setting is available)

#### Serial interface

Simplified SPI (CSI<sup>Note 1</sup>): 1 to 2 channels
UART: 1 channel

• Simplified I<sup>2</sup>C: 1 to 2 channels

• I<sup>2</sup>C: 1 channel

Note 1. Although the CSI function is generally called SPI, it is also called CSI in this product, so it is referred to as such in this manual.

#### **Timer**

16-bit timer: 8 channels12-bit interval timer: 1 channel

Watchdog timer: 1 channel (operable with the

dedicated low-speed on-chip

oscillator)

#### A/D converter

- 8/10-bit resolution A/D converter (V<sub>DD</sub> = 2.4 to 5.5 V)
- Analog input: 3 to 11 channels
- Internal reference voltage (0.815 V (TYP.))

## Comparator

- 1 to 2 channels
- Operation mode: High-speed mode, low-speed mode
- External reference voltage or internal reference voltage can be selected as the reference voltage.

#### I/O port

- I/O port: 6 to 18 (N-ch open drain output [withstand voltage of V<sub>DD</sub>]: 2 to 9)
- Can be set to N-ch open drain and on-chip pull-up resistor
- External interrupt function: 8 channels
- On-chip clock output/buzzer output controller

### Others

On-chip BCD (binary-coded decimal) correction circuit

**Remark** The functions mounted depend on the product. See **1.6 Outline of Functions**.

### **ROM, RAM capacities**

| Flash ROM | Data flash | RAM  | RL78/G15 |          |          |          |  |  |  |
|-----------|------------|------|----------|----------|----------|----------|--|--|--|
|           |            |      | 8 pins   | 10 pins  | 16 pins  | 20 pins  |  |  |  |
| 8 KB      | 1 KB       | 1 KB | R5F12008 | R5F12018 | R5F12048 | R5F12068 |  |  |  |
| 4 KB      | 1 KB       | 1 KB | R5F12007 | R5F12017 | R5F12047 | R5F12067 |  |  |  |

## 1.2 List of Part Numbers

Figure 1-1. Part Number, Memory Size, and Package of RL78/G15



Note 1. For the 20-pin LSSOP products only, the packaging specification is Tube.

Table 1-1. List of Ordering Part Numbers

| Pin count | Package                       | Fields of           | Ordering Part Number     | er                          | RENESAS Code |
|-----------|-------------------------------|---------------------|--------------------------|-----------------------------|--------------|
|           |                               | Application  Note 1 | Product Name             | Packaging<br>Specifications |              |
| 8 pins    | 8-pin plastic WDFN            | А                   | R5F12008ANS, R5F12007ANS | #10, #30, #50               | PWSN0008JG-A |
|           | (3 x 3 mm, 0.65-mm pitch)     | G                   | R5F12008GNS, R5F12007GNS |                             |              |
|           |                               |                     | R5F12008MNS, R5F12007MNS |                             |              |
| 10 pins   | 10-pin plastic LSSOP          | А                   | R5F12018ASP, R5F12017ASP | #10, #30, #50               | PLSP0010JA-A |
|           | (4.4 × 3.6 mm, 0.65-mm pitch) | G                   | R5F12018GSP, R5F12017GSP |                             |              |
|           |                               |                     | R5F12018MSP, R5F12017MSP |                             |              |
| 16 pins   | 16-pin plastic SSOP           | А                   | R5F12048ASP, R5F12047ASP | #10, #30, #50               | PRSP0016JC-B |
|           | (4.4 × 5.0 mm, 0.65-mm pitch) | G                   | R5F12048GSP, R5F12047GSP |                             |              |
|           |                               | М                   | R5F12048MSP, R5F12047MSP |                             |              |
| 16 pins   | 16-pin plastic HWQFN          | А                   | R5F12048ANA, R5F12047ANA | #00, #20, #40               | PWQN0016KD-A |
|           | (3 x 3 mm, 0.5-mm pitch)      | G                   | R5F12048GNA, R5F12047GNA |                             |              |
|           |                               | М                   | R5F12048MNA, R5F12047MNA |                             |              |
| 20 pins   | 20-pin plastic LSSOP          | Α                   | R5F12068ASP, R5F12067ASP | #30, #50                    | PLSP0020JB-A |
|           | (4.4 × 6.5 mm, 0.65-mm pitch) | G                   | R5F12068GSP, R5F12067GSP |                             |              |
|           |                               | М                   | R5F12068MSP, R5F12067MSP |                             |              |

Note 1. For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G15.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.

# 1.3 Pin Configuration (Top View)

# 1.3.1 8-pin products

• 8-pin plastic WDFN (3 × 3 mm, 0.65-mm pitch)

| P40/TOOL0/PCLBUZ0/VCOUT0/INTP2/(TI01/TO01) | 1 |            | 8 | P137/INTP0/TI00                                           |
|--------------------------------------------|---|------------|---|-----------------------------------------------------------|
| P125/RESET/INTP1/(VCOUT0)                  | 2 | RL78/G15   | 7 | P04/ANI3/IVREF0/INTP3/TI01/TO01/SCK00/SCL00               |
| V <sub>SS</sub>                            | 3 | (Top View) | 6 | P03/TOOLTxD/ANI2/IVCMP0/INTP4/TO00/SO00/TxD0/SCLA0/(TI00) |
| $V_{DD}$                                   | 4 |            | 5 | P01/TOOLRxD/ANI0/INTP5/TI02/TO02/SI00/RxD0/SDA00/SDAA0    |

Table 1-2. Multiplexed Functions of 8-pin Products

| Pin<br>No. | I/O          |                                          | Ana           | alog       | НМІ                   | Timer               | Communicati          | ons Interface            |
|------------|--------------|------------------------------------------|---------------|------------|-----------------------|---------------------|----------------------|--------------------------|
| 8WDFN      | Digital port | Power supply,<br>system, clock,<br>debug | A/D converter | Comparator | Interrupt<br>function | Timer array<br>unit | Serial array<br>unit | Serial<br>interface IICA |
| 1          | P40          | TOOL0<br>PCLBUZ0                         | _             | VCOUT0     | INTP2                 | (TI01/TO01)         | _                    | _                        |
| 2          | P125         | RESET                                    | _             | (VCOUT0)   | INTP1                 | _                   | _                    | _                        |
| 3          | _            | Vss                                      |               |            |                       | _                   |                      | _                        |
| 4          | 1            | $V_{DD}$                                 |               |            |                       | _                   |                      | _                        |
| 5          | P01          | TOOLRxD                                  | ANI0          | _          | INTP5                 | TI02/TO02           | SI00/RxD0/<br>SDA00  | SDAA0                    |
| 6          | P03          | TOOLTxD                                  | ANI2          | IVCMP0     | INTP4                 | (TI00)<br>TO00      | SO00/TxD0            | SCLA0                    |
| 7          | P04          | _                                        | ANI3          | IVREF0     | INTP3                 | TI01/TO01           | SCK00/SCL00          | _                        |
| 8          | P137         | _                                        | _             |            | INTP0                 | TI00                |                      | _                        |

- Remark 1. For pin identification, see 1.4 Pin Identification.
- Remark 2. Functions in parentheses can be assigned via settings in the peripheral I/O redirection register (PIOR).

  Refer to Figure 4-6 Format of Peripheral I/O Redirection Registers 0 to 3 (PIOR0 to PIOR3) in the RL78/G15 User's Manual.

# 1.3.2 10-pin products

• 10-pin plastic LSSOP (4.4 × 3.6 mm, 0.65-mm pitch)

| P40/TOOL0/INTP2/(TI01/TO01)/(PCLBUZ0) P125/RESET/INTP1/(VCOUT0) P137/INTP0/TI00 Vss | 1<br>2<br>3<br>4 | RL78/G15<br>(Top View) | 10<br>9<br>8<br>7 | P03/ANI2/INTP4/IVCMP0/T000/SCLA0/(TI00) P02/PCLBUZ0/ANI1/INTP7/VCOUT0/SCK00/SCL00/(TI01/T001) P01/T00LRxD/ANI0/INTP5/TI02/T002/SI00/RxD0/SDA00/SDAA0 |
|-------------------------------------------------------------------------------------|------------------|------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{DD}$                                                                            | 5                |                        | 6                 | P00/TOOLTxD/INTP6/SO00/TxD0                                                                                                                          |

Table 1-3. Multiplexed Functions of 10-pin Products

| Pin<br>No. | I/O          |                                          | Ana           | alog     | НМІ                   | Timer               | Communicati          | ions Interface           |
|------------|--------------|------------------------------------------|---------------|----------|-----------------------|---------------------|----------------------|--------------------------|
| 10LSSOP    | Digital port | Power supply,<br>system, clock,<br>debug | A/D converter |          | Interrupt<br>function | Timer array<br>unit | Serial array<br>unit | Serial<br>interface IICA |
| 1          | P40          | TOOL0<br>(PCLBUZ0)                       | 1             |          |                       | (TI01/TO01)         | 1                    | _                        |
| 2          | P125         | RESET                                    |               | (VCOUT0) | INTP1                 | _                   |                      | _                        |
| 3          | P137         |                                          |               |          | INTP0                 | TIOO                |                      | _                        |
| 4          | _            | V <sub>SS</sub>                          |               | l        | _                     | _                   | l                    | _                        |
| 5          | _            | $V_{DD}$                                 |               | l        | _                     | _                   |                      | _                        |
| 6          | P00          | TOOLTxD                                  |               |          | INTP6                 | _                   | SO00/TxD0            | _                        |
| 7          | P01          | TOOLRxD                                  | ANI0          | 1        | INTP5                 | TI02/TO02           | SI00/RxD0/<br>SDA00  | SDAA0                    |
| 8          | P02          | PCLBUZ0                                  | ANI1          | VCOUT0   | INTP7                 | (TI01/TO01)         | SCK00/SCL00          | _                        |
| 9          | P03          | _                                        | ANI2          | IVCMP0   | INTP4                 | (TI00)<br>TO00      | _                    | SCLA0                    |
| 10         | P04          | _                                        | ANI3          | IVREF0   | INTP3                 | TI01/TO01           | _                    | _                        |

- Remark 1. For pin identification, see 1.4 Pin Identification.
- Remark 2. Functions in parentheses can be assigned via settings in the peripheral I/O redirection register (PIOR).

  Refer to Figure 4-6 Format of Peripheral I/O Redirection Registers 0 to 3 (PIOR0 to PIOR3) in the RL78/G15 User's Manual.

# 1.3.3 16-pin products

• 16-pin plastic SSOP (4.4 × 5.0 mm, 0.65-mm pitch)

| P41/TI03/TO03/(INTP4)/(TI02/TO02)     | 1 | _            | _  | P07/ANI6/SCK01/SCL01/SDAA0/(INTP5)/(TO03)                                 |
|---------------------------------------|---|--------------|----|---------------------------------------------------------------------------|
| · · · · · · · · · · · · · · · · · · · | 2 | 1            | _  | P06/ANI5/SI01/SDA01/SCLA0/(PCLBUZ0)/(INTP7)/(SCK00/SCL00)                 |
| P125/RESET/INTP1/(VCOUT0)             | 3 | 1            | 14 | P05/ANI4/TI02/TO02/SO01/(INTP6)/(SCK00/SCL00)/(SI00/RxD0/SDA00)           |
| P137/INTP0/TI00                       | 4 | RL78/G15 1   | 13 | P04/ANI3/IVREF0/INTP3/TI01/TO01/(SI00/RxD0/SDA00)/(SO00/TxD0)             |
| P122/X2/EXCLK/TI05/TO05/(INTP2)       | 5 | (Top View) 1 | 12 | P03/ANI2/IVCMP0/INTP4/TO00/(TI00)/(SO00/TxD0)                             |
| P121/X1/TI07/TO07/(INTP3)             | 6 | 1            | 11 | P02/PCLBUZ0/ANI1/VCOUT0/INTP7/SCK00/SCL00/(TI01/TO01)/(SO01)              |
| $V_{SS}$                              | 7 | 1            | 10 | P01/TOOLRxD/ANI0/INTP5/SI00/RxD0/SDA00/(TI02/TO02)/(SI01)/(SDA01)/(SDA00) |
| $V_{DD}$                              | 8 |              | 9  | P00/TOOLTxD/INTP6/SO00/TxD0/(SCK01/SCL01)/(SCLA0)                         |

• 16-pin plastic HWQFN (3 × 3 mm, 0.5-mm pitch)



Table 1-4. Multiplexed Functions of 16-pin Products

| Pin    | No.     | I/O          |                                          | Ana           | alog       | НМІ                   | Timer                    | Communicati                                    | ons Interface            |
|--------|---------|--------------|------------------------------------------|---------------|------------|-----------------------|--------------------------|------------------------------------------------|--------------------------|
| 16SSOP | 16HWQFN | Digital port | Power supply,<br>system, clock,<br>debug | A/D converter | Comparator | Interrupt<br>function | Timer array<br>unit      | Serial array<br>unit                           | Serial<br>interface IICA |
| 1      | 15      | P41          | _                                        | _             | _          | (INTP4)               | TI03/TO03<br>(TI02/TO02) | _                                              | _                        |
| 2      | 16      | P40          | TOOL0<br>(PCLBUZ0)                       | _             | _          | INTP2                 | (TI01/TO01)              | _                                              | _                        |
| 3      | 1       | P125         | RESET                                    | 1             | (VCOUT0)   | INTP1                 | _                        | _                                              | _                        |
| 4      | 2       | P137         | _                                        | ı             | ı          | INTP0                 | TI00                     | _                                              | _                        |
| 5      | 3       | P122         | X2<br>EXCLK                              | 1             | 1          | (INTP2)               | TI05/TO05                | _                                              | _                        |
| 6      | 4       | P121         | X1                                       | 1             | ı          | (INTP3)               | TI07/TO07                | _                                              | _                        |
| 7      | 5       |              | Vss                                      | ı             | ı          | ı                     | _                        | _                                              | _                        |
| 8      | 6       |              | $V_{DD}$                                 |               |            |                       | _                        | _                                              | _                        |
| 9      | 7       | P00          | TOOLTxD                                  | _             | _          | INTP6                 | _                        | SO00/TxD0<br>(SCK01/SCL01)                     | (SCLA0)                  |
| 10     | 8       | P01          | TOOLRXD                                  | ANI0          | _          | INTP5                 | (TI02/TO02)              | SI00/RxD0/<br>SDA00<br>(SI01)/(SDA01)          | (SDAA0)                  |
| 11     | 9       | P02          | PCLBUZ0                                  | ANI1          | VCOUT0     | INTP7                 | (TI01/TO01)              | SCK00/SCL00<br>(SO01)                          | _                        |
| 12     | 10      | P03          | _                                        | ANI2          | IVCMP0     | INTP4                 | (TI00)<br>TO00           | (SO00/TxD0)                                    | _                        |
| 13     | 11      | P04          | _                                        | ANI3          | IVREF0     | INTP3                 | TI01/TO01                | (SI00/RxD0/<br>SDA00)<br>(SO00/TxD0)           | _                        |
| 14     | 12      | P05          | _                                        | ANI4          | _          | (INTP6)               | TI02/TO02                | SO01<br>(SCK00/SCL00)<br>(SI00/RxD0/<br>SDA00) | _                        |
| 15     | 13      | P06          | (PCLBUZ0)                                | ANI5          | _          | (INTP7)               | _                        | SI01/SDA01<br>(SCK00/SCL00)                    | SCLA0                    |
| 16     | 14      | P07          | _                                        | ANI6          | _          | (INTP5)               | (TO03)                   | SCK01/SCL01                                    | SDAA0                    |

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. Functions in parentheses can be assigned via settings in the peripheral I/O redirection register (PIOR).

Refer to Figure 4-6 Format of Peripheral I/O Redirection Registers 0 to 3 (PIOR0 to PIOR3) in the RL78/G15 User's Manual.

# 1.3.4 20-pin products

• 20-pin plastic LSSOP (4.4 × 6.5 mm, 0.65-mm pitch)

| P21/ANI9/IVCMP1/(INTP7)/(T000) P20/ANI10/IVREF1/(INTP1)/(T100)/(T103/T003)/(SCK01/SCL01) P41/VCOUT1/T103/T003/(INTP4)/(T102/T002)/(S001)/(SDA01) P40/TOOL0/INTP2/(PCLBUZ0)/(T101/T001) P125/RESET/INTP1/(VCOUT0)/(VCOUT1)/(S101) P137/INTP0/T100 P122/X2/EXCLK/T105/T005/(INTP2) P121/X1/T107/T007/(INTP3) Vss | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | RL78/G15<br>(Top View) | 20<br>19<br>18<br>17<br>16<br>15<br>14<br>13 | P22/ANI8/TI06/TO06/(INTP5)/(SDA01) P23/ANI7/TI04/TO04/(INTP6)/(SCL01) P07/ANI6/SCK01/SCL01/SDAA0/(INTP5)/(TO03) P06/ANI5/SI01/SDA01/SCLA0/(PCLBUZ0)/(INTP7)/(SCK00/SCL00) P05/ANI4/TI02/TO02/SO01/(INTP6)/(SCK00/SCL00)/(SI00/RxD0/SDA00) P04/ANI3/IVREF0/INTP3/TI01/TO01/(SI00/RxD0/SDA00)/(SO00/TxD0) P03/ANI2/IVCMP0/INTP4/TO00/(TI00)/(SO00/TxD0) P02/PCLBUZ0/ANI1/VCOUT0/INTP7/SCK00/SCL00/(TI01/TO01)/(SO01) P01/TO01 RxD/ANI0/(INTP5/SI00/RxD0/SDA00)/(TI02/TO02)/(SI01)/(SDA01)/(SDA01) |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vss<br>V <sub>DD</sub>                                                                                                                                                                                                                                                                                         | 9                                    |                        | 12                                           | P01/TOOLRxD/ANI0/INTP5/SI00/RxD0/SDA00/(TI02/TO02)/(SI01)/(SDA01)/(SDA00) P00/TOOLTxD/INTP6/SO00/TxD0/(SCK01/SCL01)/(SCLA0)                                                                                                                                                                                                                                                                                                                                                                     |

Table 1-5. Multiplexed Functions of 20-pin Products (1/2)

| Pin<br>No. | I/O          |                                          | Ana           | ılog                 | НМІ               | Timer                    | Communicati                                    | ons Interface            |
|------------|--------------|------------------------------------------|---------------|----------------------|-------------------|--------------------------|------------------------------------------------|--------------------------|
| 20LSSOP    | Digital port | Power supply,<br>system, clock,<br>debug | A/D converter | Comparator           | Interrupt         | Timer array<br>unit      | Serial array<br>unit                           | Serial<br>interface IICA |
| 1          | P21          | _                                        | ANI9          | IVCMP1               | (INTP7)           | (TO00)                   | _                                              | _                        |
| 2          | P20          | _                                        | ANI10         | IVREF1               | (INTP1)           | (TI00)<br>(TI03/TO03)    | (SCK01/SCL01)                                  | _                        |
| 3          | P41          |                                          |               | VCOUT1               | (INTP4)           | TI03/TO03<br>(TI02/TO02) | (SO01)/(SDA01)                                 | _                        |
| 4          | P40          | TOOL0<br>(PCLBUZ0)                       | _             | _                    | INTP2             | (TI01/TO01)              | _                                              | _                        |
| 5          | P125         | RESET                                    | _             | (VCOUT0)<br>(VCOUT1) | INTP1             | _                        | (SI01)                                         | _                        |
| 6          | P137         | _                                        | _             | _                    | INTP0             | TI00                     | _                                              | _                        |
| 7          | P122         | X2<br>EXCLK                              | _             | _                    | (INTP2) TI05/TO05 |                          | _                                              | _                        |
| 8          | P121         | X1                                       | _             | _                    | (INTP3)           | TI07/TO07                | _                                              | _                        |
| 9          |              | Vss                                      | _             |                      | _                 | _                        | _                                              | _                        |
| 10         |              | $V_{DD}$                                 | _             |                      | _                 | _                        | _                                              | _                        |
| 11         | P00          | TOOLTxD                                  | _             |                      | INTP6             | _                        | SO00/TxD0<br>(SCK01/SCL01)                     | (SCLA0)                  |
| 12         | P01          | TOOLRxD                                  | ANI0          | _                    | INTP5             | (TI02/TO02)              | SI00/RxD0/SDA00<br>(SI01)/(SDA01)              | (SDAA0)                  |
| 13         | P02          | PCLBUZ0                                  | ANI1          | VCOUT0               | INTP7             | (TI01/TO01)              | SCK00/SCL00<br>(SO01)                          | _                        |
| 14         | P03          |                                          | ANI2          | IVCMP0               | INTP4             | (TI00)<br>TO00           | (SO00/TxD0)                                    | _                        |
| 15         | P04          | _                                        | ANI3          | IVREF0               | INTP3             | TI01/TO01                | (SI00/RxD0/<br>SDA00)<br>(SO00/TxD0)           | _                        |
| 16         | P05          | _                                        | ANI4          | -                    | (INTP6)           | TI02/TO02                | SO01<br>(SCK00/SCL00)<br>(SI00/RxD0/<br>SDA00) | _                        |
| 17         | P06          | (PCLBUZ0)                                | ANI5          | _                    | (INTP7)           | _                        | SI01/SDA01<br>(SCK00/SCL00)                    | SCLA0                    |
| 18         | P07          | _                                        | ANI6          | _                    | (INTP5)           | (TO03)                   | SCK01/SCL01                                    | SDAA0                    |

Table 1-5. Multiplexed Functions of 20-pin Products (2/2)

| Pin<br>No. | I/O          |                                          | Ana           | alog       | НМІ                   | Timer               | Communicati          | ons Interface            |
|------------|--------------|------------------------------------------|---------------|------------|-----------------------|---------------------|----------------------|--------------------------|
| 20LSSOP    | Digital port | Power supply,<br>system, clock,<br>debug | A/D converter | Comparator | Interrupt<br>function | Timer array<br>unit | Serial array<br>unit | Serial<br>interface IICA |
| 19         | P23          | _                                        | ANI7          | _          | (INTP6)               | TI04/TO04           | (SCL01)              | _                        |
| 20         | P22          | _                                        | ANI8          | _          | (INTP5)               | TI06/TO06           | (SDA01)              | _                        |

- Remark 1. For pin identification, see 1.4 Pin Identification.
- Remark 2. Functions in parentheses can be assigned via settings in the peripheral I/O redirection register (PIOR).

  Refer to Figure 4-6 Format of Peripheral I/O Redirection Registers 0 to 3 (PIOR0 to PIOR3) in the RL78/G15 User's Manual.

# 1.4 Pin Identification

ANI0 to ANI10 : Analog Input

INTP0 to INTP7 : Interrupt Request From Peripherals

P00 to P07 : Port 0
P20 to P23 : Port 2
P40, P41 : Port 4
P121, P122, P125 : Port 12
P137 : Port 13

PCLBUZ0 : Programmable Clock Output/Buzzer Output

EXCLK : External Clock Input

X1, X2 : Crystal Oscillator (Main System Clock)

IVCMP0, IVCMP1 : Comparator Input
VCOUT0, VCOUT1 : Comparator Output

IVREF0, IVREF1 : Comparator Reference Input

RESET : Reset

RxD0 : Receive Data

SCK00, SCK01 : Serial Clock Input/Output
SCL00, SCL01, SCLA0 : Serial Clock Output
SDA00, SDA01, SDAA0 : Serial Data Input/Output

SI00, SI01 : Serial Data Input SO00, SO01 : Serial Data Output

TI00 to TI07 : Timer Input
TO00 to TO07 : Timer Output

TOOL0 : Data Input/Output for Tool

TOOLRxD, TOOLTxD : Data Input/Output for External Device

 $\begin{array}{lll} \mathsf{TxD0} & : \mathsf{Transmit} \, \mathsf{Data} \\ \mathsf{V_{DD}} & : \mathsf{Power} \, \mathsf{Supply} \\ \mathsf{V_{SS}} & : \mathsf{Ground} \end{array}$ 

# 1.5 Block Diagram

# 1.5.1 8-pin products



# 1.5.2 10-pin products



# 1.5.3 16-pin products



# 1.5.4 20-pin products



# 1.6 Outline of Functions

This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                            | Item                          | 8-                                                                                                                                                       | pin                                 | 10                             | -pin                                 | 16-                           | ·pin                          | 20-                              | (1/2)<br>·pin                       |  |  |  |  |
|----------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------|--------------------------------------|-------------------------------|-------------------------------|----------------------------------|-------------------------------------|--|--|--|--|
|                            |                               | R5F12007                                                                                                                                                 | R5F12008                            | R5F12017                       | R5F12018                             | R5F12047                      | R5F12048                      | R5F12067                         | R5F12068                            |  |  |  |  |
| Code flash me              | emory                         | 4 KB                                                                                                                                                     | 8 KB                                | 4 KB                           | 8 KB                                 | 4 KB                          | 8 KB                          | 4 KB                             | 8 KB                                |  |  |  |  |
| Data flash me              | -                             | 710                                                                                                                                                      | OND                                 | TID                            |                                      | KB                            | OND                           | 410                              | OND                                 |  |  |  |  |
|                            | illory                        |                                                                                                                                                          |                                     |                                |                                      |                               |                               |                                  |                                     |  |  |  |  |
| RAM                        |                               |                                                                                                                                                          |                                     | I                              | 1                                    | KB<br>T                       |                               |                                  |                                     |  |  |  |  |
| Main system<br>clock       | High-speed system clock       | -                                                                                                                                                        | _                                   | -                              | _                                    | VDD = 2.4 to                  | 5.5 V                         | illation: 1 to 12                |                                     |  |  |  |  |
|                            |                               |                                                                                                                                                          |                                     |                                |                                      | External mair<br>VDD = 2.4 to | •                             | input (EXCLK)                    | : 1 to 16 MHz                       |  |  |  |  |
|                            | High-speed on-chip oscillator |                                                                                                                                                          |                                     | 1                              | to 16 MHz (VD                        | D = 2.4 to 5.5                | V)                            |                                  |                                     |  |  |  |  |
| Low-speed on               | -chip oscillator clock        | 15 kHz (TYP.)                                                                                                                                            |                                     |                                |                                      |                               |                               |                                  |                                     |  |  |  |  |
| General-purpo              | ose registers                 |                                                                                                                                                          |                                     |                                | (8-bit register                      | × 8) × 4 banks                |                               |                                  |                                     |  |  |  |  |
| Minimum instr              | ruction execution time        |                                                                                                                                                          |                                     |                                | 0.0625 µs (16                        | MHz operation                 | )                             |                                  |                                     |  |  |  |  |
| Instruction set            |                               | Data trans                                                                                                                                               | sfer (8/16 bits)                    |                                |                                      |                               |                               |                                  |                                     |  |  |  |  |
|                            |                               | Adder and subtractor/logical operation (8/16 bits)                                                                                                       |                                     |                                |                                      |                               |                               |                                  |                                     |  |  |  |  |
|                            |                               | <ul> <li>Multiplication (8 bits x 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                     |                                |                                      |                               |                               |                                  |                                     |  |  |  |  |
|                            | 1                             | <ul> <li>Rotate, ba</li> </ul>                                                                                                                           | arrel shift, and                    | bit manipulatio                | n (Set, reset, te                    | est, and Boolea               | n operation), e               | etc.                             |                                     |  |  |  |  |
| I/O port                   | Total                         | (                                                                                                                                                        | 3                                   | ,                              | 8                                    | 1                             | 4                             | 18                               |                                     |  |  |  |  |
|                            | CMOS I/O                      |                                                                                                                                                          | 5                                   | ,                              | 7                                    | 1                             | 3                             | 17                               |                                     |  |  |  |  |
|                            | CMOS input                    |                                                                                                                                                          |                                     |                                |                                      | 1                             |                               |                                  |                                     |  |  |  |  |
| Timer                      | 16-bit timer                  |                                                                                                                                                          |                                     |                                | 8 cha                                | innels                        |                               |                                  |                                     |  |  |  |  |
|                            | Watchdog timer                |                                                                                                                                                          |                                     |                                | 1 cha                                | annel                         |                               |                                  |                                     |  |  |  |  |
|                            | 12-bit interval timer         | 1 channel                                                                                                                                                |                                     |                                |                                      |                               |                               |                                  |                                     |  |  |  |  |
|                            | Timer output                  | 3 cha                                                                                                                                                    | nnels<br>outs: 2) <sup>Note 1</sup> |                                | annels<br>outs: 2) <sup>Note 1</sup> |                               |                               |                                  | nnels<br>outs: 7) <sup>Note 1</sup> |  |  |  |  |
| Clock output/b             | ouzzer output                 | 1                                                                                                                                                        |                                     |                                |                                      |                               |                               |                                  |                                     |  |  |  |  |
|                            |                               | Up to 10 MHz (peripheral hardware clock: f <sub>MAIN</sub> = 10 MHz operation)                                                                           |                                     |                                |                                      |                               |                               |                                  |                                     |  |  |  |  |
| Comparator                 |                               | 1 cha                                                                                                                                                    | annel                               | 1 ch                           | annel                                | 1 cha                         | annel                         | 2 channels                       |                                     |  |  |  |  |
| •                          | ition A/D converter           | 3 cha                                                                                                                                                    | nnels                               | 4 cha                          | annels                               | 7 cha                         | nnels                         | 11 ch                            | annels                              |  |  |  |  |
| Serial interface           |                               |                                                                                                                                                          | ed SPI (CSI): 1                     | channel/simpl<br>RT: 1 channel | ified I <sup>2</sup> C:              |                               | SPI (CSI <sup>Note 2</sup> ): | 2 channels/sin<br>ART: 1 channel |                                     |  |  |  |  |
|                            | I <sup>2</sup> C bus          | 1 channel                                                                                                                                                |                                     |                                |                                      |                               |                               |                                  |                                     |  |  |  |  |
| Number of                  | Internal                      | ,                                                                                                                                                        | 3                                   | 1                              | 10                                   | 1                             | 6                             | 1                                | 9                                   |  |  |  |  |
| Vectored interrupt sources | External                      |                                                                                                                                                          | 6                                   |                                | 8                                    |                               | 3                             |                                  | 3                                   |  |  |  |  |
| Reset                      |                               | Reset by                                                                                                                                                 | RESET nin                           | I                              |                                      | l                             |                               | l                                |                                     |  |  |  |  |
| reset                      |                               | I -                                                                                                                                                      |                                     | na timer                       |                                      |                               |                               |                                  |                                     |  |  |  |  |
|                            |                               | Internal reset by watchdog timer     Internal reset by selectable power-on-reset                                                                         |                                     |                                |                                      |                               |                               |                                  |                                     |  |  |  |  |
|                            |                               |                                                                                                                                                          | =                                   | nstruction exec                |                                      |                               |                               |                                  |                                     |  |  |  |  |
|                            |                               | Internal re                                                                                                                                              | set by data ref                     | ention lower lin               | mit voltage                          |                               |                               |                                  |                                     |  |  |  |  |
|                            |                               | Internal reset by data retention lower limit voltage     Internal reset by illegal-memory access                                                         |                                     |                                |                                      |                               |                               |                                  |                                     |  |  |  |  |
| Selectable pov             | wer-on-reset circuit          | Rising ed                                                                                                                                                |                                     |                                |                                      |                               |                               |                                  |                                     |  |  |  |  |

(2/2)

| Item                          | 8-pin                                        |                              | 10-             | 10-pin                       |                 | 16-pin           |                              | 20-pin       |  |
|-------------------------------|----------------------------------------------|------------------------------|-----------------|------------------------------|-----------------|------------------|------------------------------|--------------|--|
|                               | R5F12007                                     | R5F12008                     | R5F12017        | R5F12018                     | R5F12047        | R5F12048         | R5F12067                     | R5F12068     |  |
| On-chip debug function        | Provided                                     | vided                        |                 |                              |                 |                  |                              |              |  |
| Power supply voltage          | $V_{DD} = 2.4 \text{ to } 5$                 | <sub>DD</sub> = 2.4 to 5.5 V |                 |                              |                 |                  |                              |              |  |
| Operating ambient temperature | $T_A = -40 \text{ to } +8$<br>(M: Industrial |                              | umer applicatio | ns), T <sub>A</sub> = −40 to | o +105°C (G: Ir | ndustrial applic | ations), T <sub>A</sub> = −∠ | 10 to +125°C |  |

- Note 1. The number of outputs varies, depending on the setting of channels in use and the number of the master (see 6.9.3 Operation as multiple PWM output function in the RL78/G15 User's Manual).
- Note 2. Although the CSI function is generally called SPI, it is also called CSI in this product, so it is referred to as such in this manual.
- Note 3. The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the on-chip debug emulator.

# **★** 2. ELECTRICAL SPECIFICATIONS ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ )

This chapter describes the electrical specifications of A: Consumer applications ( $T_A = -40$  to  $+85^{\circ}$ C).

- Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
- Caution 2. The pins mounted depend on the product. Refer to 2.1 Port Function, for the port functions, and 2.2.1 Functions for each product, for the other functions, in the RL78/G15 User's Manual.



# 2.1 Absolute Maximum Ratings

 $[T_A = 25^{\circ}C]$ 

| Item                          | Symbol           |                   | Condition                              | Rating                            | Unit |
|-------------------------------|------------------|-------------------|----------------------------------------|-----------------------------------|------|
| Supply voltage                | $V_{DD}$         |                   |                                        | −0.5 to +6.5                      | V    |
| Input voltage                 | V <sub>I1</sub>  |                   |                                        | $-0.3$ to $V_{DD} + 0.3^{Note 1}$ | V    |
| Output voltage                | V <sub>O1</sub>  |                   |                                        | -0.3 to V <sub>DD</sub> + 0.3     | V    |
| Output current, high          | I <sub>OH1</sub> | Per pin           |                                        | -40                               | mA   |
|                               |                  | Total of all pins | P20 to P23, P40, P41, P121, P122, P125 | -70                               | mA   |
|                               |                  | -170mA            | P00 to P07                             | -100                              | mA   |
| Output current, low           | I <sub>OL1</sub> | Per pin           |                                        | 40                                | mA   |
|                               |                  | Total of all pins | P20 to P23, P40, P41, P121, P122, P125 | 100                               | mA   |
|                               |                  | 170mA             | P00 to P07                             | 100                               | mA   |
| Operating ambient temperature | T <sub>A</sub>   |                   |                                        | -40 to +85                        | °C   |
| Storage temperature           | T <sub>stg</sub> |                   |                                        | −65 to +150                       | °C   |

Note 1. This must be no greater than 6.5 V.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any item. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

- **Remark 1.** The characteristics of functions multiplexed on a given pin are the same as those for the port pin unless otherwise specified.
- **Remark 2.** The reference voltage is V<sub>SS</sub>.

## 2.2 Oscillator Characteristics

## 2.2.1 X1 oscillator characteristics

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

| Item                                                  | Resonator                               | Condition                       | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------|-----------------------------------------|---------------------------------|------|------|------|------|
| X1 clock oscillation frequency (fx) <sup>Note 1</sup> | Ceramic resonator/<br>crystal resonator | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | 1    |      | 12   | MHz  |

Note 1. Indicates only permissible oscillator frequency ranges. Refer to **2.4 AC Characteristics** for instruction execution time. For actual applications, request evaluation by the manufacturer of the oscillator circuit mounted on a board so you can use appropriate values.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after release from the reset state, the user should use the oscillation stabilization time counter status register (OSTC) to check the X1 clock oscillation stabilization time. Specify the values for the oscillation stabilization time in the OSTC register and the oscillation stabilization time select register (OSTS) after having sufficiently evaluated the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator, refer to 5.4 System Clock Oscillator in the RL78/G15 User's Manual.

# 2.2.2 On-chip oscillator characteristics

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

| Item                                                                    | Symbol          | Condition                     | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------------------|-----------------|-------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency <sup>Note 1, Note 2</sup> | f <sub>IH</sub> |                               | 1    |      | 16   | MHz  |
| High-speed on-chip oscillator clock frequency accuracy                  |                 | T <sub>A</sub> = −40 to +85°C | -2.0 |      | +2.0 | %    |
| Low-speed on-chip oscillator clock frequency                            | f <sub>IL</sub> |                               |      | 15   |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy                   |                 |                               | -15  |      | +15  | %    |

- Note 1. The high-speed on-chip oscillator frequency is selected by bits 0 to 2 of option byte (00C2H).
- Note 2. The listed values only indicate the characteristics of the oscillators. Refer to **2.4 AC Characteristics** for instruction execution time.



## 2.3 DC Characteristics

## 2.3.1 Pin characteristics

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

(1/2)

| Item                 | Symbol           | Conditio                                        | n                                                   | MIN. | TYP.                   | MAX.                    | Unit |
|----------------------|------------------|-------------------------------------------------|-----------------------------------------------------|------|------------------------|-------------------------|------|
| Output current, high | I <sub>OH1</sub> | Per pin for P00 to P07, P20 to P121, P122, P125 | P23, P40, P41,                                      |      |                        | -10.0 <sup>Note 2</sup> | mA   |
|                      |                  | Total of P20 to P23, P40,                       | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |      |                        | -65.0                   | mA   |
|                      |                  | P41, P121, P122, P125                           | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$   |      |                        | -14.0                   | mA   |
|                      |                  | (when duty ≤ 70% <sup>Note 3</sup> )            | $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$   |      |                        | -10.5                   | mA   |
|                      |                  | Total of P00 to P07                             | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |      |                        | -65.0                   | mA   |
|                      |                  | (when duty ≤ 70% <sup>Note 3</sup> )            | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$   |      |                        | -12.0                   | mA   |
|                      |                  |                                                 | $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$   |      |                        | -9.0                    | mA   |
|                      |                  | Total of all pins (when duty ≤                  | 70% <sup>Note 3</sup> )                             |      |                        | -105.0                  | mA   |
| Output current, low  | I <sub>OL1</sub> | Per pin for P00 to P07, P20 to P121, P122, P125 |                                                     |      | 20.0 <sup>Note 2</sup> | mA                      |      |
|                      |                  | Total of P20 to P23, P40,                       | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V                     |      |                        | 85.0                    | mA   |
|                      |                  | P41, P121, P122, P125                           | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$   |      |                        | 21.0                    | mA   |
|                      |                  | (when duty ≤ 70% <sup>Note 3</sup> )            | $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$   |      |                        | 4.2                     | mA   |
|                      |                  | Total of P00 to P07                             | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |      |                        | 85.0                    | mA   |
|                      |                  | (when duty ≤ 70% <sup>Note 3</sup> )            | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$   |      |                        | 18.0                    | mA   |
|                      |                  |                                                 | $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$   |      |                        | 3.6                     | mA   |
|                      |                  | Total of all pins (when duty ≤                  | 70% <sup>Note 3</sup> )                             |      |                        | 145.0                   | mA   |

- Note 1. Device operation is guaranteed at the listed currents even if current is flowing from the V<sub>DD</sub> pin to an output pin.
- Note 2. The value for maximum total current must not be exceeded.
- Note 3. The listed currents apply when the duty cycle is no greater than 70%. Use the following formula to calculate the output current when the duty cycle is greater than 70%, where n is the duty cycle.
  - Total output current from the listed pins =  $(I_{OH} \times 0.7)/(n \times 0.01)$ Example when n = 80% and  $I_{OH} = -10.0$  mA Total output current from the listed pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \cong -8.7$  mA
  - Total output current from the listed pins =  $(I_{OL} \times 0.7)/(n \times 0.01)$

Example when n = 80% and  $I_{OL} = 10.0$  mA

Total output current from the listed pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

Note that the duty cycle has no effect on the current that is allowed to flow into a single pin. A current higher than the absolute maximum rating must not flow into a single pin.

Note 4. Device operation is guaranteed at the listed currents even if current is flowing from an output pin to the V<sub>SS</sub> pin.

Caution P00, P01, P03 to P07, P22, and P41 do not output high level in N-ch open-drain mode.



**Remark** The characteristics of functions multiplexed on a given pin are the same as those for the port pin unless otherwise specified.

## [T<sub>A</sub> = -40 to +85°C, 2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V]

(2/2)

| Item                        | Symbol            | Condition                                                      | l                                     | MIN.                  | TYP. | MAX.                | Unit |
|-----------------------------|-------------------|----------------------------------------------------------------|---------------------------------------|-----------------------|------|---------------------|------|
| Input voltage, high         | V <sub>IH1</sub>  |                                                                |                                       | 0.8 V <sub>DD</sub>   |      | $V_{DD}$            | V    |
| Input voltage, low          | V <sub>IL1</sub>  |                                                                |                                       | 0                     |      | 0.2 V <sub>DD</sub> | V    |
| Output voltage, high        | V <sub>OH1</sub>  | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V                                | I <sub>OH</sub> = −10 mA              | V <sub>DD</sub> - 1.5 |      |                     | V    |
| Note 1                      |                   |                                                                | I <sub>OH</sub> = −3.0 mA             | V <sub>DD</sub> - 0.7 |      |                     | V    |
|                             |                   | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$            | $I_{OH} = -2.0 \text{ mA}$            | V <sub>DD</sub> - 0.6 |      |                     | V    |
|                             |                   | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$          | I <sub>OH</sub> = −1.5 mA             | V <sub>DD</sub> - 0.5 |      |                     | V    |
| Output voltage, low         | V <sub>OL1</sub>  | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$            | I <sub>OL</sub> = 20 mA               |                       |      | 1.3                 | V    |
| Note 2                      |                   |                                                                | I <sub>OL</sub> = 8.5 mA              |                       |      | 0.7                 | V    |
|                             |                   | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$            | I <sub>OL</sub> = 3.0 mA              |                       |      | 0.6                 | V    |
|                             |                   |                                                                | I <sub>OL</sub> = 1.5 mA              |                       |      | 0.4                 | V    |
|                             |                   | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$          | I <sub>OL</sub> = 0.6 mA              |                       |      | 0.4                 | V    |
| Input leakage current, high | I <sub>LIH1</sub> | P00 to P07, P20 to P23, P40, $V_1 = V_{DD}$                    |                                       |                       | 1    | μΑ                  |      |
|                             | I <sub>LIH2</sub> | P121, P122 (X1, X2, EXCLK)<br>V <sub>I</sub> = V <sub>DD</sub> | In input port or external clock input |                       |      | 1                   | μA   |
|                             |                   |                                                                | In resonator connection               |                       |      | 10                  | μA   |
| Input leakage current, low  | I <sub>LIL1</sub> | P00 to P07, P20 to P23, P40, $V_1 = V_{SS}$                    | P41, P125, P137                       |                       |      | -1                  | μA   |
|                             | I <sub>LIL2</sub> | P121, P122 (X1, X2, EXCLK)<br>V <sub>I</sub> = V <sub>SS</sub> | In input port or external clock input |                       |      | -1                  | μA   |
|                             |                   |                                                                | In resonator connection               |                       |      | -10                 | μA   |
| On-chip pull-up resistance  | Ru                | $V_1 = V_{SS}$                                                 |                                       | 10                    | 20   | 100                 | kΩ   |

- Note 1. The value under the condition which satisfies the high-level output current (I<sub>OH1</sub>).
- Note 2. The value under the condition which satisfies the low-level output current (IoL1).
- Caution The maximum value of  $V_{IH}$  of P00, P01, P03 to P07, P22, and P41 is  $V_{DD}$  even in N-ch open-drain mode. These pins do not output high level in N-ch open-drain mode.
- **Remark** The characteristics of functions multiplexed on a given pin are the same as those for the port pin unless otherwise specified.

## 2.3.2 Supply current characteristics

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

| Item                             | Symbol                  |                |                 | Condition                                                                                        |                                | MIN. | TYP. | MAX. | Unit |
|----------------------------------|-------------------------|----------------|-----------------|--------------------------------------------------------------------------------------------------|--------------------------------|------|------|------|------|
| Supply current <sup>Note 1</sup> | I <sub>DD1</sub>        | Operating mode | Basic operation | f <sub>IH</sub> = 16 MHz <sup>Note 4</sup>                                                       | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 0.87 |      | mA   |
|                                  |                         |                | Normal          | f <sub>IH</sub> = 16 MHz <sup>Note 4</sup>                                                       | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 1.86 | 2.47 | mA   |
|                                  |                         |                | operation       | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup>                                                        | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 1.17 | 1.64 | mA   |
|                                  |                         |                |                 | $f_{EX} = 16 \text{ MHz}^{\text{Note 5, Note 6}}$<br>$V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$     | Square wave input              |      | 1.69 | 2.30 | mA   |
|                                  |                         |                |                 | $f_X = 12 \text{ MHz}^{\text{Note 5, Note 6}}$<br>$V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$        | Resonator connection           |      | 1.57 | 2.30 | mA   |
|                                  |                         |                |                 | f <sub>MX</sub> = 4 MHz <sup>Note 5, Note 6</sup>                                                | Square wave input              |      | 1.00 | 1.46 | mA   |
|                                  |                         |                |                 | $V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$                                                          | Resonator connection           |      | 1.05 | 1.53 | mA   |
|                                  | I <sub>DD2</sub> Note 2 | HALT mode      |                 | f <sub>IH</sub> = 16 MHz <sup>Note 4</sup>                                                       | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 371  | 800  | μΑ   |
|                                  |                         |                |                 | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup>                                                        | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 334  | 630  | μA   |
|                                  |                         |                |                 | $f_{EX} = 16 \text{ MHz}^{\text{Note 5, Note 6}}$<br>$V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$     | Square wave input              |      | 207  | 636  | μΑ   |
|                                  |                         |                |                 | $f_X = 12 \text{ MHz}^{\text{Note 5, Note 6}}$<br>$V_{\text{DD}} = 3.0 \text{ V}, 5.0 \text{ V}$ | Resonator connection           |      | 309  | 894  | μΑ   |
|                                  |                         |                |                 | $f_{MX} = 4 \text{ MHz}^{\text{Note 5, Note 6}}$                                                 | Square wave input              |      | 156  | 452  | μΑ   |
|                                  |                         |                |                 | $V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$                                                          | Resonator connection           |      | 207  | 599  | μA   |
|                                  | I <sub>DD3</sub> Note 3 | STOP mode      |                 | V <sub>DD</sub> = 3.0 V                                                                          |                                |      | 0.62 | 2.25 | μΑ   |

Note 1. The listed currents are the total currents flowing into V<sub>DD</sub>, including the input leakage currents flowing when the level of the input pin is fixed to V<sub>DD</sub> or V<sub>SS</sub>.

Regarding the values for main system clock operation, the TYP. value does not include the peripheral operating current. The MAX. value includes the peripheral operating current, but does not include those flowing into the A/D converter, comparator, I/O port, and on-chip pull-up/pull-down resistors.

Regarding the values for subsystem clock operation, the TYP. and MAX. values do not include the peripheral operating current. However, in HALT mode, the current flowing into the RTC is included.

Regarding the values in STOP mode, the TYP. and MAX. values do not include the peripheral operating current.

- Note 2. When the HALT instruction is executed from the flash memory.
- Note 3. The listed currents do not include the current flowing into the 12-bit interval timer and watchdog timer.
- Note 4. When the high-speed subsystem clock is stopped.
- Note 5. When the high-speed on-chip oscillator is stopped.
- Note 6. 16-pin and 20-pin products only.
- Remark 1. fil: High-speed on-chip oscillator clock frequency
- **Remark 2.** f<sub>MX</sub>: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- **Remark 3.** The temperature condition of the TYP. value is  $T_A = 25$ °C.

#### **Peripheral Functions**

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

| Item                                           | Symbol                                      | Cond               | dition                  | MIN. | TYP. | MAX.  | Unit |
|------------------------------------------------|---------------------------------------------|--------------------|-------------------------|------|------|-------|------|
| Low-speed on-chip oscillator operating current | I <sub>FIL</sub> Note 1                     |                    |                         |      | 0.30 |       | μA   |
| 12-bit interval timer operating current        | I <sub>TMKA</sub> Note 1,<br>Note 2, Note 3 |                    |                         |      | 0.02 |       | μΑ   |
| Watchdog timer operating current               | I <sub>WDT</sub><br>Note 1, Note 4          |                    |                         |      | 0.02 |       | μA   |
| A/D converter operating current                | I <sub>ADC</sub>                            | In conversion at   | V <sub>DD</sub> = 5.0 V |      | 1.30 | 1.90  | mA   |
|                                                | Note 1, Note 5                              | maximum speed      | V <sub>DD</sub> = 3.0 V |      | 0.50 |       | mA   |
| Comparator operating current                   | I <sub>CMP</sub><br>Note 1, Note 6          | In high-speed mode | V <sub>DD</sub> = 5.0 V |      | 6.50 |       | μA   |
|                                                |                                             | In low-speed mode  | V <sub>DD</sub> = 5.0 V |      | 1.70 |       | μA   |
| Internal reference voltage operating current   | I <sub>VREG</sub> Note 1                    |                    |                         |      | 10   |       | μA   |
| Self-programming operating current             | I <sub>FSP</sub><br>Note 1, Note 7          |                    |                         |      | 2.0  | 12.20 | mA   |

- Note 1. The current flowing into  $V_{DD}$ .
- Note 2. When the high-speed on-chip oscillator and high-speed system clock are stopped.
- Note 3. This current only flows into the 12-bit interval timer. It does not include the operating current of the low-speed on-chip oscillator. The supply current of the RL78 microcontrollers is the sum of  $I_{DD1}$ ,  $I_{DD2}$  or  $I_{DD3}$  and  $I_{FIL}$  and  $I_{TMKA}$  when the 12-bit interval timer is in operation.
- Note 4. This current only flows into the watchdog timer. It does not include the operating current of the low-speed onchip oscillator. The supply current of the RL78 microcontrollers is the sum of I<sub>DD1</sub>, I<sub>DD2</sub> or I<sub>DD3</sub> and I<sub>FIL</sub> and I<sub>WDT</sub> when the watchdog timer is in operation.
- Note 5. This current only flows into the A/D converter. The supply current of the RL78 microcontrollers is the sum of I<sub>DD1</sub> or I<sub>DD2</sub> and I<sub>ADC</sub> when the A/D converter is operating or in the HALT mode.
- Note 6. This current only flows into a single comparator. The supply current of the RL78 microcontrollers is the sum of I<sub>DD1</sub>, I<sub>DD2</sub> or I<sub>DD3</sub> and I<sub>CMP</sub> when the comparator is in operation.
- Note 7. This current only flows during self-programming.
- **Remark** The temperature condition of the TYP. value is  $T_A = 25$ °C.

# 2.4 AC Characteristics

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

| Item                                                          | Symbol                              |                                                                         | Condition                                             |                      | MIN.                    | TYP. | MAX. | Unit |
|---------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------|----------------------|-------------------------|------|------|------|
| Instruction cycle (minimum instruction execution time)        | T <sub>CY</sub>                     | When high-speed on-chip oscillator clock (f <sub>iH</sub> ) is selected | oscillator clock (fiH) is selected                    |                      |                         |      | 1.0  | μs   |
|                                                               |                                     | When high-speed system clock (f <sub>MX</sub> ) is selected             | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | Square wave input    | 0.0625                  |      | 1.0  | μs   |
|                                                               |                                     |                                                                         |                                                       | Resonator connection | 0.0833                  |      | 1.0  | μs   |
|                                                               |                                     | In the self-programming mode                                            | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                       |                      | 0.0625                  |      | 1.0  | μs   |
| External system clock frequency                               | f <sub>EX</sub>                     | .4 V ≤ V <sub>DD</sub> ≤ 5.5 V                                          |                                                       |                      | 1.0                     |      | 16   | MHz  |
| External system clock input high-level width, low-level width | t <sub>EXH</sub> , t <sub>EXL</sub> | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                                         | 30                                                    |                      |                         | ns   |      |      |
| TI00 to TI07 input high-level width, low-level width          | tтін, tтіL                          | Noise filter is not used                                                |                                                       |                      | 1/f <sub>MCK</sub> + 10 |      |      | ns   |
| TO00 to TO07 output                                           | f <sub>TO</sub>                     | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V                                         |                                                       |                      |                         |      | 8    | MHz  |
| frequency                                                     |                                     | 2.7 V ≤ V <sub>DD</sub> < 4.0 V                                         |                                                       |                      |                         |      | 5    | MHz  |
|                                                               |                                     | 2.4 V ≤ V <sub>DD</sub> < 2.7 V                                         |                                                       |                      |                         |      | 4    | MHz  |
| PCLBUZ0 output frequency                                      | f <sub>PCL</sub>                    | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V                                         |                                                       |                      |                         |      | 10   | MHz  |
|                                                               |                                     | 2.7 V ≤ V <sub>DD</sub> < 4.0 V                                         |                                                       |                      |                         |      | 5    | MHz  |
|                                                               |                                     | 2.4 V ≤ V <sub>DD</sub> < 2.7 V                                         |                                                       |                      |                         |      | 4    | MHz  |
| RESET low-level width                                         | t <sub>RSL</sub>                    |                                                                         |                                                       | •                    | 10                      |      |      | μs   |

Remark f<sub>MCK</sub>: Timer array unit operating clock frequency

(Operation clock to be set by timer clock select register 0 (TPS0) and the CKS0n1 bit of timer mode register 0 (TMR0n). n: Channel number (n = 0 to 7).)

## Minimum Instruction Execution Time during Main System Clock Operation



## At AC Timing



## **External System Clock Timing**



## TI/TO Timing



# **RESET** Input Timing



# 2.5 Serial Interface Characteristics

### **AC Timing Test Points**



# 2.5.1 Serial array unit

### (1) UART mode

[T<sub>A</sub> = -40 to +85°C, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V]

| Item          | Symbol | Condition                                      | MIN. | TYP. | MAX.                | Unit |
|---------------|--------|------------------------------------------------|------|------|---------------------|------|
| Transfer rate |        |                                                |      |      | f <sub>MCK</sub> /6 | bps  |
|               |        | Theoretical value of the maximum transfer rate |      |      | 2.6                 | Mbps |
|               |        | $f_{CLK} = f_{MCK} = 16 \text{ MHz}$           |      |      |                     |      |

### UART mode connection diagram



UART mode bit width (reference)



Remark f<sub>MCK</sub>: Serial array unit operation clock frequency

(Operation clock to be set by serial clock select register 0 (SPS0) and the CKS0n bit of serial mode register  $0 \times 10^{-1}$  (SMR0n). n: Channel number (n = 0, 1))

## (2) Simplified SPI (CSI) mode (master mode, SCKp... internal clock output)

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

| Item                                                   | Symbol                              | Con                                                 | dition                                              | MIN.                      | TYP. | MAX. | Unit |
|--------------------------------------------------------|-------------------------------------|-----------------------------------------------------|-----------------------------------------------------|---------------------------|------|------|------|
| SCKp cycle time                                        | t <sub>KCY1</sub>                   | $t_{KCY1} \ge 4/f_{CLK}$                            | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 250                       |      |      | ns   |
| SCKp high-/low-level width                             | t <sub>KH1</sub> , t <sub>KL1</sub> | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |                                                     | t <sub>KCY1</sub> /2 - 18 |      |      | ns   |
|                                                        |                                     | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                     |                                                     | t <sub>KCY1</sub> /2 - 38 |      |      | ns   |
| SIp setup time                                         | t <sub>SIK1</sub>                   | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |                                                     | 47                        |      |      | ns   |
| (to SCKp ↑) <sup>Note 1</sup>                          |                                     | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                     |                                                     | 75                        |      |      | ns   |
| SIp hold time<br>(from SCKp ↑) <sup>Note 1</sup>       | t <sub>KSI1</sub>                   |                                                     |                                                     | 19                        |      |      | ns   |
| Delay time from SCKp ↓ to SOp output <sup>Note 2</sup> | t <sub>KSO1</sub>                   | C = 30 pF <sup>Note 3</sup>                         |                                                     |                           |      | 25   | ns   |

- Note 1. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp setup time becomes "to SCKp ↓" and the SIp hold time becomes "from SCKp ↓" when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0.
- Note 2. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The delay time to SOp output becomes "from SCKp  $\downarrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0.
- Note 3. C is the load capacitance of the SCKp and SOp output lines.

### (3) Simplified SPI (CSI) mode (slave mode, SCKp... external clock input)

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5\text{V}, V_{SS} = 0\text{V}]$ 

| Item                                             | Symbol                             | Con                                                 | dition                                              | MIN.                            | TYP. | MAX.                    | Unit |
|--------------------------------------------------|------------------------------------|-----------------------------------------------------|-----------------------------------------------------|---------------------------------|------|-------------------------|------|
| SCKp cycle time                                  | t <sub>KCY2</sub>                  | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |                                                     | 6/f <sub>MCK</sub>              |      |                         | ns   |
|                                                  |                                    | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                     |                                                     | 6/f <sub>MCK</sub> and also 500 |      |                         | ns   |
| SCKp high-/low-level width                       | t <sub>KH2</sub> ,t <sub>KL2</sub> | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                     |                                                     | t <sub>KCY2</sub> /2 - 18       |      |                         | ns   |
| SIp setup time                                   | t <sub>SIK2</sub>                  | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                     | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                     |                                 |      |                         | ns   |
| (to SCKp ↑) <sup>Note 1</sup>                    |                                    | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                     |                                                     | 1/f <sub>MCK</sub> + 30         |      |                         | ns   |
| SIp hold time<br>(from SCKp ↑) <sup>Note 1</sup> | t <sub>KSI2</sub>                  | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                     |                                                     | 1/f <sub>MCK</sub> + 31         |      |                         | ns   |
| Delay time from SCKp ↓ to SOp                    | t <sub>KSO2</sub>                  | C = 30 pF <sup>Note 3</sup>                         | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                     |                                 |      | 2/f <sub>MCK</sub> + 50 | ns   |
| output <sup>Note 2</sup>                         |                                    |                                                     | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |                                 |      | 2/f <sub>MCK</sub> + 75 | ns   |

- Note 1. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp setup time becomes "to SCKp ↓" and the SIp hold time becomes "from SCKp ↓" when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0
- Note 2. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The delay time to SOp output becomes "from SCKp  $\downarrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0.
- Note 3. C is the load capacitance of the SOp output lines.



- Remark 1. p: CSI number (p = 00, 01), n: Channel number (n = 0, 1)
- Remark 2. f<sub>MCK</sub>: Serial array unit operation clock frequency (Operation clock to be set by serial clock select register 0 (SPS0) and the CKS0n bit of serial mode register 0n (SMR0n). n: Channel number (n = 0, 1))

Simplified SPI (CSI) mode connection diagram



Simplified SPI (CSI) mode serial transfer timing  $(When \ DAP0n = 0 \ and \ CKP0n = 0, \ or \ DAP0n = 1 \ and \ CKP0n = 1)$ 



**Remark** p: CSI number (p = 00, 01), n: Channel number (n = 0, 1)

## (4) Simplified I<sup>2</sup>C mode

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

| Item                          | Symbol              | Condition                                       | MIN.                                       | MAX.                  | Unit |
|-------------------------------|---------------------|-------------------------------------------------|--------------------------------------------|-----------------------|------|
| SCLr clock frequency          | f <sub>SCL</sub>    | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ |                                            | 400 <sup>Note 1</sup> | kHz  |
| Hold time when SCLr = "L"     | t <sub>LOW</sub>    | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | 1150                                       |                       | ns   |
| Hold time when SCLr = "H"     | t <sub>HIGH</sub>   | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | 1150                                       |                       | ns   |
| Data setup time (reception)   | t <sub>SU:DAT</sub> | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | 1/f <sub>MCK</sub> + 145 <sup>Note 2</sup> |                       | ns   |
| Data hold time (transmission) | t <sub>HD:DAT</sub> | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | 0                                          | 355                   | ns   |

- Note 1. The value must also be no greater than  $f_{MCK}/4$ .
- Note 2. Set  $f_{MCK}$  so that it will not exceed the hold time when SCLr = "L" or SCLr = "H".

Caution Select the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SDAr pin by using port output mode register 0, 2, or 4 (POM0, 2, or 4).

Simplified I<sup>2</sup>C mode connection diagram



## Simplified I<sup>2</sup>C mode serial transfer timing



- **Remark 1.**  $R_b[\Omega]$ : Communication line (SDAr) pull-up resistance,  $C_b[F]$ : Communication line (SCLr, SDAr) load capacitance
- **Remark 2.** r: IIC number (r = 00, 01)
- Remark 3. f<sub>MCK</sub>: Serial array unit operation clock frequency (Operation clock to be set by serial clock select register 0 (SPS0) and the CKS0n bit of serial mode register 0n (SMR0n). n: Channel number (n = 0, 1))

## 2.5.2 Serial interface IICA

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

| Item                                            | Symbol              | Condition                                  | Standard Mode |      | Fast Mode |      | Unit |
|-------------------------------------------------|---------------------|--------------------------------------------|---------------|------|-----------|------|------|
|                                                 |                     |                                            | MIN.          | MAX. | MIN.      | MAX. |      |
| SCLA0 clock frequency                           | f <sub>SCL</sub>    | Fast mode:<br>f <sub>CLK</sub> ≥ 3.5 MHz   |               |      | 0         | 400  | kHz  |
|                                                 |                     | Standard mode:<br>f <sub>CLK</sub> ≥ 1 MHz | 0             | 100  |           |      | kHz  |
| Setup time of restart condition                 | t <sub>SU:STA</sub> |                                            | 4.7           |      | 0.6       |      | μs   |
| Hold time <sup>Note 1</sup>                     | t <sub>HD:STA</sub> |                                            | 4.0           |      | 0.6       |      | μs   |
| Hold time when SCLA0 = "L"                      | t <sub>LOW</sub>    |                                            | 4.7           |      | 1.3       |      | μs   |
| Hold time when SCLA0 = "H"                      | t <sub>HIGH</sub>   |                                            | 4.0           |      | 0.6       |      | μs   |
| Data setup time (reception)                     | t <sub>SU:DAT</sub> |                                            | 250           |      | 100       |      | ns   |
| Data hold time (transmission) <sup>Note 2</sup> | t <sub>HD:DAT</sub> |                                            | 0             | 3.45 | 0         | 0.9  | μs   |
| Setup time of stop condition                    | t <sub>SU:STO</sub> |                                            | 4.0           |      | 0.6       |      | μs   |
| Bus-free time                                   | t <sub>BUF</sub>    |                                            | 4.7           |      | 1.3       |      | μs   |

- Note 1. The first clock pulse is generated after this period when the start or restart condition is detected.
- Note 2. The maximum value (MAX.) of thd:DAT applies to normal transfer and a wait is inserted at the ACK (acknowledge) timing.

**Remark** The maximum value of  $C_b$  (communication line capacitance) and the value of  $R_b$  (communication line pull-up resistance) at that time in each mode are as follows.

Standard mode:  $C_b$  = 400 pF,  $R_b$  = 2.7 k $\Omega$ Fast mode:  $C_b$  = 200 pF,  $R_b$  = 1.7 k $\Omega$ 

## IICA serial transfer timing



# 2.6 Analog Characteristics

### 2.6.1 A/D converter characteristics

Targets: ANI0 to ANI10, internal reference voltage

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

| Item                                                              | Symbol            | Condition                                                   |                                                     | MIN. | TYP.                    | MAX.     | Unit |
|-------------------------------------------------------------------|-------------------|-------------------------------------------------------------|-----------------------------------------------------|------|-------------------------|----------|------|
| Resolution                                                        | RES               |                                                             |                                                     | 8    |                         | 10       | bit  |
| Overall errorNote 1, Note 2,<br>Note 3                            | AINL              | 10-bit resolution                                           | $V_{DD} = 5 \text{ V}$                              |      | ±1.7                    | ±3.1     | LSB  |
|                                                                   |                   |                                                             | $V_{DD} = 3 V$                                      |      | ±2.3                    | ±4.5     | LSB  |
| Conversion time                                                   | t <sub>CONV</sub> | 10-bit resolution Targets: ANI0 to ANI10                    | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 4.25 |                         | 17       | μs   |
|                                                                   |                   |                                                             | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V<br>Note 5           | 5.75 |                         | 23       | μs   |
|                                                                   |                   | 10-bit resolution  Target: Internal reference voltageNote 6 | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                     | 5.75 |                         | 23       | μs   |
| Zero-scale error                                                  | E <sub>ZS</sub>   | 10-bit resolution                                           | V <sub>DD</sub> = 5 V                               |      |                         | ±0.19    | %FSR |
| Note 1, Note 2, Note 3, Note 4                                    |                   |                                                             | $V_{DD} = 3 \text{ V}$                              |      |                         | ±0.39    | %FSR |
| Full-scale error<br>Note 1, Note 2, Note 3, Note 4                | E <sub>FS</sub>   | 10-bit resolution                                           | V <sub>DD</sub> = 5 V                               |      |                         | ±0.29    | %FSR |
|                                                                   |                   |                                                             | $V_{DD} = 3 \text{ V}$                              |      |                         | ±0.42    | %FSR |
| Integral linearity error                                          | ILE               | 10-bit resolution                                           | $V_{DD} = 5 \text{ V}$                              |      |                         | ±1.8     | LSB  |
| Note 1, Note 2, Note 3                                            |                   |                                                             | $V_{DD} = 3 \text{ V}$                              |      |                         | ±1.7     | LSB  |
| Differential linearity<br>error <sup>Note 1, Note 2, Note 3</sup> | DLE               | <del></del>                                                 | V <sub>DD</sub> = 5 V                               |      |                         | ±1.4     | LSB  |
|                                                                   |                   |                                                             | $V_{DD} = 3 \text{ V}$                              |      |                         | ±1.5     | LSB  |
| Analog input voltage                                              | V <sub>AIN</sub>  | Targets: ANI0 to ANI10                                      |                                                     | 0    |                         | $V_{DD}$ | V    |
|                                                                   |                   | Target: Internal reference voltageNote 6                    |                                                     |      | V <sub>REG</sub> Note 7 |          | V    |

- Note 1. The TYP. value is an average value at  $T_A = 25$ °C. The MAX. value is an average value  $\pm 3\sigma$  at normal distribution.
- Note 2. These values are the results of characteristic evaluation and are not checked for shipment.
- Note 3. A quantization error (±1/2 LSB) is not included.
- Note 4. Expressed as a ratio (%FSR) relative to the full-scale value.
- Note 5. Be sure to set the LV0 bit in A/D converter mode register 0 (ADM0) to 0 when conversion is done in the operating voltage range of 2.4 V  $\leq$  V<sub>DD</sub> < 2.7 V.
- Note 6. Be sure to set the LV0 bit in A/D converter mode register 0 (ADM0) to 0 when the internal reference voltage is selected as the target for conversion.
- Note 7. Refer to 2.6.3 Internal reference voltage characteristics.
- Caution 1. Arrange wiring and insert the capacitor so that no noise appears on the power supply/ground line.
- Caution 2. Do not allow any pulses that rapidly change such as digital signals to be input/output to/from the pins adjacent to the conversion pin during A/D conversion.
- Caution 3. Note that the internal reference voltage cannot be used as the reference voltage of the comparator when the internal reference voltage is selected as the target for A/D conversion.

## 2.6.2 Comparator characteristics

## [T<sub>A</sub> = -40 to +85°C, 2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V]

| Item                              | Symbol            | Condition                                         | MIN.            | TYP.                    | MAX. | Unit                  |    |
|-----------------------------------|-------------------|---------------------------------------------------|-----------------|-------------------------|------|-----------------------|----|
| Input voltage range               | I <sub>VREF</sub> | IVREFn pin input (CnVRF bit = 0)                  |                 | 0                       |      | V <sub>DD</sub> - 1.4 | V  |
|                                   |                   | Internal reference voltage (CnVRF bit = 1) Note 1 |                 | V <sub>REG</sub> Note 2 |      |                       | V  |
|                                   | I <sub>VCMP</sub> | IVCMPn pin input                                  |                 | -0.3                    |      | V <sub>DD</sub> + 0.3 | V  |
| Output delay                      | t <sub>d</sub>    | $V_{DD} = 3.0 \text{ V},$                         | High-speed mode |                         |      | 0.5                   | μs |
|                                   |                   | input slew rate > 50 mV/µs                        | Low-speed mode  |                         | 2.0  |                       | μs |
| Operation stabilization wait time | t <sub>CMP</sub>  |                                                   |                 | 100                     |      |                       | μs |

Note 1. When the internal reference voltage is selected as the reference voltage of the comparator, the internal reference voltage cannot be used as the target for A/D conversion.

Note 2. Refer to 2.6.3 Internal reference voltage characteristics.

**Remark** n: Channel number (n = 0, 1)

# 2.6.3 Internal reference voltage characteristics

## $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$

| Item                              | Symbol           | Condition                                  | MIN. | TYP.  | MAX. | Unit |
|-----------------------------------|------------------|--------------------------------------------|------|-------|------|------|
| Internal reference voltage        | $V_{REG}$        |                                            | 0.74 | 0.815 | 0.89 | V    |
| Operation stabilization wait time | t <sub>AMP</sub> | A/D converter is used (ADS register = 0DH) | 5    |       |      | μs   |

Caution The internal reference voltage cannot be simultaneously used by the A/D converter and the comparator; only one of them must be selected.

#### 2.6.4 SPOR circuit characteristics

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = 0 \text{ V}]$ 

| Ite               | em                       | Symbol               | Condition            | MIN. | TYP. | MAX. | Unit |
|-------------------|--------------------------|----------------------|----------------------|------|------|------|------|
| Detection voltage | ion voltage Power supply |                      | Power supply rising  | 4.08 | 4.28 | 4.45 | V    |
|                   | voltage level            | V <sub>SPDR0</sub>   | Power supply falling | 4.00 | 4.20 | 4.37 | V    |
|                   | V <sub>SPOR1</sub>       | Power supply rising  | 2.76                 | 2.90 | 3.02 | V    |      |
|                   | V <sub>SPDR1</sub>       | Power supply falling | 2.70                 | 2.84 | 2.96 | V    |      |
|                   |                          | V <sub>SPOR2</sub>   | Power supply rising  | 2.44 | 2.57 | 2.68 | V    |
|                   |                          | $V_{SPDR2}$          | Power supply falling | 2.40 | 2.52 | 2.62 | V    |
|                   |                          | V <sub>SPOR3</sub>   | Power supply rising  |      | 2.16 |      | V    |
|                   |                          | $V_{SPDR3}$          | Power supply falling | _    | 2.11 |      | V    |
| Minimum pulse wid | dth <sup>Note 1</sup>    | T <sub>SPW</sub>     |                      | 300  |      |      | μs   |

Note 1. Time required for the reset operation by the SPOR circuit when  $V_{DD}$  falls below  $V_{SPDR}$ .

Caution Make sure to keep the internal reset state by the SPOR or an external reset until the power supply voltage (V<sub>DD</sub>) reaches the operating voltage range shown in 2.4 AC Characteristics.

# 2.6.5 Power supply voltage rising slope characteristics

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = 0 \text{ V}]$ 

| Item                              | Symbol           | Condition | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|------------------|-----------|------|------|------|------|
| Power supply voltage rising slope | S <sub>VDD</sub> |           |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the SPOR or an external reset until the power supply voltage (V<sub>DD</sub>) reaches the operating voltage range shown in 2.4 AC Characteristics.

# 2.7 RAM Data Retention Characteristics

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = 0 \text{ V}]$ 

| Item                                | Symbol     | Condition | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|------------|-----------|------|------|------|------|
| Data retention power supply voltage | $V_{DDDR}$ |           | 1.9  |      | 5.5  | ٧    |

Caution Data in RAM is retained until the power supply voltage falls below the MIN. value of the data retention power supply voltage (V<sub>DDDR</sub>). Note that data in the RESF register might not be cleared even if the power supply voltage falls below the MIN. value of the data retention power supply voltage (V<sub>DDDR</sub>).



# 2.8 Flash Memory Programming Characteristics

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

| Item                          | Symbol     | Condition             |                        | MIN.    | TYP.      | MAX. | Unit  |
|-------------------------------|------------|-----------------------|------------------------|---------|-----------|------|-------|
| Number of code flash rewrites | $C_{erwr}$ | Retained for 20 years | T <sub>A</sub> = +85°C | 1000    |           |      | Times |
| Number of data flash rewrites |            | Retained for 1 year   | T <sub>A</sub> = +25°C |         | 1,000,000 |      | Times |
| Note 1, Note 2                |            | Retained for 5 years  | T <sub>A</sub> = +85°C | 100,000 |           |      | Times |
|                               |            | Retained for 20 years | T <sub>A</sub> = +85°C | 10,000  |           |      | Times |

- Note 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.
- Note 2. These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics.

#### Code flash/data flash self-programming time

#### $\blacktriangleright$ [T<sub>A</sub> = -40 to +85°C, 2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V]

| Item                 | Symbol           | f <sub>CLK</sub> = 1 MHz |      |       | f <sub>CLK</sub> = 16 MHz |      |       | Unit |
|----------------------|------------------|--------------------------|------|-------|---------------------------|------|-------|------|
|                      |                  | MIN.                     | TYP. | MAX.  | MIN.                      | TYP. | MAX.  |      |
| Writing (4 bytes)    | t <sub>P4</sub>  |                          | 104  | 905   |                           | 53.8 | 504.9 | μs   |
| Block erasure (1 KB) | t <sub>E1K</sub> |                          | 7.9  | 262.3 |                           | 5.5  | 214.1 | ms   |

Caution The listed values do not include the time until the operations of the flash memory start following execution of an instruction by software.

# 2.9 Dedicated Flash Memory Programmer Communication (UART)

 $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

| Item          | Symbol | Condition | MIN. | TYP.    | MAX. | Unit |
|---------------|--------|-----------|------|---------|------|------|
| Transfer rate |        |           |      | 115,200 |      | bps  |

**Remark** The transfer rate during flash memory programming is fixed to 115,200 bps.

# 2.10 Timing of Entry to Flash Memory Programming Mode

#### ★ $[T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$

| Item                                                                                            | Symbol              | Condition                                                              | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released | t <sub>suinit</sub> | The SPOR reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                  | t <sub>SU</sub>     | The SPOR reset must be released before the external reset is released. | 10   |      |      | μs   |
| Time to hold the TOOL0 pin at the low level after the external reset is released                | t <sub>HD</sub>     | The SPOR reset must be released before the external reset is released. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (the SPOR reset must have been released before that).
- <3> The TOOL0 pin is released from the low level.
- <4> Setting of entry to the flash memory programming mode by UART reception is completed.

**Remark** tsuinit: During this period, the communications for the initial setting must be completed within 100 ms after release from the reset.

 $t_{\text{SU}}\text{:}$  Time to release the external reset after the TOOL0 pin is set to the low level

thd: Time to hold the TOOL0 pin at the low level after the external reset is released

# \* 3. ELECTRICAL SPECIFICATIONS ( $T_A = -40 \text{ to } +105^{\circ}\text{C}$ , $T_A = -40 \text{ to } +125^{\circ}\text{C}$ )

This chapter describes the electrical specifications of the following target products.

Target product G: Industrial applications  $T_A = -40 \text{ to } +105^{\circ}\text{C}$ 

Target product M: Industrial applications  $T_A = -40 \text{ to } +125^{\circ}\text{C}$ 

- Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
- Caution 2. The pins mounted depend on the product. Refer to 2.1 Port Function, for the port functions, and 2.2.1 Functions for each product, for the other functions, in the RL78/G15 User's Manual.



# 3.1 Absolute Maximum Ratings

 $[T_A = 25^{\circ}C]$ 

| Item                 | Symbol           |                        | Condition                              | Rating                            | Unit |
|----------------------|------------------|------------------------|----------------------------------------|-----------------------------------|------|
| Supply voltage       | $V_{DD}$         |                        |                                        | −0.5 to +6.5                      | V    |
| Input voltage        | V <sub>I1</sub>  |                        |                                        | $-0.3$ to $V_{DD} + 0.3^{Note 1}$ | V    |
| Output voltage       | V <sub>O1</sub>  | -0.3 to V <sub>1</sub> |                                        |                                   | V    |
| Output current, high | I <sub>OH1</sub> | Per pin                |                                        | -40                               | mA   |
|                      |                  | Total of all pins      | P20 to P23, P40, P41, P121, P122, P125 | -70                               | mA   |
|                      |                  | -170mA                 | P00 to P07                             | -100                              | mA   |
| Output current, low  | I <sub>OL1</sub> | Per pin                |                                        | 40                                | mA   |
|                      |                  | Total of all pins      | P20 to P23, P40, P41, P121, P122, P125 | 100                               | mA   |
|                      |                  | 170mA                  | P00 to P07                             | 100                               | mA   |
| Operating ambient    | T <sub>A</sub>   | G products             |                                        | -40 to +105                       | °C   |
| temperature          |                  | M products             |                                        | -40 to +125                       | °C   |
| Storage temperature  | T <sub>stg</sub> |                        |                                        | −65 to +150                       | °C   |

- Note 1. This must be no greater than 6.5 V.
- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any item. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remark 1.** The characteristics of functions multiplexed on a given pin are the same as those for the port pin unless otherwise specified.
- Remark 2. The reference voltage is Vss.

#### 3.2 Oscillator Characteristics

#### 3.2.1 X1 oscillator characteristics

 $[T_A = -40 \text{ to } +105^{\circ}\text{C}: G \text{ products}, T_A = -40 \text{ to } +125^{\circ}\text{C}: M \text{ products}, 2.4 \text{ V} \leq V_{DD} \leq 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

| Item                                                  | Resonator         | Condition                                             | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------|-------------------|-------------------------------------------------------|------|------|------|------|
| X1 clock oscillation frequency (fx) <sup>Note 1</sup> |                   | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | 1    |      | 12   | MHz  |
|                                                       | crystal resonator |                                                       |      |      |      |      |

Note 1. Indicates only permissible oscillator frequency ranges. Refer to **3.4 AC Characteristics** for instruction execution time. For actual applications, request evaluation by the manufacturer of the oscillator circuit mounted on a board so you can use appropriate values.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after release from the reset state, the user should use the oscillation stabilization time counter status register (OSTC) to check the X1 clock oscillation stabilization time. Specify the values for the oscillation stabilization time in the OSTC register and the oscillation stabilization time select register (OSTS) after having sufficiently evaluated the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator, refer to 5.4 System Clock Oscillator in the RL78/G15 User's Manual.

# 3.2.2 On-chip oscillator characteristics

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V ≤ V<sub>DD</sub> ≤ 5.5 V, V<sub>SS</sub> = 0 V]

| Item                                                                    | Symbol          | Condition                                   | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------------------|-----------------|---------------------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency <sup>Note 1, Note 2</sup> | f <sub>IH</sub> |                                             | 1    |      | 16   | MHz  |
| High-speed on-chip oscillator clock                                     |                 | T <sub>A</sub> = +85 to +125°C              | -1.5 |      | +1.5 | %    |
| frequency accuracy                                                      |                 | $T_A = -20 \text{ to } +85^{\circ}\text{C}$ | -1.0 |      | +1.0 | %    |
|                                                                         |                 | $T_A = -40 \text{ to } -20^{\circ}\text{C}$ | -1.5 |      | +1.5 | %    |
| Low-speed on-chip oscillator clock frequency                            | f <sub>IL</sub> |                                             |      | 15   |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy                   |                 |                                             | -15  |      | +15  | %    |

Note 1. The high-speed on-chip oscillator frequency is selected by bits 0 to 2 of option byte (00C2H).

Note 2. The listed values only indicate the characteristics of the oscillators. Refer to **3.4 AC Characteristics** for instruction execution time.



#### 3.3 DC Characteristics

#### 3.3.1 Pin characteristics

 $[T_A = -40 \text{ to } +105^{\circ}\text{C}: G \text{ products}, T_A = -40 \text{ to } +125^{\circ}\text{C}: M \text{ products}, 2.4 \text{ V} \leq V_{DD} \leq 5.5 \text{ V}, V_{SS} = 0 \text{ V}]$ 

(1/2)

| Item                   | Symbol           | Co                                                                                         | ondition                                              |                                              | MIN.                  | TYP. | MAX.                   | Unit |
|------------------------|------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------|-----------------------|------|------------------------|------|
| Output current,        | I <sub>OH1</sub> | Per pin for P00 to P07, P20 to                                                             | P23, P40, P4                                          | 1, P121, P122, P125                          |                       |      | -3.0 <sup>Note 2</sup> | mA   |
| high <sup>Note 1</sup> |                  | Total of P20 to P23, P40,                                                                  | 4.0 V ≤ V <sub>DD</sub> 5                             | ≤ 5.5 V                                      |                       |      | -25.0                  | mA   |
|                        |                  | P41, P121, P122, P125<br>(when duty ≤ 70% <sup>Note 3</sup> )                              | 2.4 V ≤ V <sub>DD</sub> 4                             | < 4.0 V                                      |                       |      | -7.0                   | mA   |
|                        |                  | Total of P00 to P07                                                                        | 4.0 V ≤ V <sub>DD</sub> ≤                             | ≤ 5.5 V                                      |                       |      | -24.0                  | mA   |
|                        |                  | (when duty ≤ 70% <sup>Note 3</sup> )                                                       | 2.4 V ≤ V <sub>DD</sub> <                             | < 4.0 V                                      |                       |      | -6.0                   | mA   |
|                        |                  | Total of all pins (when duty ≤ 7                                                           | otal of all pins (when duty ≤ 70% <sup>Note 3</sup> ) |                                              |                       |      | -40.0                  | mA   |
| Output current,        | I <sub>OL1</sub> | Per pin for P00 to P07, P20 to                                                             |                                                       |                                              | 8.5 <sup>Note 2</sup> | mA   |                        |      |
| low Note 4             |                  | Total of P20 to P23, P40,<br>P41, P121, P122, P125<br>(when duty ≤ 70% <sup>Note 3</sup> ) | < 5.5 \/                                              | $T_A = -40 \text{ to } +105^{\circ}\text{C}$ |                       |      | 50.0                   | mA   |
|                        |                  |                                                                                            |                                                       | $T_A = -40 \text{ to } +125^{\circ}\text{C}$ |                       |      | 40.0                   | mA   |
|                        |                  |                                                                                            | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$     |                                              |                       |      | 10.5                   | mA   |
|                        |                  |                                                                                            | 2.4 V ≤ V <sub>DD</sub> <                             | < 2.7 V                                      |                       |      | 4.2                    | mA   |
|                        |                  | Total of P00 to P07                                                                        | 4.0 V ≤ V <sub>DD</sub>                               | $T_A = -40 \text{ to } +105^{\circ}\text{C}$ |                       |      | 50.0                   | mA   |
|                        |                  | (when duty ≤ 70% <sup>Note 3</sup> )                                                       | ≤ 5.5 V                                               | $T_A = -40 \text{ to } +125^{\circ}\text{C}$ |                       |      | 40.0                   | mA   |
|                        |                  |                                                                                            | 2.7 V ≤ V <sub>DD</sub> <                             | < 4.0 V                                      |                       |      | 9.0                    | mA   |
|                        |                  | 2.4 V ≤ V <sub>DD</sub> <                                                                  | 2.4 V ≤ V <sub>DD</sub> < 2.7 V                       |                                              |                       | 3.6  | mA                     |      |
|                        |                  | Total of all pins (when duty ≤ 7                                                           | $T_A = -40 \text{ to } +105^{\circ}\text{C}$          |                                              |                       |      | 80.0                   | mA   |
|                        |                  |                                                                                            |                                                       | $T_A = -40 \text{ to } +125^{\circ}\text{C}$ |                       |      | 60.0                   | mA   |

- Note 1. Device operation is guaranteed at the listed currents even if current is flowing from the V<sub>DD</sub> pin to an output pin.
- Note 2. The value for maximum total current must not be exceeded.
- Note 3. The listed currents apply when the duty cycle is no greater than 70%. Use the following formula to calculate the output current when the duty cycle is greater than 70%, where n is the duty cycle.
  - Total output current from the listed pins =  $(I_{OH} \times 0.7)/(n \times 0.01)$ Example when n = 80% and  $I_{OH} = -10.0$  mA Total output current from the listed pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \cong -8.7$  mA
  - Total output current from the listed pins =  $(I_{OL} \times 0.7)/(n \times 0.01)$

Example when n = 80% and  $I_{OL}$  = 10.0 mA

Total output current from the listed pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

Note that the duty cycle has no effect on the current that is allowed to flow into a single pin. A current higher than the absolute maximum rating must not flow into a single pin.

Note 4. Device operation is guaranteed at the listed currents even if current is flowing from an output pin to the Vss pin.

Caution P00, P01, P03 to P07, P22, and P41 do not output high level in N-ch open-drain mode.

**Remark** The characteristics of functions multiplexed on a given pin are the same as those for the port pin unless otherwise specified.

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V]

(2/2)

| Item                          | Symbol            | Condition                                                      | 1                                     | MIN.                  | TYP. | MAX.                | Unit |
|-------------------------------|-------------------|----------------------------------------------------------------|---------------------------------------|-----------------------|------|---------------------|------|
| Input voltage, high           | V <sub>IH1</sub>  |                                                                |                                       | 0.8 V <sub>DD</sub>   |      | $V_{DD}$            | ٧    |
| Input voltage, low            | V <sub>IL1</sub>  |                                                                |                                       | 0                     |      | 0.2 V <sub>DD</sub> | V    |
| Output voltage, high          | V <sub>OH1</sub>  | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V                                | I <sub>OH</sub> = −3.0 mA             | V <sub>DD</sub> - 0.7 |      |                     | V    |
| Note 1                        |                   | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$   | I <sub>OH</sub> = −1.0 mA             | V <sub>DD</sub> - 0.5 |      |                     | V    |
| Output voltage, low<br>Note 2 | V <sub>OL1</sub>  | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V                                | I <sub>OL</sub> = 8.5 mA              |                       |      | 0.7                 | V    |
|                               |                   | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                                | I <sub>OL</sub> = 1.5 mA              |                       |      | 0.5                 | V    |
|                               |                   | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                                | I <sub>OL</sub> = 0.6 mA              |                       |      | 0.4                 | V    |
| Input leakage current, high   | I <sub>LIH1</sub> | P00 to P07, P20 to P23, P40, V <sub>I</sub> =V <sub>DD</sub>   |                                       |                       | 1    | μA                  |      |
|                               | I <sub>LIH2</sub> | P121, P122 (X1, X2, EXCLK)<br>V <sub>I</sub> = V <sub>DD</sub> | In input port or external clock input |                       |      | 1                   | μA   |
|                               |                   |                                                                | In resonator connection               |                       |      | 10                  | μA   |
| Input leakage current, low    | I <sub>LIL1</sub> | P00 to P07, P20 to P23, P40, V <sub>I</sub> = V <sub>SS</sub>  | P41, P125, P137                       |                       |      | -1                  | μA   |
|                               | I <sub>LIL2</sub> | P121, P122 (X1, X2, EXCLK) V <sub>I</sub> = V <sub>SS</sub>    | In input port or external clock input |                       |      | -1                  | μA   |
|                               |                   |                                                                | In resonator connection               |                       |      | -10                 | μΑ   |
| On-chip pull-up resistance    | Ru                | V <sub>I</sub> = V <sub>SS</sub>                               |                                       | 10                    | 20   | 100                 | kΩ   |

- Note 1. The value under the condition which satisfies the high-level output current (I<sub>OH1</sub>).
- Note 2. The value under the condition which satisfies the low-level output current (I<sub>OL1</sub>).
- Caution The maximum value of  $V_{IH}$  of P00, P01, P03 to P07, P22, and P41 is  $V_{DD}$  even in N-ch open-drain mode. These pins do not output high level in N-ch open-drain mode.
- **Remark** The characteristics of functions multiplexed on a given pin are the same as those for the port pin unless otherwise specified.

# 3.3.2 Supply current characteristics

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V]

| Item                             | Symbol                  |                         |                                                                                           | Condition                                                                                    |                                | MIN. | TYP. | MAX. | Unit |
|----------------------------------|-------------------------|-------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------|------|------|------|------|
| Supply current <sup>Note 1</sup> | I <sub>DD1</sub>        | Operating mode          | Basic operation                                                                           | f <sub>IH</sub> = 16 MHz <sup>Note 4</sup>                                                   | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 0.87 |      | mA   |
|                                  |                         |                         | Normal                                                                                    | f <sub>IH</sub> = 16 MHz <sup>Note 4</sup>                                                   | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 1.86 | 2.49 | mA   |
|                                  |                         |                         | operation                                                                                 | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup>                                                    | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 1.17 | 1.65 | mA   |
|                                  |                         |                         |                                                                                           | $f_{EX} = 16 \text{ MHz}^{\text{Note 5, Note 6}}$<br>$V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$ | Square wave input              |      | 1.69 | 2.32 | mA   |
|                                  |                         |                         | $f_X = 12 \text{ MHz}^{\text{Note 5, Note 6}}$<br>$V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$ | Resonator connection                                                                         |                                | 1.57 | 2.32 | mA   |      |
|                                  |                         |                         | f <sub>MX</sub> = 4 MHz <sup>Note 5, Note 6</sup>                                         | Square wave input                                                                            |                                | 1.00 | 1.47 | mA   |      |
|                                  |                         |                         | V <sub>DD</sub> = 3.0 V, 5.0 V                                                            | Resonator connection                                                                         |                                | 1.05 | 1.55 | mA   |      |
|                                  | I <sub>DD2</sub> Note 2 | HALT mode               |                                                                                           | f <sub>IH</sub> = 16 MHz <sup>Note 4</sup>                                                   | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 371  | 811  | μΑ   |
|                                  |                         |                         |                                                                                           | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup>                                                    | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 334  | 637  | μΑ   |
|                                  |                         |                         |                                                                                           | $f_{EX} = 16 \text{ MHz}^{\text{Note 5, Note 6}}$<br>$V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$ | Square wave input              |      | 207  | 647  | μА   |
|                                  |                         |                         |                                                                                           | $f_X = 12 \text{ MHz}^{\text{Note 5, Note 6}}$<br>$V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$    | Resonator connection           |      | 309  | 909  | μА   |
|                                  |                         |                         | f <sub>MX</sub> = 4 MHz <sup>Note 5, Note 6</sup>                                         | Square wave input                                                                            |                                | 156  | 459  | μA   |      |
|                                  |                         |                         | $V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$                                                   | Resonator connection                                                                         |                                | 207  | 609  | μA   |      |
|                                  |                         | V <sub>DD</sub> = 3.0 V | T <sub>A</sub> = +105°C                                                                   |                                                                                              | 0.62                           | 3.71 | μΑ   |      |      |
|                                  |                         |                         |                                                                                           |                                                                                              | T <sub>A</sub> = +125°C        |      | 0.62 | 7.44 | μA   |

★ Note 1. The listed currents are the total currents flowing into V<sub>DD</sub>, including the input leakage currents flowing when the level of the input pin is fixed to V<sub>DD</sub> or V<sub>SS</sub>.

Regarding the values for main system clock operation, the TYP. value does not include the peripheral operating current. The MAX. value includes the peripheral operating current, but does not include those flowing into the A/D converter, comparator, I/O port, and on-chip pull-up/pull-down resistors.

Regarding the values for subsystem clock operation, the TYP. and MAX. values do not include the peripheral operating current. However, in HALT mode, the current flowing into the RTC is included.

Regarding the values in STOP mode, the TYP. and MAX. values do not include the peripheral operating current.

- Note 2. When the HALT instruction is executed from the flash memory.
- Note 3. The listed currents do not include the current flowing into the 12-bit interval timer and watchdog timer.
- Note 4. When the high-speed subsystem clock is stopped.
- Note 5. When the high-speed on-chip oscillator is stopped.
- Note 6. 16-pin and 20-pin products only.
- Remark 1. fin: High-speed on-chip oscillator clock frequency
- **Remark 2.** f<sub>MX</sub>: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- **Remark 3.** The temperature condition of the TYP. value is  $T_A = 25$ °C.

#### **Peripheral Functions**

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V]

| Item                                           | Symbol                                      | Cond               | dition                  | MIN. | TYP. | MAX.  | Unit |
|------------------------------------------------|---------------------------------------------|--------------------|-------------------------|------|------|-------|------|
| Low-speed on-chip oscillator operating current | I <sub>FIL</sub> Note 1                     |                    |                         |      | 0.30 |       | μА   |
| 12-bit interval timer operating current        | I <sub>TMKA</sub> Note 1,<br>Note 2, Note 3 |                    |                         |      | 0.02 |       | μА   |
| Watchdog timer operating current               | I <sub>WDT</sub><br>Note 1, Note 4          |                    |                         |      | 0.02 |       | μΑ   |
| A/D converter operating current                | I <sub>ADC</sub>                            | In conversion at   | V <sub>DD</sub> = 5.0 V |      | 1.30 | 1.90  | mA   |
|                                                | Note 1, Note 5                              | maximum speed      | V <sub>DD</sub> = 3.0 V |      | 0.50 |       | mA   |
| Comparator operating current                   | I <sub>CMP</sub><br>Note 1, Note 6          | In high-speed mode | V <sub>DD</sub> = 5.0 V |      | 6.50 |       | μΑ   |
|                                                |                                             | In low-speed mode  | V <sub>DD</sub> = 5.0 V |      | 1.70 |       | μА   |
| Internal reference voltage operating current   | I <sub>VREG</sub> Note 1                    |                    |                         |      | 10   |       | μА   |
| Self-programming operating current             | I <sub>FSP</sub><br>Note 1, Note 7          |                    |                         |      | 2.0  | 12.20 | mA   |

- Note 1. The current flowing into  $V_{DD}$ .
- Note 2. When the high-speed on-chip oscillator and high-speed system clock are stopped.
- Note 3. This current only flows into the 12-bit interval timer. It does not include the operating current of the low-speed on-chip oscillator. The supply current of the RL78 microcontrollers is the sum of  $I_{DD1}$ ,  $I_{DD2}$  or  $I_{DD3}$  and  $I_{FIL}$  and  $I_{TMKA}$  when the 12-bit interval timer is in operation.
- Note 4. This current only flows into the watchdog timer. It does not include the operating current of the low-speed onchip oscillator. The supply current of the RL78 microcontrollers is the sum of I<sub>DD1</sub>, I<sub>DD2</sub> or I<sub>DD3</sub> and I<sub>FIL</sub> and I<sub>WDT</sub> when the watchdog timer is in operation.
- Note 5. This current only flows into the A/D converter. The supply current of the RL78 microcontrollers is the sum of I<sub>DD1</sub> or I<sub>DD2</sub> and I<sub>ADC</sub> when the A/D converter is operating or in the HALT mode.
- Note 6. This current only flows into a single comparator. The supply current of the RL78 microcontrollers is the sum of I<sub>DD1</sub>, I<sub>DD2</sub> or I<sub>DD3</sub> and I<sub>CMP</sub> when the comparator is in operation.
- Note 7. This current only flows during self-programming.
- **Remark** The temperature condition of the TYP. value is  $T_A = 25$ °C.

# 3.4 AC Characteristics

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V]

| Item                                                          | Symbol                              |                                                                         | Condition                                     |                      | MIN.                    | TYP. | MAX. | Unit |
|---------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------|----------------------|-------------------------|------|------|------|
| Instruction cycle (minimum instruction execution time)        | T <sub>CY</sub>                     | When high-speed on-chip oscillator clock (f <sub>IH</sub> ) is selected | scillator clock (f <sub>iH</sub> ) is elected |                      |                         |      | 1.0  | μs   |
|                                                               |                                     | When high-speed system clock (f <sub>MX</sub> ) is selected             | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V               | Square wave input    | 0.0625                  |      | 1.0  | μs   |
|                                                               |                                     |                                                                         |                                               | Resonator connection | 0.0833                  |      | 1.0  | μs   |
|                                                               |                                     | In the self-programming mode                                            | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V               |                      | 0.0625                  |      | 1.0  | μs   |
| External system clock frequency                               | f <sub>EX</sub>                     | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$            |                                               |                      | 1.0                     |      | 16   | MHz  |
| External system clock input high-level width, low-level width | t <sub>EXH</sub> , t <sub>EXL</sub> | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$                   |                                               |                      | 30                      |      |      | ns   |
| TI00 to TI07 input high-level width, low-level width          | tтін, tті∟                          | Noise filter is not used                                                |                                               |                      | 1/f <sub>MCK</sub> + 10 |      |      | ns   |
| TO00 to TO07 output                                           | f <sub>TO</sub>                     | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V                                         |                                               |                      |                         |      | 8    | MHz  |
| frequency                                                     |                                     | 2.7 V ≤ V <sub>DD</sub> < 4.0 V                                         |                                               |                      |                         |      | 5    | MHz  |
|                                                               |                                     | 2.4 V ≤ V <sub>DD</sub> < 2.7 V                                         |                                               |                      |                         |      | 4    | MHz  |
| PCLBUZ0 output frequency                                      | f <sub>PCL</sub>                    | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V                                         |                                               |                      |                         |      | 10   | MHz  |
|                                                               |                                     | 2.7 V ≤ V <sub>DD</sub> < 4.0 V                                         |                                               |                      |                         |      | 5    | MHz  |
|                                                               |                                     | 2.4 V ≤ V <sub>DD</sub> < 2.7 V                                         |                                               |                      |                         |      | 4    | MHz  |
| RESET low-level width                                         | t <sub>RSL</sub>                    |                                                                         |                                               |                      | 10                      |      |      | μs   |

Remark f<sub>MCK</sub>: Timer array unit operating clock frequency

(Operation clock to be set by timer clock select register 0 (TPS0) and the CKS0n1 bit of timer mode register 0 (TMR0n). n: Channel number (n = 0 to 7).)

# Minimum Instruction Execution Time during Main System Clock Operation



# At AC Timing



# **External System Clock Timing**



# TI/TO Timing



# **RESET** Input Timing



# 3.5 Serial Interface Characteristics

#### **AC Timing Test Points**



# 3.5.1 Serial array unit

#### (1) UART mode

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V]

| Item          | Symbol | Condition                                      | MIN. | TYP. | MAX.                 | Unit |
|---------------|--------|------------------------------------------------|------|------|----------------------|------|
| Transfer rate |        |                                                |      |      | f <sub>MCK</sub> /12 | bps  |
|               |        | Theoretical value of the maximum transfer rate |      |      | 1.3                  | Mbps |
|               |        | $f_{CLK} = f_{MCK} = 16 \text{ MHz}$           |      |      |                      |      |

#### UART mode connection diagram



UART mode bit width (reference)



**Remark**  $f_{MCK}$ : Serial array unit operation clock frequency (Operation clock to be set by serial clock select register 0 (SPS0) and the CKS0n bit of serial mode register 0n (SMR0n). n: Channel number (n = 0, 1))

#### (2) Simplified SPI (CSI) mode (master mode, SCKp... internal clock output)

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V ≤ V<sub>DD</sub> ≤ 5.5 V, V<sub>SS</sub> = 0 V]

| Item                                                   | Symbol                              | Con                                                 | dition                                                | MIN.                      | TYP. | MAX. | Unit |
|--------------------------------------------------------|-------------------------------------|-----------------------------------------------------|-------------------------------------------------------|---------------------------|------|------|------|
| SCKp cycle time                                        | t <sub>KCY1</sub>                   | $t_{KCY1} \ge 4/f_{CLK}$                            | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$   | 250                       |      |      | ns   |
|                                                        |                                     |                                                     | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | 500                       |      |      | ns   |
| SCKp high-/low-level width                             | t <sub>KH1</sub> , t <sub>KL1</sub> | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |                                                       | t <sub>KCY1</sub> /2 - 36 |      |      | ns   |
|                                                        |                                     | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |                                                       | t <sub>KCY1</sub> /2 - 76 |      |      | ns   |
| SIp setup time                                         | t <sub>SIK1</sub>                   | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |                                                       | 66                        |      |      | ns   |
| (to SCKp ↑) <sup>Note 1</sup>                          |                                     | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                     |                                                       | 113                       |      |      | ns   |
| SIp hold time<br>(from SCKp ↑) <sup>Note 1</sup>       | t <sub>KSI1</sub>                   |                                                     |                                                       | 38                        |      |      | ns   |
| Delay time from SCKp ↓ to SOp output <sup>Note 2</sup> | t <sub>KSO1</sub>                   | C = 30 pF <sup>Note 3</sup>                         |                                                       |                           |      | 66   | ns   |

- Note 1. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp setup time becomes "to SCKp ↓" and the SIp hold time becomes "from SCKp ↓" when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0
- Note 2. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The delay time to SOp output becomes "from SCKp  $\downarrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0.
- Note 3. C is the load capacitance of the SCKp and SOp output lines.

#### (3) Simplified SPI (CSI) mode (slave mode, SCKp... external clock input)

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V]

| Item                                             | Symbol                             | Con                                                   | dition                                              | MIN.                              | TYP. | MAX.                     | Unit |
|--------------------------------------------------|------------------------------------|-------------------------------------------------------|-----------------------------------------------------|-----------------------------------|------|--------------------------|------|
| SCKp cycle time                                  | t <sub>KCY2</sub>                  | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$   |                                                     | 12/f <sub>MCK</sub>               |      |                          | ns   |
|                                                  |                                    | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                       |                                                     | 12/f <sub>MCK</sub> and also 1000 |      |                          | ns   |
| SCKp high-/low-level width                       | t <sub>KH2</sub> ,t <sub>KL2</sub> | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                       |                                                     | t <sub>KCY2</sub> /2 - 16         |      |                          | ns   |
|                                                  |                                    | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                       |                                                     | t <sub>KCY2</sub> /2 - 36         |      |                          | ns   |
| SIp setup time                                   | t <sub>SIK2</sub>                  | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                       |                                                     | 1/f <sub>MCK</sub> + 40           |      |                          | ns   |
| (to SCKp ↑) <sup>Note 1</sup>                    |                                    | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ |                                                     | 1/f <sub>MCK</sub> + 60           |      |                          | ns   |
| SIp hold time<br>(from SCKp ↑) <sup>Note 1</sup> | t <sub>KSI2</sub>                  | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                       |                                                     | 1/f <sub>MCK</sub> + 62           |      |                          | ns   |
| Delay time from SCKp ↓ to SOp                    | t <sub>KSO2</sub>                  | C = 30 pF <sup>Note 3</sup>                           | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |                                   |      | 2/f <sub>MCK</sub> + 66  | ns   |
| output Note 2                                    |                                    |                                                       | 2.4V ≤ V <sub>DD</sub> ≤ 5.5V                       |                                   |      | 2/f <sub>MCK</sub> + 113 | ns   |

- Note 1. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp setup time becomes "to SCKp ↓" and the SIp hold time becomes "from SCKp ↓" when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0
- Note 2. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The delay time to SOp output becomes "from SCKp  $\downarrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0.
- Note 3. C is the load capacitance of the SOp output lines.



- Remark 1. p: CSI number (p = 00, 01), n: Channel number (n = 0, 1)
- Remark 2. f<sub>MCK</sub>: Serial array unit operation clock frequency (Operation clock to be set by serial clock select register 0 (SPS0) and the CKS0n bit of serial mode register 0n (SMR0n). n: Channel number (n = 0, 1))

Simplified SPI (CSI) mode connection diagram



Simplified SPI (CSI) mode serial transfer timing (When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1)



**Remark** p: CSI number (p = 00, 01), n: Channel number (n = 0, 1)

#### (4) Simplified I<sup>2</sup>C mode

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V]

| Item                          | Symbol              | Condition                                           | MIN.                                       | MAX.                  | Unit |
|-------------------------------|---------------------|-----------------------------------------------------|--------------------------------------------|-----------------------|------|
| SCLr clock frequency          | f <sub>SCL</sub>    | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                     |                                            | 400 <sup>Note 1</sup> | kHz  |
|                               |                     | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$     |                                            |                       |      |
|                               |                     | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                     |                                            | 100 <sup>Note 1</sup> | kHz  |
|                               |                     | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$     |                                            |                       |      |
| Hold time when SCLr = "L"     | t <sub>LOW</sub>    | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 1200                                       |                       | ns   |
|                               |                     | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$     |                                            |                       |      |
|                               |                     | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                     | 4600                                       |                       | ns   |
|                               |                     | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$     |                                            |                       |      |
| Hold time when SCLr = "H"     | t <sub>HIGH</sub>   | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 1200                                       |                       | ns   |
|                               |                     | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$     |                                            |                       |      |
|                               |                     | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 4600                                       |                       | ns   |
|                               |                     | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$     |                                            |                       |      |
| Data setup time (reception)   | t <sub>SU:DAT</sub> | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 1/f <sub>MCK</sub> + 220 <sup>Note 2</sup> |                       | ns   |
|                               |                     | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$     |                                            |                       |      |
|                               |                     | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 1/f <sub>MCK</sub> + 580 <sup>Note 2</sup> |                       | ns   |
|                               |                     | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$     |                                            |                       |      |
| Data hold time (transmission) | t <sub>HD:DAT</sub> | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 0                                          | 770                   | ns   |
|                               |                     | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$     |                                            |                       |      |
|                               |                     | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                     | 0                                          | 1420                  | ns   |
|                               |                     | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$     |                                            |                       |      |

- Note 1. The value must also be no greater than  $f_{MCK}/4$ .
- Note 2. Set  $f_{MCK}$  so that it will not exceed the hold time when SCLr = "L" or SCLr = "H".

Caution Select the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SDAr pin by using port output mode register 0, 2, or 4 (POM0, 2, or 4).

Simplified I<sup>2</sup>C mode connection diagram



#### Simplified I<sup>2</sup>C mode serial transfer timing



- **Remark 1.**  $R_b[\Omega]$ : Communication line (SDAr) pull-up resistance,  $C_b[F]$ : Communication line (SCLr, SDAr) load capacitance
- **Remark 2.** r: IIC number (r = 00, 01)
- Remark 3. f<sub>MCK</sub>: Serial array unit operation clock frequency
  (Operation clock to be set by serial clock select register 0 (SPS0) and the CKS0n bit of serial mode register 0n (SMR0n). n: Channel number (n = 0, 1))

#### 3.5.2 Serial interface IICA

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V]

| Item                                            | Symbol              | Condition                                  | Standa | rd Mode | Fast | Mode | Unit |
|-------------------------------------------------|---------------------|--------------------------------------------|--------|---------|------|------|------|
|                                                 |                     |                                            | MIN.   | MAX.    | MIN. | MAX. |      |
| SCLA0 clock frequency                           | f <sub>SCL</sub>    | Fast mode:<br>f <sub>CLK</sub> ≥ 3.5 MHz   |        |         | 0    | 400  | kHz  |
|                                                 |                     | Standard mode:<br>f <sub>CLK</sub> ≥ 1 MHz | 0      | 100     |      |      | kHz  |
| Setup time of restart condition                 | t <sub>SU:STA</sub> |                                            | 4.7    |         | 0.6  |      | μs   |
| Hold time <sup>Note 1</sup>                     | t <sub>HD:STA</sub> |                                            | 4.0    |         | 0.6  |      | μs   |
| Hold time when SCLA0 = "L"                      | t <sub>LOW</sub>    |                                            | 4.7    |         | 1.3  |      | μs   |
| Hold time when SCLA0 = "H"                      | t <sub>HIGH</sub>   |                                            | 4.0    |         | 0.6  |      | μs   |
| Data setup time (reception)                     | t <sub>SU:DAT</sub> |                                            | 250    |         | 100  |      | ns   |
| Data hold time (transmission) <sup>Note 2</sup> | t <sub>HD:DAT</sub> |                                            | 0      | 3.45    | 0    | 0.9  | μs   |
| Setup time of stop condition                    | t <sub>SU:STO</sub> |                                            | 4.0    |         | 0.6  |      | μs   |
| Bus-free time                                   | t <sub>BUF</sub>    |                                            | 4.7    |         | 1.3  |      | μs   |

- Note 1. The first clock pulse is generated after this period when the start or restart condition is detected.
- Note 2. The maximum value (MAX.) of thd:Dat applies to normal transfer and a wait is inserted at the ACK (acknowledge) timing.

**Remark** The maximum value of  $C_b$  (communication line capacitance) and the value of  $R_b$  (communication line pull-up resistance) at that time in each mode are as follows.

Standard mode:  $C_b$  = 400 pF,  $R_b$  = 2.7 k $\Omega$ Fast mode:  $C_b$  = 200 pF,  $R_b$  = 1.7 k $\Omega$ 

#### IICA serial transfer timing



# 3.6 Analog Characteristics

#### 3.6.1 A/D converter characteristics

Targets: ANI0 to ANI10, internal reference voltage

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V]

| Item                                     | Symbol           | Conditi                                                                 | on                                                  | MIN. | TYP.                    | MAX.     | Unit |
|------------------------------------------|------------------|-------------------------------------------------------------------------|-----------------------------------------------------|------|-------------------------|----------|------|
| Resolution                               | RES              |                                                                         |                                                     | 8    |                         | 10       | bit  |
| Overall error <sup>Note 1, Note 2,</sup> | AINL             | 10-bit resolution                                                       | $V_{DD} = 5 \text{ V}$                              |      | ±1.7                    | ±3.1     | LSB  |
| Note 3                                   |                  |                                                                         | $V_{DD} = 3 V$                                      |      | ±2.3                    | ±4.5     | LSB  |
| Conversion time                          | $t_{CONV}$       | 10-bit resolution                                                       | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 4.25 |                         | 17       | μs   |
|                                          |                  | Targets: ANI0 to ANI10                                                  | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V<br>Note 5           | 5.75 |                         | 23       | μs   |
|                                          |                  | 10-bit resolution  Target: Internal reference voltage <sup>Note 6</sup> | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                     | 5.75 |                         | 23       | μs   |
| Zero-scale error                         | Ezs              | 10-bit resolution                                                       | V <sub>DD</sub> = 5 V                               |      |                         | ±0.19    | %FSR |
| Note 1, Note 2, Note 3, Note 4           |                  |                                                                         | V <sub>DD</sub> = 3 V                               |      |                         | ±0.39    | %FSR |
| Full-scale error                         | E <sub>FS</sub>  | 10-bit resolution                                                       | $V_{DD} = 5 \text{ V}$                              |      |                         | ±0.29    | %FSR |
| Note 1, Note 2, Note 3, Note 4           |                  |                                                                         | $V_{DD} = 3 V$                                      |      |                         | ±0.42    | %FSR |
| Integral linearity error                 | ILE              | 10-bit resolution                                                       | $V_{DD} = 5 \text{ V}$                              |      |                         | ±1.8     | LSB  |
| Note 1, Note 2, Note 3                   |                  |                                                                         | $V_{DD} = 3 V$                                      |      |                         | ±1.7     | LSB  |
| Differential linearity                   | DLE              | 10-bit resolution                                                       | $V_{DD} = 5 \text{ V}$                              |      |                         | ±1.4     | LSB  |
| error<br>Note 1, Note 2, Note 3          |                  |                                                                         | V <sub>DD</sub> = 3 V                               |      |                         | ±1.5     | LSB  |
| Analog input voltage                     | V <sub>AIN</sub> | Targets: ANI0 to ANI10                                                  |                                                     | 0    |                         | $V_{DD}$ | V    |
|                                          |                  | Target: Internal reference vo                                           | Itage <sup>Note 6</sup>                             |      | V <sub>REG</sub> Note 7 |          | V    |

- Note 1. The TYP. value is an average value at  $T_A = 25$ °C. The MAX. value is an average value  $\pm 3\sigma$  at normal distribution.
- Note 2. These values are the results of characteristic evaluation and are not checked for shipment.
- Note 3. A quantization error (±1/2 LSB) is not included.
- Note 4. Expressed as a ratio (%FSR) relative to the full-scale value.
- Note 5. Be sure to set the LV0 bit in A/D converter mode register 0 (ADM0) to 0 when conversion is done in the operating voltage range of  $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ .
- Note 6. Be sure to set the LV0 bit in A/D converter mode register 0 (ADM0) to 0 when the internal reference voltage is selected as the target for conversion.
- Note 7. Refer to 3.6.3 Internal reference voltage characteristics.
- Caution 1. Arrange wiring and insert the capacitor so that no noise appears on the power supply/ground line.
- Caution 2. Do not allow any pulses that rapidly change such as digital signals to be input/output to/from the pins adjacent to the conversion pin during A/D conversion.
- Caution 3. Note that the internal reference voltage cannot be used as the reference voltage of the comparator when the internal reference voltage is selected as the target for A/D conversion.

# 3.6.2 Comparator characteristics

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V]

| Item                              | Symbol            | Condition                        | MIN.            | TYP.                    | MAX.                  | Unit                  |    |
|-----------------------------------|-------------------|----------------------------------|-----------------|-------------------------|-----------------------|-----------------------|----|
| Input voltage range               | I <sub>VREF</sub> | IVREFn pin input (CnVRF bit = 0) | 0               |                         | V <sub>DD</sub> - 1.4 | ٧                     |    |
|                                   |                   | Internal reference voltage (CnVR |                 | V <sub>REG</sub> Note 2 |                       | V                     |    |
|                                   | I <sub>VCMP</sub> | IVCMPn pin input                 | VCMPn pin input |                         |                       | V <sub>DD</sub> + 0.3 | V  |
| Output delay                      | t <sub>d</sub>    | $V_{DD} = 3.0 \text{ V},$        | High-speed mode |                         |                       | 0.5                   | μs |
|                                   |                   | input slew rate > 50 mV/μs       | Low-speed mode  |                         | 2.0                   |                       | μs |
| Operation stabilization wait time | t <sub>CMP</sub>  |                                  |                 | 100                     |                       |                       | μs |

Note 1. When the internal reference voltage is selected as the reference voltage of the comparator, the internal reference voltage cannot be used as the target for A/D conversion.

Note 2. Refer to 3.6.3 Internal reference voltage characteristics.

**Remark** n: Channel number (n = 0, 1)

# 3.6.3 Internal reference voltage characteristics

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V]

| Item                              | Symbol           | Condition                                  | MIN. | TYP.  | MAX. | Unit |
|-----------------------------------|------------------|--------------------------------------------|------|-------|------|------|
| Internal reference voltage        | $V_{REG}$        |                                            | 0.74 | 0.815 | 0.89 | V    |
| Operation stabilization wait time | t <sub>AMP</sub> | A/D converter is used (ADS register = 0DH) | 5    |       |      | μs   |

Caution The internal reference voltage cannot be simultaneously used by the A/D converter and the comparator; only one of them must be selected.

#### 3.6.4 SPOR circuit characteristics

[T<sub>A</sub> = -40 to +105°C: G products,  $T_A$  = -40 to +125°C: M products,  $V_{SS}$  = 0 V]

| Ite               | em                    | Symbol             | Condition            | MIN. | TYP. | MAX. | Unit |
|-------------------|-----------------------|--------------------|----------------------|------|------|------|------|
| Detection voltage | Power supply          | V <sub>SPOR0</sub> | Power supply rising  | 4.08 | 4.28 | 4.45 | V    |
|                   | voltage level         | V <sub>SPDR0</sub> | Power supply falling | 4.00 | 4.20 | 4.37 | V    |
|                   |                       | V <sub>SPOR1</sub> | Power supply rising  | 2.76 | 2.90 | 3.02 | V    |
|                   |                       | V <sub>SPDR1</sub> | Power supply falling | 2.70 | 2.84 | 2.96 | V    |
|                   |                       | V <sub>SPOR2</sub> | Power supply rising  | 2.44 | 2.57 | 2.68 | V    |
|                   |                       | V <sub>SPDR2</sub> | Power supply falling | 2.40 | 2.52 | 2.62 | V    |
|                   |                       | V <sub>SPOR3</sub> | Power supply rising  |      | 2.16 |      | V    |
|                   |                       | V <sub>SPDR3</sub> | Power supply falling | _    | 2.11 |      | V    |
| Minimum pulse wid | dth <sup>Note 1</sup> | T <sub>SPW</sub>   |                      | 300  |      |      | μs   |

Note 1. Time required for the reset operation by the SPOR circuit when  $V_{DD}$  falls below  $V_{SPDR}$ .

Caution Make sure to keep the internal reset state by the SPOR or an external reset until the power supply voltage (V<sub>DD</sub>) reaches the operating voltage range shown in 3.4 AC Characteristics.

# 3.6.5 Power supply voltage rising slope characteristics

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, V<sub>SS</sub> = 0 V]

| Item                              | Symbol           | Condition | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|------------------|-----------|------|------|------|------|
| Power supply voltage rising slope | S <sub>VDD</sub> |           |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the SPOR or an external reset until the power supply voltage (V<sub>DD</sub>) reaches the operating voltage range shown in 3.4 AC Characteristics.

# 3.7 RAM Data Retention Characteristics

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, V<sub>SS</sub> = 0 V]

| Item                                | Symbol     | Condition | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|------------|-----------|------|------|------|------|
| Data retention power supply voltage | $V_{DDDR}$ |           | 1.9  |      | 5.5  | V    |

Caution Data in RAM is retained until the power supply voltage falls below the MIN. value of the data retention power supply voltage (V<sub>DDDR</sub>). Note that data in the RESF register might not be cleared even if the power supply voltage falls below the MIN. value of the data retention power supply voltage (V<sub>DDDR</sub>).



# 3.8 Flash Memory Programming Characteristics

**★** [T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V ≤  $V_{DD}$  ≤ 5.5 V,  $V_{SS}$  = 0 V]

| Item                                          | Symbol            | Condition             |                                          | MIN.    | TYP.      | MAX. | Unit  |
|-----------------------------------------------|-------------------|-----------------------|------------------------------------------|---------|-----------|------|-------|
| Number of code flash rewrites  Note 1, Note 2 | C <sub>erwr</sub> | Retained for 20 years | $T_A = +85^{\circ}C^{\text{Note 3}}$     | 1000    |           |      | Times |
| Number of data flash rewrites                 |                   | Retained for 1 year   | T <sub>A</sub> = +25°C                   |         | 1,000,000 |      | Times |
| Note 1, Note 2                                |                   | Retained for 5 years  | T <sub>A</sub> = +85°C <sup>Note 3</sup> | 100,000 |           |      | Times |
|                                               |                   | Retained for 20 years | T <sub>A</sub> = +85°C <sup>Note 3</sup> | 10,000  |           |      | Times |

- Note 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.
- Note 2. These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics.
- ★ Note 3. This temperature is the average value at which data are retained.

#### Code flash/data flash self-programming time

★  $[T_A = -40 \text{ to } +105^{\circ}\text{C}: G \text{ products, } T_A = -40 \text{ to } +125^{\circ}\text{C}: M \text{ products, } 2.4 \text{ V} \leq V_{DD} \leq 5.5 \text{ V, V}_{SS} = 0 \text{ V}]$ 

| Item                 | Symbol           | f <sub>CLK</sub> = 1 MHz |      | f <sub>CLK</sub> = 16 MHz |      | Unit |       |    |
|----------------------|------------------|--------------------------|------|---------------------------|------|------|-------|----|
|                      |                  | MIN.                     | TYP. | MAX.                      | MIN. | TYP. | MAX.  |    |
| Writing (4 bytes)    | t <sub>P4</sub>  |                          | 104  | 905                       |      | 53.8 | 504.9 | μs |
| Block erasure (1 KB) | t <sub>E1K</sub> |                          | 7.9  | 262.3                     |      | 5.5  | 214.1 | ms |

Caution The listed values do not include the time until the operations of the flash memory start following execution of an instruction by software.

# 3.9 Dedicated Flash Memory Programmer Communication (UART)

[T<sub>A</sub> = -40 to +105°C: G products, T<sub>A</sub> = -40 to +125°C: M products, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V]

| Item          | Symbol | Condition | MIN. | TYP.    | MAX. | Unit |
|---------------|--------|-----------|------|---------|------|------|
| Transfer rate |        |           |      | 115,200 |      | bps  |

**Remark** The transfer rate during flash memory programming is fixed to 115,200 bps.

# 3.10 Timing of Entry to Flash Memory Programming Mode

#### ★ $[T_A = -40 \text{ to } +105^{\circ}\text{C}: G \text{ products}, T_A = -40 \text{ to } +125^{\circ}\text{C}: M \text{ products}, 2.4 V ≤ V_{DD} ≤ 5.5 V, V_{SS} = 0 V]$

| Item                                                                                            | Symbol              | Condition                                                              | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released | t <sub>suinit</sub> | The SPOR reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                  | t <sub>su</sub>     | The SPOR reset must be released before the external reset is released. | 10   |      |      | μs   |
| Time to hold the TOOL0 pin at the low level after the external reset is released                | t <sub>HD</sub>     | The SPOR reset must be released before the external reset is released. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (the SPOR reset must have been released before that).
- <3> The TOOL0 pin is released from the low level.
- <4> Setting of entry to the flash memory programming mode by UART reception is completed.

**Remark** t<sub>SUINIT</sub>: During this period, the communications for the initial setting must be completed within 100 ms after release from the reset.

 $t_{SU}$ : Time to release the external reset after the TOOL0 pin is set to the low level  $t_{HD}$ : Time to hold the TOOL0 pin at the low level after the external reset is released

# 4. PACKAGE DRAWINGS

# ★ 4.1 8-pin products

R5F12008MNS, R5F12008GNS, R5F12008ANS R5F12007MNS, R5F12007GNS, R5F12007ANS

| JEITA Package code | RENESAS code | MASS(TYP.)[g] |
|--------------------|--------------|---------------|
| P-HWSON8-3x3-0.65  | PWSN0008JG-A | 0.02          |





| Reference             | Dimension in Millimeters |            |      |  |  |
|-----------------------|--------------------------|------------|------|--|--|
| Symbol                | Min.                     | Nom.       | Max. |  |  |
| А                     | _                        | _          | 0.80 |  |  |
| <b>A</b> 1            | 0.00                     | _          | 0.05 |  |  |
| <b>A</b> <sub>3</sub> | (                        | 0.203 REF. |      |  |  |
| b                     | 0.25                     | 0.30       | 0.35 |  |  |
| D                     |                          | 3.00       |      |  |  |
| E                     |                          | 3.00       |      |  |  |
| е                     | 0.65                     |            |      |  |  |
| N                     |                          | 8          |      |  |  |
| L                     | 0.35                     | 0.40       | 0.45 |  |  |
| К                     | 0.20                     | _          | _    |  |  |
| D <sub>2</sub>        | 1.95                     | 2.00       | 2.05 |  |  |
| E <sub>2</sub>        | 1.60                     | 1.65       | 1.70 |  |  |
| aaa                   | _                        | _          | 0.15 |  |  |
| bbb                   | _                        | _          | 0.10 |  |  |
| ccc                   | _                        | _          | 0.10 |  |  |
| ddd                   | _                        | _          | 0.05 |  |  |
| eee                   | _                        | _          | 0.08 |  |  |

# 4.2 10-pin products

R5F12018MSP, R5F12018GSP, R5F12018ASP R5F12017MSP, R5F12017GSP, R5F12017ASP

| JEITA Package Code     | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|------------------------|--------------|----------------|-----------------|
| P-LSSOP10-4.4x3.6-0.65 | PLSP0010JA-A | P10MA-65-CAC-2 | 0.05            |







| ITEM | DIMENSIONS             |
|------|------------------------|
| Α    | 3.60±0.10              |
| В    | 0.50                   |
| С    | 0.65 (T.P.)            |
| D    | 0.24±0.08              |
| Ε    | 0.10±0.05              |
| F    | 1.45 MAX.              |
| G    | 1.20±0.10              |
| Н    | 6.40±0.20              |
| - 1  | 4.40±0.10              |
| J    | 1.00±0.20              |
| K    | $0.17^{+0.08}_{-0.07}$ |
| L    | 0.50                   |
| М    | 0.13                   |
| Ν    | 0.10                   |
| Р    | 3° + 5°<br>- 3°        |
| Т    | 0.25 (T.P.)            |
| U    | 0.60±0.15              |
|      |                        |

0.25 MAX. 0.15 MAX.

#### NOTE

Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.

# 4.3 16-pin products

R5F12048MSP, R5F12048GSP, R5F12048ASP R5F12047MSP, R5F12047GSP, R5F12047ASP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (Typ) [g] |
|---------------------|--------------|----------------|----------------|
| P-SSOP16-4.4x5-0.65 | PRSP0016JC-B | P16MA-65-FAB-1 | 0.08           |

Unit: mm







Terminal cross section



| Reference      | Dimensi | ons in mi | llimeters |
|----------------|---------|-----------|-----------|
| Symbol         | Min     | Nom       | Max       |
| D              | 4.85    | 5.00      | 5.15      |
| D <sub>1</sub> | 5.05    | 5.20      | 5.35      |
| E              | 4.20    | 4.40      | 4.60      |
| A <sub>2</sub> | _       | 1.50      | _         |
| A <sub>1</sub> | 0.075   | 0.125     | 0.175     |
| Α              | _       | _         | 1.725     |
| bp             | 0.17    | 0.24      | 0.32      |
| b <sub>1</sub> | _       | 0.22      | _         |
| С              | 0.14    | 0.17      | 0.20      |
| C <sub>1</sub> | _       | 0.15      | _         |
| θ              | 0°      | _         | 8°        |
| HE             | 6.20    | 6.40      | 6.60      |
| е              | _       | 0.65      | _         |
| x              | _       | _         | 0.13      |
| у              | _       | _         | 0.10      |
| $Z_{D}$        | _       | 0.225     | _         |
| L              | 0.35    | 0.50      | 0.65      |
| L <sub>1</sub> | _       | 1.00      | _         |

R5F12048MNA, R5F12048GNA, R5F12048ANA R5F12047MNA, R5F12047GNA, R5F12047ANA

| JEITA Package code  | RENESAS code | MASS(TYP.)[g] |
|---------------------|--------------|---------------|
| P-HWQFN016-3x3-0.50 | PWQN0016KD-A | 0.02          |





| Reference | Dimension in Millimeters |      |      |  |
|-----------|--------------------------|------|------|--|
| Symbol    | Min.                     | Nom. | Max. |  |
| Α         | _                        | _    | 0.80 |  |
| A1        | 0.00                     | 0.02 | 0.05 |  |
| A3        | 0.203 REF.               |      |      |  |
| b         | 0.20                     | 0.25 | 0.30 |  |
| D         | 3.00 BSC                 |      |      |  |
| E         | 3.00 BSC                 |      |      |  |
| е         | 0.50 BSC                 |      |      |  |
| L         | 0.30                     | 0.35 | 0.40 |  |
| K         | 0.20                     | _    | _    |  |
| D2        | 1.65                     | 1.70 | 1.75 |  |
| E2        | 1.65                     | 1.70 | 1.75 |  |
| aaa       | 0.15                     |      |      |  |
| bbb       | 0.10                     |      |      |  |
| ccc       | 0.10                     |      |      |  |
| ddd       | 0.05                     |      |      |  |
| eee       | 0.08                     |      |      |  |
| fff       | 0.10                     |      |      |  |

# 4.4 20-pin products

R5F12068MSP, R5F12068GSP, R5F12068ASP R5F12067MSP, R5F12067GSP, R5F12067ASP

| JEITA Package Code     | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|------------------------|--------------|----------------|-----------------|
| P-LSSOP20-4.4x6.5-0.65 | PLSP0020JB-A | P20MA-65-NAA-1 | 0.1             |



detail of lead end







# (UNIT:mm)

|      | (01411.11111)               |
|------|-----------------------------|
| ITEM | DIMENSIONS                  |
| D    | 6.50±0.10                   |
| E    | 4.40±0.10                   |
| HE   | 6.40±0.20                   |
| Α    | 1.45 MAX.                   |
| Α1   | 0.10±0.10                   |
| A2   | 1.15                        |
| е    | 0.65±0.12                   |
| bp   | $0.22^{+0.10}_{-0.05}$      |
| С    | $0.15 {}^{+ 0.05}_{- 0.02}$ |
| L    | 0.50±0.20                   |
| У    | 0.10                        |
| θ    | 0° to 10°                   |

#### NOTE

- 1.Dimensions "%1" and "%2" do not include mold flash.
- 2.Dimension "X3" does not include trim offset.

RL78/G15 REVISION HISTORY

# REVISION HISTORY RL78/G15 Datasheet

|      |                                                                                                                                                                                                                                                                         | Description                                                                                                                                                                                                                                    |                                                                                                                                                                                             |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date                                                                                                                                                                                                                                                                    | Page                                                                                                                                                                                                                                           | Summary                                                                                                                                                                                     |
| 1.00 | Oct 17, 2022                                                                                                                                                                                                                                                            | _                                                                                                                                                                                                                                              | First edition issued                                                                                                                                                                        |
| 1.10 | Apr 28, 2023                                                                                                                                                                                                                                                            | pr 28, 2023 19 2. ELECTRICAL SPECIFICATIONS (T <sub>A</sub> = -40 to +85°C): The section title, modification 3, deleted.                                                                                                                       |                                                                                                                                                                                             |
|      |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                | 2.2.2 On-chip oscillator characteristics: Note 3, deleted                                                                                                                                   |
|      |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                | 2.3.2 Supply current characteristics: Note 1, modified                                                                                                                                      |
|      |                                                                                                                                                                                                                                                                         | 39                                                                                                                                                                                                                                             | 2.8 Flash Memory Programming Characteristics: The condition was added to the code flash/data flash self-programming time                                                                    |
|      |                                                                                                                                                                                                                                                                         | <ul> <li>2.10 Timing of Entry to Flash Memory Programming Mode: The condition, added</li> <li>3. ELECTRICAL SPECIFICATIONS (T<sub>A</sub> = -40 to +105°C, T<sub>A</sub> = -40 to +125°C): The title, modified. Caution 3, deleted.</li> </ul> |                                                                                                                                                                                             |
|      |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                |                                                                                                                                                                                             |
|      | <ul> <li>3.2.2 On-chip oscillator characteristics: The MIN. and MAX. values of high-speed on oscillator clock frequency accuracy (T<sub>A</sub> = +85 to +125°C), modified. Note 3, deleted.</li> <li>3.3.2 Supply current characteristics: Note 1, modified</li> </ul> |                                                                                                                                                                                                                                                | 3.2.2 On-chip oscillator characteristics: The MIN. and MAX. values of high-speed on-chip oscillator clock frequency accuracy ( $T_A = +85$ to $+125^{\circ}$ C), modified. Note 3, deleted. |
|      |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                | 3.3.2 Supply current characteristics: Note 1, modified                                                                                                                                      |
|      |                                                                                                                                                                                                                                                                         | 61                                                                                                                                                                                                                                             | 3.8 Flash Memory Programming Characteristics: The condition in the table, modified. Note 3, added. The condition was added to the code flash/data flash self-programming time.              |
|      | 62 3.10 Timing of Entry to Flash Memory Programming Mode: The condition                                                                                                                                                                                                 |                                                                                                                                                                                                                                                | 3.10 Timing of Entry to Flash Memory Programming Mode: The condition, added                                                                                                                 |
|      |                                                                                                                                                                                                                                                                         | 63                                                                                                                                                                                                                                             | 4.1 8-pin products: The description, deleted. The package drawing, added.                                                                                                                   |

# **General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products**

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

- 1. Precaution against Electrostatic Discharge (ESD)
  - A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.
- 2. Processing at power-on
  - The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.
- 3. Input of signal during power-off state
  - Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.
- 4. Handling of unused pins
  - Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.
- 5. Clock signals
  - After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.
- 6. Voltage application waveform at input pin
  - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).
- 7. Prohibition of access to reserved addresses
  - Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.
- 8. Differences between products
  - Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/