## Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: http://www.renesas.com April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (http://www.renesas.com) Send any inquiries to http://www.renesas.com/inquiry. #### Notice - All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. The revision list can be viewed directly by clicking the title page. The revision list summarizes the locations of revisions and additions. Details should always be checked by referring to the relevant text. # H8S/2350 Group Hardware Manual Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2300 Series > H8S/2351 HD6432351 H8S/2350 HD6412350 #### Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. #### Notes regarding these materials - These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. - Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). - 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. - 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. - 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. ### **General Precautions on Handling of Product** #### 1. Treatment of NC Pins Note: Do not connect anything to the NC pins. The NC (not connected) pins are either not connected to any of the internal circuitry or are used as test pins or to reduce noise. If something is connected to the NC pins, the operation of the LSI is not guaranteed. #### 2. Treatment of Unused Input Pins Note: Fix all unused input pins to high or low level. Generally, the input pins of CMOS products are high-impedance input pins. If unused pins are in their open states, intermediate levels are induced by noise in the vicinity, a pass-through current flows internally, and a malfunction may occur. #### 3. Processing before Initialization Note: When power is first supplied, the product's state is undefined. The states of internal circuits are undefined until full power is supplied throughout the chip and a low level is input on the reset pin. During the period where the states are undefined, the register settings and the output state of each pin are also undefined. Design your system so that it does not malfunction because of processing while it is in this undefined state. For those products which have a reset function, reset the LSI immediately after the power supply has been turned on. #### 4. Prohibition of Access to Undefined or Reserved Addresses Note: Access to undefined or reserved addresses is prohibited. The undefined or reserved addresses may be used to expand functions, or test registers may have been be allocated to these addresses. Do not access these registers; the system's operation is not guaranteed if they are accessed. ## **Preface** The H8S/2350 Group is a series of high-performance microcontrollers with a 32-bit H8S/2000 CPU core, and a set of on-chip supporting functions required for system configuration. The H8S/2000 CPU can execute basic instructions in one state, and is provided with sixteen 16-bit general registers with a 32-bit internal configuration, and a concise and optimized instruction set. The CPU can handle a 16-Mbyte linear address space (architecturally 4 Gbytes). Programs based on the high-level language C can also be run efficiently. The address space is divided into eight areas. The data bus width and access states can be selected for each of these areas, and various kinds of memory can be connected fast and easily. On-chip memory consists of large-capacity ROM (H8S/2351 only) and RAM. On-chip supporting functions include a 16-bit timer pulse unit (TPU), programmable pulse generator (PPG), watchdog timer (WDT), serial communication interface (SCI), A/D converter, D/A converter, and I/O ports. In addition, an on-chip DMA controller (DMAC) and data transfer controller (DTC) are provided, enabling high-speed data transfer without CPU intervention. Use of the H8S/2350 Group enables easy implementation of compact, high-performance systems capable of processing large volumes of data. This manual describes the hardware of the H8S/2350 Group. Refer to the H8S/2600 Series and H8S/2000 Series Software Manual for a detailed description of the instruction set. # Main Revisions for This Edition | Item | Page | Revision (See Manual for Details) | |-----------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | All | _ | Notification of change in company name amended | | | | (Before) Hitachi, Ltd. $\rightarrow$ (After) Renesas Technology Corp. | | | | <ul> <li>Product naming convention amended</li> </ul> | | | | (Before) H8S/2350 Series $\rightarrow$ (After) H8S/2350 Group | | 1.2 Block Diagram | 6 | Figure 1.1 amended | | Figure 1.1 Block<br>Diagram | | Port 4 | | 5.6.2 Block Diagram | 118 | Figure 5.9 amended | | Figure 5.9 Interrupt<br>Control for DTC and<br>DMAC | | Selection circuit Select signal DTCER Control logic DTVECR SWDTE clear signal | | 6.1.2 Block Diagram | 123 | Figure 6.1 amended | | Figure 6.1 Block<br>Diagram of Bus<br>Controller | | (Before) DRAM/PSRAM controller $\rightarrow$ (After) DRAM controller | | Item | Page | Revision (See Manual for Details) | |------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------| | 7.7 Usage Notes | 285, 286 | DMAC Register Access during Operation | | Figure 7.40 DMAC Register Update Timing | | Description and figures 7.40 and 7.41 added | | Figure 7.41 Contention between DMAC Register Update and CPU Read | | | | 9.3.3 Pin Functions | 346 | P2 <sub>4</sub> /PO4/TIOCA4 | | Table 9.5 Port 2 Pin Functions | | TMRI1 input deleted from table 9.5 | | 9.11.3 Pin Functions | 390 | Description amended | | | | Modes 1, 4, and 5 [H8S/2350]; Modes 1, 2, 4 to 6 [H8S/2351]: | | - | | | | Figure 12.4 Usage | 502 | Figure 10.56 amended | | Notes | | | | Figure 10.56 Contention between | | TCNT input | | Overflow and Counter | | clock | | Clearing | | TCNT H'FFFF H'0000 | | | | Counter clear signal | | | | TGF | | | | TCFV Disabled | | 12.3.1 Watchdog Time | r 540 | Figure 12.4 amended | | Operation | | TCNT count Overflow | | Figure 12.4 Watchdog Timer Operation | | HFF | | типет Орегацоп | | H'00 WT/IT = 1 H'00 written TME = 1 to TCNT WDTOVF and internal reset are generated | | Item | Page | Revision (See Manual for Details) | |--------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14.2.2 Serial Status | 617 | Bits 3 to 0 | | Register (SSR) | | Bit 2 table amended | | | | Bit 2 TEND Description | | | | Indicates data transmission in progress [Clearing conditions] (Initial value) When 0 is written to TDRE after reading TDRE = 1 When the DMAC or DTC is activated by a TXI interrupt and write data to TDR Indicates that data transmission in finished [Setting conditions] Upon reset, and in standby mode or module stop mode When the TE bit in SCR is 0 and the ERS bit is also 0 When TDRE = 1 and ERS = 0 (normal transmission) 2.5 etu after transmission of a 1-byte serial character when GM = 0 When TDRE = 1 and ERS = 0 (normal transmission) 1.0 etu after transmission of a 1-byte serial character when GM = 1 | | 14.3.2 Pin Connection | s 621 | Figure 14.2 amended | | Figure 14.2 Schematic<br>Diagram of Smart Card<br>Interface Pin<br>Connections | | H8S/2350 Group | | 14.3.4 Register | 625 | Smart Card Mode Register (SCMR) Setting | | Settings | | Inverse convention (SDIR = SINV = $O/\overline{E} = 0$ ) | | | | Description amended | | | | $\dots$ With the H8S/2350 Group, invention specified by the SNIV bit $\dots$ | | 14.3.6 Data Transfer Operations | 631 | Figure 14.6 amended | | Figure 14.6 TEND Flag<br>Generation Timing in<br>Transmission Operation | _ | D6 D7 Dp DE Guard time | Page **Revision (See Manual for Details)** Item 15.4.3 Input Sampling 655 Figure 15.5 amended and A/D Conversion Timing Figure 15.5 A/D Conversion Timing Address bus Write signal Input sampling timing ADF $t_D$ $t_{SPL}$ t<sub>CONV</sub> A.4 Number of States STMAC deleted from table A.5 786 Required for Instruction Execution Table A.5 Number of Cycles in Instruction Execution A.5 Bus States during 795 Instruction Execution Table A.6 Instruction Execution Cycles Table A.6 amended | Ω | 4 | |---------|---------------------------------------------------------------------------------------------------| | :W stac | LDM.L @SP+,(ERn-ERn+2) R:W 2nd R:W:M.M NEXT Internal operation, R:W:M stack (H)*3 R:W stack (L)*3 | | | | | :W stac | LDM.L @SP+,(ERn-ERn+3) R:W 2nd R:W:M:M NEXT Internal operation, R:W:M stack (H)*3 R:W stack (L)*3 | | | | | | | | | | | | | | | | | | | A.5 Bus States during 799 Instruction Execution Table A.6 Instruction Execution Cycles Table A.6 amended | Ta | | e | Α. | 6 | |-------------|----------------------------------------------------------------------------------------------------------------|---------|-------------------------------------|-----------------| | 6 | | | R:W*7 | | | 8 | R:W*7 | | Internal operation, | 1 state | | 7 | TRAPA #x:2 Normal R:W NEXT Internal operation, W:W stack (L) W:W stack (EXR) R:W VEC Internal operation, R:W 🛣 | 1 state | W:W stack (EXR) R:W:M VEC R:W VEC+2 | | | 9 | R:W VEC | | R:W:M VEC | | | 2 | W:W stack (EXR) R:W VEC | | W:W stack (EXR) | 1 state 1 state | | 4 | W:W stack (H) | | W:W stack (H) | | | 3 | Internal operation, W:W stack (L) W:W stack (H) | | W:W stack (L) | | | 2 | Internal operation, | 1 state | Internal operation, | 1 state | | - | R:W NEXT | | Advanced R:W NEXT | | | tion | Normal | | Advanced | | | Instruction | TRAPA #x:2 Normal | | | | #### Item Page **Revision (See Manual for Details)** Addresses 812 Table amended B.1 Address Register (low) Name PAPCR\*2 H'FF70 PBPCR\*2 H'FF71 PCPCR\*2 H'FF72 PDPCR\*2 H'FF73 H'FF74 PEPCR\*2 P3ODR\*2 H'FF76 PAODR\*2 H'FF77 813 Table amended Address Register (low) Name Bit 5 Bit 4 Bit 3 Bit 7 Bit 6 Bit 2 Bit 1 Bit 0 CKS CH2 CH1 CH0 H'FF98 ADCSR ADF ADIE ADST SCAN **B.2 Functions** 821 Figure amended TIOR3L H'FE83 TPU3 TGR3D I/O Control 0 0 0 TGR3D Output disabled is output Initial output is 0 0 output at compare match 1 compare register 0 1 output at compare match Toggle output at compare match 0 0 Output disabled Initial output is 1 0 output at compare match output 0 1 output at compare match Toggle output at compare match TGR3D 0 0 Capture input 0 Input capture at rising edge is input capture source is 1 Input capture at falling edge TIOCD3 pin registe Input capture at both edges Capture input source is channel Input capture at TCNT4 count-up/ count-down\*1 4/count clock Legend: \*: Don't care Notes: 1. When bits TPSC2 to TPSC0 in TCR4 are set to B'000 and o/1 is used as the TCNT4 count clock, this setting is invalid and input capture is not generated. When the BFB bit in TMDR3 is set to 1 and TGR3D is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Note: When TGRC or TGRD is designated for buffer operation, this setting is invalid and the register operates as a buffer register. 842 Figure amended ABWCR H'FED0 Bus Controller 7 Bit ABW7 Bit : 7 ABW7 Modes 1 to 3, 5 to 7 Initial value : 1 R/W : R/W | | _ | | |---------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------| | Item | Page | Revision (See Manual for Details) | | 3.2 Functions | 846 | Figure amended | | | | BCRL H'FED5 Bus Controller | | | | DACK Timing Select | | | | When DMAC single address transfer is performed in | | | | DRAM space, full access is always executed DACK signal goes low from T <sub>f</sub> or T <sub>1</sub> cycle | | | | Burst access is possible when DMAC single address | | | | 1 transfer is performed in DRAM space DACK signal goes low from T <sub>c1</sub> or T <sub>2</sub> cycle | | | | | | | 923 | Figure amended | | | | TMDR1 H'FFE1 TPU1 | | | | (Before) 1 Phase counting mode $4 \rightarrow$ (After) Phase counting mode 4 | | | 924 | | | | 924 | Figure amended | | | | TIORL H'FFE2 TPU1 | | | | TGR1B I/O Control | | | | 0 0 0 TGR1B Output disabled | | | | 1 is output compare Initial output is 0 output at compare match | | | | 1 0 register 0 output 1 output at compare match | | | | Toggle output at compare match | | | | Output disabled Initial output is 0 output at compare match | | | | 1 output 1 output at compare match | | | | Toggle output at compare match | | | | 1 0 0 TGR1B Capture input Input capture at rising edge | | | | capture TIOCB1 pin Input capture at falling edge | | | | imput cupture at both eages | | | | Capture input source is TGR0B Compare match/input capture at generation of TGR0B compare match/input capture input capture | | | | Legend: *: Don't care | | | | | | C.13 Port G Block | 975 | Figure C.13 (c-2) amended | | Diagram | | Mode 1/2/4/5/6 | | Figure C.13 (c-2)<br>H8S/2350 Port G Blo<br>Diagram (Pin PG4) | ck | | | D.2 Port States in E | ach 980 | Description in MCU operating mode in table D.2 amended | | Mode [H8S/2350] | | Port D 1, 4, 5 | 981 982 Table D.2 I/O Port States in Each Processing State (H8S/2350) $\overline{PG}_0/\overline{CAS}$ (Before) 1 to 3, 7 $\rightarrow$ (After) 1 PF<sub>0</sub>/BREQ 1, 4, 5 | Item | Page | Revision (See Manual for Details) | |---------------------------------------|------|-----------------------------------| | H. Package<br>Dimensions | 987 | Figure H.1 replaced | | Figure H.1 TFP-120 Package Dimensions | | | | Figure H.2 TFP-128 Package Dimensions | 987 | Figure H.2 replaced | # Contents | Secti | on 1 ( | Overview | | | | | |-------|------------------|---------------------------------------------------|--|--|--|--| | 1.1 | Overvio | ew | | | | | | 1.2 | Block I | Diagram | | | | | | 1.3 | Pin Description. | | | | | | | | 1.3.1 | Pin Arrangement | | | | | | | 1.3.2 | Pin Functions in Each Operating Mode | | | | | | | 1.3.3 | Pin Functions | | | | | | Secti | on 2 | CPU | | | | | | 2.1 | | ew | | | | | | | 2.1.1 | Features | | | | | | | 2.1.2 | Differences between H8S/2600 CPU and H8S/2000 CPU | | | | | | | 2.1.3 | Differences from H8/300 CPU | | | | | | | 2.1.4 | Differences from H8/300H CPU | | | | | | 2.2 | CPU O | perating Modes | | | | | | 2.3 | | s Space | | | | | | 2.4 | | er Configuration | | | | | | | 2.4.1 | Overview | | | | | | | 2.4.2 | General Registers | | | | | | | 2.4.3 | Control Registers | | | | | | | 2.4.4 | Initial Register Values | | | | | | 2.5 | Data Fo | ormats | | | | | | | 2.5.1 | General Register Data Formats | | | | | | | 2.5.2 | Memory Data Formats | | | | | | 2.6 | Instruction Set | | | | | | | | 2.6.1 | Overview | | | | | | | 2.6.2 | Instructions and Addressing Modes | | | | | | | 2.6.3 | Table of Instructions Classified by Function. | | | | | | | 2.6.4 | Basic Instruction Formats | | | | | | 2.7 | Addres | sing Modes and Effective Address Calculation | | | | | | | 2.7.1 | Addressing Mode | | | | | | | 2.7.2 | Effective Address Calculation | | | | | | 2.8 | Process | sing States | | | | | | | 2.8.1 | Overview | | | | | | | 2.8.2 | Reset State | | | | | | | 2.8.3 | Exception-Handling State | | | | | | | 2.8.4 | Program Execution State | | | | | | | 2.8.5 | Bus-Released State | | | | | | | 2.8.6 | Power-Down State | 64 | | | | | |------|---------|---------------------------------------------------------|----|--|--|--|--| | 2.9 | Basic ' | Timing | 65 | | | | | | | 2.9.1 | Overview | 65 | | | | | | | 2.9.2 | On-Chip Memory (ROM, RAM) | 65 | | | | | | | 2.9.3 | On-Chip Supporting Module Access Timing | 67 | | | | | | | 2.9.4 | External Address Space Access Timing | 68 | | | | | | Sect | ion 3 | MCU Operating Modes | 69 | | | | | | 3.1 | | iew | | | | | | | | 3.1.1 | H8S/2350 Operating Mode Selection | 69 | | | | | | | 3.1.2 | H8S/2351 Operating Mode Selection | 70 | | | | | | | 3.1.3 | Register Configuration | 71 | | | | | | 3.2 | Regist | er Descriptions | 72 | | | | | | | 3.2.1 | Mode Control Register (MDCR) | 72 | | | | | | | 3.2.2 | System Control Register (SYSCR) | 72 | | | | | | 3.3 | Opera | ting Mode Descriptions | 74 | | | | | | | 3.3.1 | Mode 1 | 74 | | | | | | | 3.3.2 | Mode 2 (H8S/2351 Only) | 74 | | | | | | | 3.3.3 | Mode 3 (H8S/2351 Only) | 74 | | | | | | | 3.3.4 | Mode 4 | 75 | | | | | | | 3.3.5 | Mode 5 | 75 | | | | | | | 3.3.6 | Mode 6 (H8S/2351 Only) | 75 | | | | | | | 3.3.7 | Mode 7 (H8S/2351 Only) | 75 | | | | | | 3.4 | Pin Fu | nctions in Each Operating Mode | 76 | | | | | | 3.5 | | ry Map in Each Operating Mode | | | | | | | Sect | ion 4 | Exception Handling | 79 | | | | | | 4.1 | Overv | iew | 79 | | | | | | | 4.1.1 | Exception Handling Types and Priority | 79 | | | | | | | 4.1.2 | Exception Handling Operation | 80 | | | | | | | 4.1.3 | Exception Vector Table | 80 | | | | | | 4.2 | Reset. | | 82 | | | | | | | 4.2.1 | Overview | 82 | | | | | | | 4.2.2 | Reset Types | 82 | | | | | | | 4.2.3 | Reset Sequence | 83 | | | | | | | 4.2.4 | Interrupts after Reset | 84 | | | | | | | 4.2.5 | State of On-Chip Supporting Modules after Reset Release | 84 | | | | | | 4.3 | Traces | 5 | 85 | | | | | | 4.4 | Interru | ıpts | 86 | | | | | | 4.5 | | nstruction | 87 | | | | | | 4.6 | - | Status after Exception Handling | 88 | | | | | | | | | | | | | | | 4.7 | Notes | on Use of the Stack | 89 | |------|--------|-------------------------------------------------------|-----| | Sec | tion 5 | Interrupt Controller | 9 | | 5.1 | | view | | | | 5.1.1 | Features | | | | 5.1.2 | Block Diagram | | | | 5.1.3 | Pin Configuration | | | | 5.1.4 | Register Configuration | 93 | | 5.2 | Regis | ter Descriptions | | | | 5.2.1 | System Control Register (SYSCR) | 94 | | | 5.2.2 | Interrupt Priority Registers A to K (IPRA to IPRK) | 9: | | | 5.2.3 | IRQ Enable Register (IER) | 90 | | | 5.2.4 | IRQ Sense Control Registers H and L (ISCRH, ISCRL) | | | | 5.2.5 | IRQ Status Register (ISR) | | | 5.3 | Interr | upt Sources | 99 | | | 5.3.1 | External Interrupts | 99 | | | 5.3.2 | Internal Interrupts | 10 | | | 5.3.3 | Interrupt Exception Handling Vector Table | | | 5.4 | Interr | upt Operation | 105 | | | 5.4.1 | Interrupt Control Modes and Interrupt Operation | 105 | | | 5.4.2 | Interrupt Control Mode 0 | 109 | | | 5.4.3 | Interrupt Control Mode 2 | 113 | | | 5.4.4 | Interrupt Exception Handling Sequence | 113 | | | 5.4.5 | Interrupt Response Times | 114 | | 5.5 | Usage | e Notes | 11; | | | 5.5.1 | Contention between Interrupt Generation and Disabling | 11: | | | 5.5.2 | Instructions That Disable Interrupts | 110 | | | 5.5.3 | Times when Interrupts Are Disabled | 110 | | | 5.5.4 | Interrupts during Execution of EEPMOV Instruction | 11′ | | 5.6 | DTC : | and DMAC Activation by Interrupt | 11′ | | | 5.6.1 | Overview | 11′ | | | 5.6.2 | Block Diagram | 118 | | | 5.6.3 | Operation | 119 | | Sect | tion 6 | Bus Controller | 12 | | 6.1 | | viewview | | | 0.1 | 6.1.1 | Features | | | | 6.1.1 | Block Diagram | | | | 6.1.3 | Pin Configuration | | | | | Register Configuration | | | 6.2 | 6.1.4 | | | | 6.2 | Kegis | ter Descriptions | 120 | | | 6.2.1 | Bus Width Control Register (ABWCR) | 126 | |-----|---------|---------------------------------------------|-----| | | 6.2.2 | Access State Control Register (ASTCR) | 127 | | | 6.2.3 | Wait Control Registers H and L (WCRH, WCRL) | 128 | | | 6.2.4 | Bus Control Register H (BCRH) | | | | 6.2.5 | Bus Control Register L (BCRL) | | | | 6.2.6 | Memory Control Register (MCR) | 136 | | | 6.2.7 | DRAM Control Register (DRAMCR) | 138 | | | 6.2.8 | Refresh Timer/Counter (RTCNT) | 141 | | | 6.2.9 | Refresh Time Constant Register (RTCOR) | 141 | | 6.3 | Overvi | ew of Bus Control | 142 | | | 6.3.1 | Area Partitioning | 142 | | | 6.3.2 | Bus Specifications | 143 | | | 6.3.3 | Memory Interfaces | 144 | | | 6.3.4 | Advanced Mode | 145 | | | 6.3.5 | Areas in Normal Mode | 146 | | | 6.3.6 | Chip Select Signals | 147 | | 6.4 | Basic I | Bus Interface | | | | 6.4.1 | Overview | 148 | | | 6.4.2 | Data Size and Data Alignment | 148 | | | 6.4.3 | Valid Strobes | 150 | | | 6.4.4 | Basic Timing | 151 | | | 6.4.5 | Wait Control | 159 | | 6.5 | DRAM | I Interface | 161 | | | 6.5.1 | Overview | 161 | | | 6.5.2 | Setting DRAM Space | 161 | | | 6.5.3 | Address Multiplexing | 162 | | | 6.5.4 | Data Bus | 162 | | | 6.5.5 | Pins Used for DRAM Interface | 163 | | | 6.5.6 | Basic Timing. | | | | 6.5.7 | Precharge State Control | 165 | | | 6.5.8 | Wait Control | 166 | | | 6.5.9 | Byte Access Control | 168 | | | 6.5.10 | Burst Operation | 169 | | | 6.5.11 | Refresh Control | 172 | | 6.6 | | C Single Address Mode and DRAM Interface | | | | 6.6.1 | When DDS = 1 | | | | 6.6.2 | When $DDS = 0$ | 177 | | 6.7 | | ROM Interface | | | | 6.7.1 | Overview | 178 | | | 6.7.2 | Basic Timing | | | | | Wait Control | 180 | | 6.8 | Idle Cy | rcle | 181 | |------|---------|-------------------------------------------|-----| | | 6.8.1 | Operation | 181 | | | 6.8.2 | Pin States in Idle Cycle | 186 | | 6.9 | Write I | Data Buffer Function | 187 | | 6.10 | Bus Re | lease | 188 | | | 6.10.1 | Overview | 188 | | | 6.10.2 | Operation | 188 | | | 6.10.3 | Pin States in External Bus Released State | 189 | | | 6.10.4 | Transition Timing | 190 | | | 6.10.5 | Usage Note | 190 | | 6.11 | Bus Ar | bitration | 191 | | | 6.11.1 | Overview | 191 | | | 6.11.2 | Operation | 191 | | | 6.11.3 | Bus Transfer Timing | 192 | | | 6.11.4 | External Bus Release Usage Note | 193 | | 6.12 | Resets | and the Bus Controller | 193 | | | | | | | Sect | ion 7 | DMA Controller (DMAC) | 195 | | 7.1 | Overvi | ew | 195 | | | 7.1.1 | Features | 195 | | | 7.1.2 | Block Diagram | 196 | | | 7.1.3 | Overview of Functions | 197 | | | 7.1.4 | Pin Configuration | 199 | | | 7.1.5 | Register Configuration | 200 | | 7.2 | Registe | er Descriptions (1) (Short Address Mode) | 201 | | | 7.2.1 | Memory Address Registers (MAR) | 202 | | | 7.2.2 | I/O Address Register (IOAR) | 203 | | | 7.2.3 | Execute Transfer Count Register (ETCR) | 203 | | | 7.2.4 | DMA Control Register (DMACR) | 205 | | | 7.2.5 | DMA Band Control Register (DMABCR) | 209 | | 7.3 | Registe | er Descriptions (2) (Full Address Mode) | 215 | | | 7.3.1 | Memory Address Register (MAR) | 215 | | | 7.3.2 | I/O Address Register (IOAR) | 215 | | | 7.3.3 | Execute Transfer Count Register (ETCR) | 216 | | | 7.3.4 | DMA Control Register (DMACR) | 218 | | | 7.3.5 | DMA Band Control Register (DMABCR) | 222 | | 7.4 | Registe | er Descriptions (3) | 228 | | | 7.4.1 | DMA Write Enable Register (DMAWER) | 228 | | | 7.4.2 | DMA Terminal Control Register (DMATCR) | 231 | | | 7.4.3 | Module Stop Control Register (MSTPCR) | 232 | | 7.5 | Operat | ion | 233 | | | 7.5.1 | Transfer Modes | 233 | |-----|---------|------------------------------------------------------------------|-----| | | 7.5.2 | Sequential Mode | 236 | | | 7.5.3 | Idle Mode | 239 | | | 7.5.4 | Repeat Mode | 242 | | | 7.5.5 | Single Address Mode | 246 | | | 7.5.6 | Normal Mode | 249 | | | 7.5.7 | Block Transfer Mode | 252 | | | 7.5.8 | DMAC Activation Sources | 259 | | | 7.5.9 | Basic DMAC Bus Cycles | 263 | | | 7.5.10 | DMAC Bus Cycles (Dual Address Mode) | 264 | | | 7.5.11 | DMAC Bus Cycles (Single Address Mode) | 272 | | | 7.5.12 | Write Data Buffer Function | 278 | | | 7.5.13 | DMAC Multi-Channel Operation | 279 | | | 7.5.14 | Relation between External Bus Requests, Refresh Cycles, the DTC, | | | | | and the DMAC | 280 | | | 7.5.15 | NMI Interrupts and DMAC | 281 | | | | Forced Termination of DMAC Operation | | | | | Clearing Full Address Mode | | | 7.6 | | pts | | | 7.7 | Usage | Notes | 285 | | 8.1 | | Data Transfer Controller (DTC)ew | | | | 8.1.1 | Features | 291 | | | 8.1.2 | Block Diagram | 292 | | | 8.1.3 | Register Configuration | 293 | | 8.2 | Registe | er Descriptions | 294 | | | 8.2.1 | DTC Mode Register A (MRA) | 294 | | | 8.2.2 | DTC Mode Register B (MRB) | 296 | | | 8.2.3 | DTC Source Address Register (SAR) | 297 | | | 8.2.4 | DTC Destination Address Register (DAR) | 297 | | | 8.2.5 | DTC Transfer Count Register A (CRA) | 298 | | | 8.2.6 | DTC Transfer Count Register B (CRB) | 298 | | | 8.2.7 | DTC Enable Registers (DTCER) | 299 | | | 8.2.8 | DTC Vector Register (DTVECR) | 300 | | | 8.2.9 | Module Stop Control Register (MSTPCR) | 301 | | 8.3 | Operat | ion | 302 | | | 8.3.1 | Overview | 302 | | | 8.3.2 | Activation Sources | 304 | | | 8.3.3 | DTC Vector Table | | | | 8.3.4 | Location of Register Information in Address Space | 308 | | | 8.3.5 | Normal Mode | 309 | |-----|---------|--------------------------------|-----| | | 8.3.6 | Repeat Mode | | | | 8.3.7 | Block Transfer Mode | | | | 8.3.8 | Chain Transfer | | | | 8.3.9 | Operation Timing | | | | 8.3.10 | Number of DTC Execution States | | | | | Procedures for Using DTC | | | | | Examples of Use of the DTC | | | 8.4 | | pts | | | 8.5 | | Notes | | | Sec | tion 9 | I/O Ports | 323 | | 9.1 | Overvi | ew | 323 | | 9.2 | Port 1. | | 329 | | | 9.2.1 | Overview | 329 | | | 9.2.2 | Register Configuration | | | | 9.2.3 | Pin Functions | 332 | | 9.3 | Port 2. | | | | | 9.3.1 | Overview | | | | 9.3.2 | Register Configuration | | | | 9.3.3 | Pin Functions | | | 9.4 | Port 3. | | 351 | | | 9.4.1 | Overview | 351 | | | 9.4.2 | Register Configuration | 351 | | | 9.4.3 | Pin Functions | | | 9.5 | Port 4. | | 356 | | | 9.5.1 | Overview | 356 | | | 9.5.2 | Register Configuration | | | | 9.5.3 | Pin Functions | | | 9.6 | Port 5. | | 358 | | | 9.6.1 | Overview | 358 | | | 9.6.2 | Register Configuration | | | | 9.6.3 | Pin Functions | | | 9.7 | Port 6. | | 362 | | | | Overview | | | | 9.7.2 | Register Configuration | | | | 9.7.3 | Pin Functions | | | 9.8 | Port A | | a | | | 9.8.1 | Overview | 367 | | | 9.8.2 | Register Configuration | | | | 983 | Pin Functions | 371 | | | 9.8.4 | MOS Input Pull-Up Function [H8S/2351 Only] | 374 | |------|---------|--------------------------------------------|-----| | 9.9 | Port B | | 375 | | | 9.9.1 | Overview | 375 | | | 9.9.2 | Register Configuration [H8S/2351 Only] | 376 | | | 9.9.3 | Pin Functions | 378 | | | 9.9.4 | MOS Input Pull-Up Function [H8S/2351 Only] | 380 | | 9.10 | Port C | | 381 | | | 9.10.1 | Overview | 381 | | | 9.10.2 | Register Configuration [H8S/2351 Only] | 382 | | | 9.10.3 | Pin Functions | 384 | | | 9.10.4 | MOS Input Pull-Up Function [H8S/2351 Only] | 386 | | 9.11 | Port D | | 387 | | | 9.11.1 | Overview | 387 | | | 9.11.2 | Register Configuration [H8S/2351 Only] | 388 | | | 9.11.3 | | | | | 9.11.4 | MOS Input Pull-Up Function [H8S/2351 Only] | 392 | | 9.12 | Port E | | 393 | | | 9.12.1 | Overview | 393 | | | 9.12.2 | Register Configuration | 394 | | | | Pin Functions | | | | | MOS Input Pull-Up Function [H8S/2351 Only] | | | 9.13 | Port F. | | 399 | | | 9.13.1 | Overview | 399 | | | 9.13.2 | Register Configuration | 400 | | | | Pin Functions | | | 9.14 | Port G | | 405 | | | 9.14.1 | Overview | 405 | | | 9.14.2 | Register Configuration | 406 | | | 9.14.3 | Pin Functions | 409 | | Sect | ion 10 | 16-Bit Timer Pulse Unit (TPU) | 411 | | 10.1 | Overvi | ew | 411 | | | 10.1.1 | Features | 411 | | | 10.1.2 | Block Diagram | 415 | | | 10.1.3 | Pin Configuration | 416 | | | 10.1.4 | Register Configuration | 418 | | 10.2 | Registe | er Descriptions | 420 | | | 10.2.1 | Timer Control Register (TCR) | | | | 10.2.2 | Timer Mode Register (TMDR) | | | | 10.2.3 | $\varepsilon$ ( ) | | | | 10.2.4 | Timer Interrupt Enable Register (TIER) | 440 | | | | | | | | 10.2.5 | Timer Status Register (TSR) | 443 | |------|---------|---------------------------------------------------|-----| | | | Timer Counter (TCNT) | | | | | Timer General Register (TGR) | | | | | Timer Start Register (TSTR) | | | | | Timer Synchro Register (TSYR) | | | | | ) Module Stop Control Register (MSTPCR) | | | 10.3 | | ce to Bus Master | | | | 10.3.1 | 16-Bit Registers | 452 | | | | 8-Bit Registers | | | 10.4 | Operat | ion | 454 | | | 10.4.1 | Overview | 454 | | | 10.4.2 | Basic Functions | 455 | | | 10.4.3 | Synchronous Operation | 461 | | | 10.4.4 | Buffer Operation | 464 | | | 10.4.5 | Cascaded Operation | 468 | | | 10.4.6 | PWM Modes | 470 | | | 10.4.7 | Phase Counting Mode | 475 | | 10.5 | Interru | pts | 482 | | | 10.5.1 | Interrupt Sources and Priorities | 482 | | | 10.5.2 | DTC/DMAC Activation | 484 | | | 10.5.3 | A/D Converter Activation | 485 | | 10.6 | Operat | ion Timing | 486 | | | _ | Input/Output Timing | | | | 10.6.2 | Interrupt Signal Timing | 490 | | 10.7 | Usage | Notes | 494 | | Sect | ion 11 | Programmable Pulse Generator (PPG) | 505 | | 11.1 | | ew | | | | | Features | | | | | Block Diagram | | | | 11.1.3 | Pin Configuration | 507 | | | 11.1.4 | Registers | 508 | | 11.2 | Registe | er Descriptions | 509 | | | 11.2.1 | Next Data Enable Registers H and L (NDERH, NDERL) | 509 | | | 11.2.2 | Output Data Registers H and L (PODRH, PODRL) | 510 | | | 11.2.3 | Next Data Registers H and L (NDRH, NDRL) | 511 | | | 11.2.4 | Notes on NDR Access | 511 | | | 11.2.5 | PPG Output Control Register (PCR) | 514 | | | 11.2.6 | PPG Output Mode Register (PMR) | 515 | | | | Port 1 Data Direction Register (P1DDR) | | | | 11.2.8 | Port 2 Data Direction Register (P2DDR). | 518 | | | 11.2.9 | Module Stop Control Register (MSTPCR) | 519 | |-------|--------|---------------------------------------------------------------|-----| | 11.3 | Operat | ion | 520 | | | 11.3.1 | Overview | 520 | | | 11.3.2 | Output Timing | 521 | | | | Normal Pulse Output | | | | 11.3.4 | Non-Overlapping Pulse Output | 524 | | | | Inverted Pulse Output | | | | 11.3.6 | Pulse Output Triggered by Input Capture | 528 | | 11.4 | Usage | Notes | 529 | | Secti | ion 12 | Watchdog Timer (WDT) | 531 | | 12.1 | | ew | | | 12.1 | | Features | | | | | Block Diagram | | | | | Pin Configuration | | | | | Register Configuration | | | 12.2 | | er Descriptions | | | 12.2 | | Timer Counter (TCNT) | | | | | Timer Control/Status Register (TCSR) | | | | | Reset Control/Status Register (RSTCSR) | | | | | Notes on Register Access | | | 12.3 | | ion | | | 12.5 | - | Watchdog Timer Operation | | | | | Interval Timer Operation | | | | | Timing of Setting Overflow Flag (OVF) | | | | | Timing of Setting of Watchdog Timer Overflow Flag (WOVF) | | | 12.4 | | pts | | | 12.5 | | Notes | | | | _ | Contention between Timer Counter (TCNT) Write and Increment | | | | | Changing Value of CKS2 to CKS0 | | | | | Switching between Watchdog Timer Mode and Interval Timer Mode | | | | | System Reset by WDTOVF Signal | | | | 12.5.5 | Internal Reset in Watchdog Timer Mode | 544 | | Secti | ion 13 | Serial Communication Interface (SCI) | 545 | | 13.1 | | ew | | | 15.1 | | Features | | | | | Block Diagram | | | | | Pin Configuration | | | | | Register Configuration | | | 13.2 | | er Descriptions | | | | | T | | | | 13.2.1 | Receive Shift Register (RSR) | 550 | |-------|---------|---------------------------------------|-----| | | | Receive Data Register (RDR) | | | | 13.2.3 | Transmit Shift Register (TSR) | 551 | | | | Transmit Data Register (TDR) | | | | 13.2.5 | Serial Mode Register (SMR) | 552 | | | | Serial Control Register (SCR) | | | | 13.2.7 | Serial Status Register (SSR). | 559 | | | 13.2.8 | Bit Rate Register (BRR) | 563 | | | 13.2.9 | Smart Card Mode Register (SCMR) | 572 | | | 13.2.10 | Module Stop Control Register (MSTPCR) | 573 | | 13.3 | Operat | on | 574 | | | 13.3.1 | Overview | 574 | | | 13.3.2 | Operation in Asynchronous Mode | 576 | | | 13.3.3 | Multiprocessor Communication Function | 587 | | | | Operation in Clocked Synchronous Mode | | | 13.4 | | errupts | | | 13.5 | | Notes | | | Secti | ion 14 | Smart Card Interface | 611 | | 14.1 | | ew | | | | | Features | | | | | Block Diagram | | | | | Pin Configuration | | | | | Register Configuration | | | 14.2 | | r Descriptions | | | - ··- | 14.2.1 | | | | | | Serial Status Register (SSR) | | | | | Serial Mode Register (SMR) | | | | | Serial Control Register (SCR) | | | 14.3 | | ion | | | | • | Overview | | | | | Pin Connections | | | | | Data Format | | | | | Register Settings | | | | | Clock | | | | | Data Transfer Operations | | | | | Operation in GSM Mode | | | 14.4 | | Notes | | | Saat | ion 15 | A/D Convertor | (11 | | 15 1 | Over | A/D Converter | 041 | | | 15.1.1 | Features | 641 | |-------|----------|--------------------------------------------|-----| | | 15.1.2 | Block Diagram | 642 | | | 15.1.3 | Pin Configuration | 643 | | | 15.1.4 | Register Configuration | 645 | | 15.2 | Registe | r Descriptions | 645 | | | 15.2.1 | A/D Data Registers A to D (ADDRA to ADDRD) | 645 | | | 15.2.2 | A/D Control/Status Register (ADCSR) | 646 | | | 15.2.3 | A/D Control Register (ADCR) | 648 | | | 15.2.4 | Module Stop Control Register (MSTPCR) | 649 | | 15.3 | Interfac | ee to Bus Master | 650 | | 15.4 | Operati | on | 651 | | | 15.4.1 | Single Mode (SCAN = 0) | 651 | | | 15.4.2 | Scan Mode (SCAN = 1) | 653 | | | 15.4.3 | Input Sampling and A/D Conversion Time | 655 | | | 15.4.4 | External Trigger Input Timing | 656 | | 15.5 | Interrup | ots | 657 | | 15.6 | Usage 1 | Notes | 657 | | | | | | | Secti | | D/A Converter | | | 16.1 | Overvi | 2W | 663 | | | 16.1.1 | Features | 663 | | | 16.1.2 | Block Diagram | 664 | | | 16.1.3 | Pin Configuration | 665 | | | 16.1.4 | Register Configuration | 665 | | 16.2 | Registe | r Descriptions | 666 | | | 16.2.1 | D/A Data Registers 0 and 1 (DADR0, DADR1) | 666 | | | 16.2.2 | D/A Control Register (DACR) | 666 | | | 16.2.3 | Module Stop Control Register (MSTPCR) | 668 | | 16.3 | Operati | on | 669 | | ~ | | D.116 | | | | | RAM | | | 17.1 | | ew | | | | | Block Diagram | | | | | Register Configuration | | | 17.2 | - | r Descriptions | | | | | System Control Register (SYSCR) | | | 17.3 | - | on | | | 17.4 | Usage 1 | Note | 673 | | Saati | on 10 | DOM (U8S/2251 Only) | 675 | | | | ROM (H8S/2351 Only) | | | 18.1 | Overvi | 2W | 0/3 | | | 18.1.1 | Block Diagram | . 675 | |------|----------------|-------------------------------------------|--------| | 18.2 | | ion | | | | - | | | | Sect | ion 19 | Clock Pulse Generator | . 677 | | 19.1 | Overvi | ew | . 677 | | | 19.1.1 | Block Diagram | . 677 | | | 19.1.2 | Register Configuration | . 678 | | 19.2 | Registe | er Descriptions | . 678 | | | 19.2.1 | System Clock Control Register (SCKCR) | . 678 | | 19.3 | Oscilla | tor | . 679 | | | 19.3.1 | Connecting a Crystal Resonator | . 679 | | | 19.3.2 | External Clock Input | . 681 | | 19.4 | Duty A | djustment Circuit | . 683 | | 19.5 | Mediu | m-Speed Clock Divider | . 683 | | 19.6 | | aster Clock Selection Circuit | | | Q4 | : 20 | D | 60.5 | | | | Power-Down Modes | | | 20.1 | | ew | | | 20.2 | | Register Configuration | | | 20.2 | _ | er Descriptions | | | | | Standby Control Register (SBYCR) | | | | | System Clock Control Register (SCKCR) | | | | | Module Stop Control Register (MSTPCR) | | | 20.3 | | m-Speed Mode | | | 20.4 | - | Mode | | | 20.5 | | e Stop Mode | | | | | Module Stop Mode | | | | | Usage Notes | | | 20.6 | Softwa | re Standby Mode | | | | 20.6.1 | | | | | 20.6.2 | | | | | 20.6.3 | e , | | | | | Software Standby Mode Application Example | | | | | Usage Notes | | | 20.7 | Hardw | are Standby Mode | . 698 | | | | Hardware Standby Mode | | | | 20.7.2 | Hardware Standby Mode Timing | . 699 | | 20.8 | φ Cloc | k Output Disabling Function | . 700 | | Sect | ion 21 | Electrical Characteristics | 701 | | | | tte Maximum Ratings | | | 41.1 | $\Delta OSOIU$ | ш тиалинин Канидо | . / 01 | | 21.2 | DC Characteristics | 702 | |------|------------------------------------------------------|-----| | 21.3 | AC Characteristics | 707 | | | 21.3.1 Clock Timing | 708 | | | 21.3.2 Control Signal Timing. | 710 | | | 21.3.3 Bus Timing. | 712 | | | 21.3.4 DMAC Timing | 722 | | | 21.3.5 Timing of On-Chip Supporting Modules | 726 | | 21.4 | A/D Conversion Characteristics | 731 | | 21.5 | D/A Conversion Characteristics | 732 | | 21.6 | Usage Note | 732 | | App | endix A Instruction Set | 733 | | A.1 | Instruction List | 733 | | A.2 | Instruction Codes | 757 | | A.3 | Operation Code Map | 772 | | A.4 | Number of States Required for Instruction Execution. | 776 | | A.5 | Bus States during Instruction Execution | 787 | | A.6 | Condition Code Modification. | 801 | | App | endix B Internal I/O Register | 807 | | B.1 | Addresses | 807 | | B.2 | Functions | 815 | | App | endix C I/O Port Block Diagrams | 934 | | C.1 | Port 1 Block Diagram | 934 | | C.2 | Port 2 Block Diagram | 937 | | C.3 | Port 3 Block Diagram | 938 | | C.4 | Port 4 Block Diagram | 941 | | C.5 | Port 5 Block Diagram | 942 | | C.6 | Port 6 Block Diagram | 944 | | C.7 | Port A Block Diagram | 950 | | C.8 | Port B Block Diagram | 956 | | C.9 | Port C Block Diagram | 958 | | C.10 | Port D Block Diagram | 960 | | C.11 | Port E Block Diagram | 962 | | C.12 | Port F Block Diagram | | | C.13 | Port G Block Diagram | 972 | | App | endix D Pin States | 976 | | D.1 | Port States in Each Mode [H8S/2351] | 976 | | D.2 | Port States in Each Mode [H8S/2350] | 980 | | | | | | Appendix E | Pin States at Power-On | 983 | |-------------|-----------------------------------------------------------------|-----| | E.1 When Pi | ns Settle from an Indeterminate State at Power-On | 983 | | E.2 When Pi | ns Settle from the High-Impedance State at Power-On | 984 | | Appendix F | Timing of Transition to and Recovery from Hardware Standby Mode | 985 | | Appendix G | Product Code Lineup | 986 | | Appendix H | Package Dimensions | 987 | # Section 1 Overview #### 1.1 Overview The H8S/2350 Group is a series of microcomputers (MCUs: microcomputer units), built around the H8S/2000 CPU, employing Renesas Technology proprietary architecture, and equipped with peripheral functions on-chip. The H8S/2000 CPU has an internal 32-bit architecture, is provided with sixteen 16-bit general registers and a concise, optimized instruction set designed for high-speed operation, and can address a 16-Mbyte linear address space. The instruction set is upward-compatible with H8/300 and H8/300H CPU instructions at the object-code level, facilitating migration from the H8/300, H8/300L, or H8/300H Series. On-chip peripheral functions required for system configuration include DMA controller (DMAC) and data transfer controller (DTC) bus masters, ROM (H8S/2351 only) and RAM, a 16-bit timerpulse unit (TPU), programmable pulse generator (PPG), watchdog timer (WDT), serial communication interface (SCI), A/D converter, D/A converter, and I/O ports. The H8S/2351 has on-chip mask ROM. The H8S/2351 supports seven operating modes (modes 1 to 7), while the H8S/2350 supports three operating modes (modes 1, 4, and 5). There is a choice of address space and single-chip mode or expansion mode. The features of the H8S/2350 Group are shown in table 1.1. ## Table 1.1 Overview | Item | Specification | | | | | | | | |----------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | CPU | General-register machine | | | | | | | | | | <ul> <li>Sixteen 16-bit general registers (also usable as sixteen 8-bit registers<br/>or eight 32-bit registers)</li> </ul> | | | | | | | | | | High-speed operation suitable for realtime control | | | | | | | | | | Maximum clock rate: 20 MHz | | | | | | | | | | <ul> <li>High-speed arithmetic operations</li> </ul> | | | | | | | | | | 8/16/32-bit register-register add/subtract : 50 ns | | | | | | | | | | $16 \times 16$ -bit register-register multiply : 1000 ns | | | | | | | | | | 32 ÷ 16-bit register-register divide : 1000 ns | | | | | | | | | | <ul> <li>Instruction set suitable for high-speed operation</li> </ul> | | | | | | | | | | <ul> <li>— Sixty-five basic instructions</li> </ul> | | | | | | | | | | <ul> <li>8/16/32-bit move/arithmetic and logic instructions</li> </ul> | | | | | | | | | | <ul> <li>Unsigned/signed multiply and divide instructions</li> </ul> | | | | | | | | | | <ul> <li>— Powerful bit-manipulation instructions</li> </ul> | | | | | | | | | | Two CPU operating modes | | | | | | | | | | — Normal mode : 64-kbyte address space | | | | | | | | | | <ul> <li>Advanced mode : 16-Mbyte address space</li> </ul> | | | | | | | | | Bus controller | <ul> <li>Address space divided into 8 areas, with bus specifications settable<br/>independently for each area</li> </ul> | | | | | | | | | | Chip select output possible for each area | | | | | | | | | | <ul> <li>Choice of 8-bit or 16-bit access space for each area</li> </ul> | | | | | | | | | | 2-state or 3-state access space can be designated for each area | | | | | | | | | | Number of program wait states can be set for each area | | | | | | | | | | Burst ROM directly connectable | | | | | | | | | | <ul> <li>Maximum 8-Mbyte DRAM directly connectable (or use of interval timer<br/>possible)</li> </ul> | | | | | | | | | | External bus release function | | | | | | | | | Item | Specification | |------------------------------------|-------------------------------------------------------------------------------------------------------------| | DMA controller | Choice of short address mode or full address mode | | (DMAC) | 4 channels in short address mode | | | 2 channels in full address mode | | | Transfer possible in repeat mode, block transfer mode, etc. | | | Single address mode transfer possible | | | Can be activated by internal interrupt | | Data transfer | Can be activated by internal interrupt or software | | controller (DTC) | <ul> <li>Multiple transfers or multiple types of transfer possible for one activation<br/>source</li> </ul> | | | Transfer possible in repeat mode, block transfer mode, etc. | | | Request can be sent to CPU for interrupt that activated DTC | | 16-bit timer-pulse | 6-channel 16-bit timer on-chip | | unit (TPU) | <ul> <li>Pulse I/O processing capability for up to 16 pins'</li> </ul> | | | Automatic 2-phase encoder count capability | | Programmable | Maximum 16-bit pulse output possible with TPU as time base | | pulse generator<br>(PPG) | Output trigger selectable in 4-bit groups | | (1.1.0) | Non-overlap margin can be set | | | Direct output or inverse output setting possible | | Watchdog timer | Watchdog timer or interval timer selectable | | Serial communica- | Asynchronous mode or synchronous mode selectable | | tion interface (SCI)<br>2 channels | Multiprocessor communication function | | | Smart card interface function | | A/D converter | Resolution: 10 bits | | | Input: 8 channels | | | <ul> <li>High-speed conversion: 6.7 μs minimum conversion time</li> </ul> | | | (at 20-MHz operation) | | | Single or scan mode selectable | | | Sample and hold circuit | | | A/D conversion can be activated by external trigger or timer trigger | | D/A converter | Resolution: 8 bits | | | Output: 2 channels | | Item | Specification | | | | | | | | | | |----------------------|--------------------------------|-------------------|-------------------------------------|----------------|------------------|------------------|--|--|--|--| | I/O ports | 87 I/O pins, 8 input-only pins | | | | | | | | | | | Memory | • Mas | sk ROM | | | | | | | | | | | High-speed static RAM | | | | | | | | | | | | Produc | t Name | ROM | RA | М | | | | | | | | H8S/23 | 50 | _ | 2 k | bytes | | | | | | | | H8S/23 | 51 | 64 kbytes | 2 k | bytes | | | | | | | Interrupt controller | • Nin | e external in | terrupt pins (NMI, IRQ0 | to IRQ7) | | | | | | | | | • 42 i | internal inter | rupt sources | | | | | | | | | | • Eig | ht priority lev | vels settable | | | | | | | | | Power-down state | • Med | dium-speed | mode | | | | | | | | | | Sleep mode | | | | | | | | | | | | Module stop mode | | | | | | | | | | | | Software standby mode | | | | | | | | | | | | • Har | dware stand | lby mode | | | | | | | | | Operating modes | Seven MCU operating modes | | | | | | | | | | | | | CPU | | | External | Data Bus | | | | | | | Mode | Operating<br>Mode | Description | On-Chip<br>ROM | Initial<br>Value | Maximum<br>Value | | | | | | | 1 | Normal | On-chip ROM disabled expansion mode | Disabled | 8 bits | 16 bits | | | | | | | 2* | | On-chip ROM enabled expansion mode | Enabled | 8 bits | 16 bits | | | | | | | 3* | <del>_</del> | Single-chip mode | Enabled | _ | _ | | | | | | | 4 | Advanced | On-chip ROM disabled expansion mode | Disabled | 16 bits | 16 bits | | | | | | | 5 | _ | On-chip ROM disabled expansion mode | Disabled | 8 bits | 16 bits | | | | | | | 6* | _ | On-chip ROM enabled expansion mode | Enabled | 8 bits | 16 bits | | | | | | | 7* | | Single-chip mode | Enabled | _ | _ | | | | | | Item | Specification | | | | | | | |-----------------------|------------------|----------------------------------|----------|-------------------|--|--|--| | Clock pulse generator | Built-in duty co | Built-in duty correction circuit | | | | | | | Packages | 120-pin plastic | TQFP (TFP-120) | | | | | | | | 128-pin plastic | | | | | | | | Product lineup | Мо | ROM/RAM | | | | | | | | ROMIess Version | Mask ROM Version | (Bytes) | Packages | | | | | | _ | HD6432351 | 64 k/2 k | TFP-120<br>FP-128 | | | | | | HD6412350 | _ | —/2 k | TFP-120<br>FP-128 | | | | # 1.2 Block Diagram Figure 1.1 shows an internal block diagram of the H8S/2350 Group. Figure 1.1 Block Diagram # 1.3 Pin Description #### 1.3.1 Pin Arrangement Figures 1.2 and 1.3 show the pin arrangement of the H8S/2350 Group. Figure 1.2 Pin Arrangement (TFP-120: Top View) Figure 1.3 Pin Arrangement (FP-128: Top View) # 1.3.2 Pin Functions in Each Operating Mode Table 1.2 shows the pin functions of the H8S/2350 Group in each of the operating modes. **Table 1.2** Pin Functions in Each Operating Mode | Pin No. | | Pin Name | | | | | | | | | |---------|--------|-----------------------|----------------------------------|-----------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|-----------------------|--|--| | TFP-120 | FP-128 | Mode 1 | Mode 2* | Mode 3* | Mode 4 | Mode 5 | Mode 6* | Mode 7* | | | | 1 | 5 | V <sub>CC</sub> | | | 2 | 6 | A <sub>0</sub> | PC <sub>0</sub> /A <sub>0</sub> | PC <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | PC <sub>0</sub> /A <sub>0</sub> | PC <sub>0</sub> | | | | 3 | 7 | A <sub>1</sub> | PC <sub>1</sub> /A <sub>1</sub> | PC <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | PC <sub>1</sub> /A <sub>1</sub> | PC <sub>1</sub> | | | | 4 | 8 | A <sub>2</sub> | PC <sub>2</sub> /A <sub>2</sub> | PC <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | PC <sub>2</sub> /A <sub>2</sub> | PC <sub>2</sub> | | | | 5 | 9 | $A_3$ | PC <sub>3</sub> /A <sub>3</sub> | PC <sub>3</sub> | A <sub>3</sub> | $A_3$ | PC <sub>3</sub> /A <sub>3</sub> | PC <sub>3</sub> | | | | 6 | 10 | V <sub>SS</sub> | | | 7 | 11 | A <sub>4</sub> | PC <sub>4</sub> /A <sub>4</sub> | PC <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | PC <sub>4</sub> /A <sub>4</sub> | PC <sub>4</sub> | | | | 8 | 12 | A <sub>5</sub> | PC <sub>5</sub> /A <sub>5</sub> | PC <sub>5</sub> | A <sub>5</sub> | <b>A</b> <sub>5</sub> | PC <sub>5</sub> /A <sub>5</sub> | PC <sub>5</sub> | | | | 9 | 13 | A <sub>6</sub> | PC <sub>6</sub> /A <sub>6</sub> | PC <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | PC <sub>6</sub> /A <sub>6</sub> | PC <sub>6</sub> | | | | 10 | 14 | A <sub>7</sub> | PC <sub>7</sub> /A <sub>7</sub> | PC <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | PC <sub>7</sub> /A <sub>7</sub> | PC <sub>7</sub> | | | | 11 | 15 | A <sub>8</sub> | PB <sub>0</sub> /A <sub>8</sub> | PB <sub>0</sub> | A <sub>8</sub> | A <sub>8</sub> | PB <sub>0</sub> /A <sub>8</sub> | PB <sub>0</sub> | | | | 12 | 16 | A <sub>9</sub> | PB <sub>1</sub> /A <sub>9</sub> | PB <sub>1</sub> | A <sub>9</sub> | A <sub>9</sub> | PB <sub>1</sub> /A <sub>9</sub> | PB <sub>1</sub> | | | | 13 | 17 | A <sub>10</sub> | PB <sub>2</sub> /A <sub>10</sub> | PB <sub>2</sub> | A <sub>10</sub> | A <sub>10</sub> | PB <sub>2</sub> /A <sub>10</sub> | PB <sub>2</sub> | | | | 14 | 18 | A <sub>11</sub> | PB <sub>3</sub> /A <sub>11</sub> | PB <sub>3</sub> | A <sub>11</sub> | A <sub>11</sub> | PB <sub>3</sub> /A <sub>11</sub> | PB <sub>3</sub> | | | | 15 | 19 | V <sub>SS</sub> | | | 16 | 20 | A <sub>12</sub> | PB <sub>4</sub> /A <sub>12</sub> | PB <sub>4</sub> | A <sub>12</sub> | A <sub>12</sub> | PB <sub>4</sub> /A <sub>12</sub> | PB <sub>4</sub> | | | | 17 | 21 | A <sub>13</sub> | PB <sub>5</sub> /A <sub>13</sub> | PB <sub>5</sub> | A <sub>13</sub> | A <sub>13</sub> | PB <sub>5</sub> /A <sub>13</sub> | PB <sub>5</sub> | | | | 18 | 22 | A <sub>14</sub> | PB <sub>6</sub> /A <sub>14</sub> | PB <sub>6</sub> | A <sub>14</sub> | A <sub>14</sub> | PB <sub>6</sub> /A <sub>14</sub> | PB <sub>6</sub> | | | | 19 | 23 | A <sub>15</sub> | PB <sub>7</sub> /A <sub>15</sub> | PB <sub>7</sub> | A <sub>15</sub> | A <sub>15</sub> | PB <sub>7</sub> /A <sub>15</sub> | PB <sub>7</sub> | | | | 20 | 24 | PA <sub>0</sub> | PA <sub>0</sub> | PA <sub>0</sub> | A <sub>16</sub> | A <sub>16</sub> | PA <sub>0</sub> /A <sub>16</sub> | PA <sub>0</sub> | | | | 21 | 25 | PA <sub>1</sub> | PA <sub>1</sub> | PA <sub>1</sub> | A <sub>17</sub> | A <sub>17</sub> | PA <sub>1</sub> /A <sub>17</sub> | PA <sub>1</sub> | | | | 22 | 26 | PA <sub>2</sub> | PA <sub>2</sub> | PA <sub>2</sub> | A <sub>18</sub> | A <sub>18</sub> | PA <sub>2</sub> /A <sub>18</sub> | PA <sub>2</sub> | | | | 23 | 27 | PA <sub>3</sub> | PA <sub>3</sub> | PA <sub>3</sub> | A <sub>19</sub> | A <sub>19</sub> | PA <sub>3</sub> /A <sub>19</sub> | PA <sub>3</sub> | | | | 24 | 28 | Vss | Vss | Vss | V <sub>SS</sub> | Vss | V <sub>SS</sub> | V <sub>SS</sub> | | | | 25 | 29 | PA <sub>4</sub> /IRQ4 | PA <sub>4</sub> /IRQ4 | PA <sub>4</sub> /IRQ4 | A <sub>20</sub> | A <sub>20</sub> | PA <sub>4</sub> /A <sub>20</sub> /<br>IRQ4 | PA <sub>4</sub> /IRQ4 | | | | 26 | 30 | PA <sub>5</sub> /IRQ5 | PA <sub>5</sub> /IRQ5 | PA <sub>5</sub> /IRQ5 | PA <sub>5</sub> /A <sub>21</sub> /<br>IRQ5 | PA <sub>5</sub> /A <sub>21</sub> /<br>IRQ5 | PA <sub>5</sub> /A <sub>21</sub> /<br>IRQ5 | PA <sub>5</sub> /IRQ5 | | | | Pin | No. | Pin Name | | | | | | | | | | |---------|--------|---------------------------------|---------------------------------|-----------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|-----------------------|--|--|--| | TFP-120 | FP-128 | Mode 1 | Mode 2* | Mode 3* | Mode 4 | Mode 5 | Mode 6* | Mode 7* | | | | | 27 | 31 | PA <sub>6</sub> /IRQ6 | PA <sub>6</sub> /IRQ6 | PA <sub>6</sub> /IRQ6 | PA <sub>6</sub> /A <sub>22</sub> /<br>IRQ6 | PA <sub>6</sub> /A <sub>22</sub> /<br>IRQ6 | PA <sub>6</sub> /A <sub>22</sub> /<br>IRQ6 | PA <sub>6</sub> /IRQ6 | | | | | 28 | 32 | PA <sub>7</sub> /IRQ7 | PA <sub>7</sub> /IRQ7 | PA <sub>7</sub> /IRQ7 | PA <sub>7</sub> /A <sub>23</sub> /<br>IRQ7 | PA <sub>7</sub> /A <sub>23</sub> /<br>IRQ7 | PA <sub>7</sub> /A <sub>23</sub> /<br>IRQ7 | PA <sub>7</sub> /IRQ7 | | | | | 29 | 33 | P6 <sub>7</sub> /IRQ3 | P6 <sub>7</sub> /IRQ3 | P6 <sub>7</sub> /IRQ3 | P6 <sub>7</sub> /IRQ3/<br>CS7 | P6 <sub>7</sub> /IRQ3/<br>CS7 | P6 <sub>7</sub> /IRQ3/<br>CS7 | P67/IRQ3 | | | | | 30 | 34 | P6 <sub>6</sub> /IRQ2 | P6 <sub>6</sub> /IRQ2 | P6 <sub>6</sub> /IRQ2 | P6 <sub>6</sub> /IRQ2/<br>CS6 | P6 <sub>6</sub> /IRQ2/<br>CS6 | P6 <sub>6</sub> /IRQ2/<br>CS6 | P6 <sub>6</sub> /IRQ2 | | | | | _ | 35 | $V_{SS}$ | | | | _ | 36 | Vss | Vss | Vss | Vss | Vss | Vss | V <sub>SS</sub> | | | | | 31 | 37 | P6 <sub>5</sub> /IRQ1 | | | | 32 | 38 | P6 <sub>4</sub> /IRQ0 | | | | 33 | 39 | Vcc | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | Vcc | | | | | 34 | 40 | PE <sub>0</sub> /D <sub>0</sub> | PE <sub>0</sub> /D <sub>0</sub> | PE <sub>0</sub> | PE <sub>0</sub> /D <sub>0</sub> | PE <sub>0</sub> /D <sub>0</sub> | PE <sub>0</sub> /D <sub>0</sub> | PE <sub>0</sub> | | | | | 35 | 41 | PE <sub>1</sub> /D <sub>1</sub> | PE <sub>1</sub> /D <sub>1</sub> | PE <sub>1</sub> | PE <sub>1</sub> /D <sub>1</sub> | PE <sub>1</sub> /D <sub>1</sub> | PE <sub>1</sub> /D <sub>1</sub> | PE <sub>1</sub> | | | | | 36 | 42 | PE <sub>2</sub> /D <sub>2</sub> | PE <sub>2</sub> /D <sub>2</sub> | PE <sub>2</sub> | PE <sub>2</sub> /D <sub>2</sub> | PE <sub>2</sub> /D <sub>2</sub> | PE <sub>2</sub> /D <sub>2</sub> | PE <sub>2</sub> | | | | | 37 | 43 | PE <sub>3</sub> /D <sub>3</sub> | PE <sub>3</sub> /D <sub>3</sub> | PE <sub>3</sub> | PE <sub>3</sub> /D <sub>3</sub> | PE <sub>3</sub> /D <sub>3</sub> | PE <sub>3</sub> /D <sub>3</sub> | PE <sub>3</sub> | | | | | 38 | 44 | V <sub>SS</sub> | | | | 39 | 45 | PE <sub>4</sub> /D <sub>4</sub> | PE <sub>4</sub> /D <sub>4</sub> | PE <sub>4</sub> | PE <sub>4</sub> /D <sub>4</sub> | PE <sub>4</sub> /D <sub>4</sub> | PE <sub>4</sub> /D <sub>4</sub> | PE <sub>4</sub> | | | | | 40 | 46 | PE <sub>5</sub> /D <sub>5</sub> | PE <sub>5</sub> /D <sub>5</sub> | PE₅ | PE <sub>5</sub> /D <sub>5</sub> | PE <sub>5</sub> /D <sub>5</sub> | PE <sub>5</sub> /D <sub>5</sub> | PE <sub>5</sub> | | | | | 41 | 47 | PE <sub>6</sub> /D <sub>6</sub> | PE <sub>6</sub> /D <sub>6</sub> | PE <sub>6</sub> | PE <sub>6</sub> /D <sub>6</sub> | PE <sub>6</sub> /D <sub>6</sub> | PE <sub>6</sub> /D <sub>6</sub> | PE <sub>6</sub> | | | | | 42 | 48 | PE <sub>7</sub> /D <sub>7</sub> | PE <sub>7</sub> /D <sub>7</sub> | PE <sub>7</sub> | PE <sub>7</sub> /D <sub>7</sub> | PE <sub>7</sub> /D <sub>7</sub> | PE <sub>7</sub> /D <sub>7</sub> | PE <sub>7</sub> | | | | | 43 | 49 | D <sub>8</sub> | D <sub>8</sub> | $PD_0$ | D <sub>8</sub> | D <sub>8</sub> | D <sub>8</sub> | PD <sub>0</sub> | | | | | 44 | 50 | D <sub>9</sub> | D <sub>9</sub> | PD <sub>1</sub> | D <sub>9</sub> | D <sub>9</sub> | D <sub>9</sub> | PD <sub>1</sub> | | | | | 45 | 51 | D <sub>10</sub> | D <sub>10</sub> | PD <sub>2</sub> | D <sub>10</sub> | D <sub>10</sub> | D <sub>10</sub> | PD <sub>2</sub> | | | | | 46 | 52 | D <sub>11</sub> | D <sub>11</sub> | PD <sub>3</sub> | D <sub>11</sub> | D <sub>11</sub> | D <sub>11</sub> | PD <sub>3</sub> | | | | | 47 | 53 | V <sub>SS</sub> | | | | 48 | 54 | D <sub>12</sub> | D <sub>12</sub> | PD <sub>4</sub> | D <sub>12</sub> | D <sub>12</sub> | D <sub>12</sub> | PD <sub>4</sub> | | | | | 49 | 55 | D <sub>13</sub> | D <sub>13</sub> | PD <sub>5</sub> | D <sub>13</sub> | D <sub>13</sub> | D <sub>13</sub> | PD <sub>5</sub> | | | | | 50 | 56 | D <sub>14</sub> | D <sub>14</sub> | PD <sub>6</sub> | D <sub>14</sub> | D <sub>14</sub> | D <sub>14</sub> | PD <sub>6</sub> | | | | | 51 | 57 | D <sub>15</sub> | D <sub>15</sub> | PD <sub>7</sub> | D <sub>15</sub> | D <sub>15</sub> | D <sub>15</sub> | PD <sub>7</sub> | | | | | 52 | 58 | V <sub>CC</sub> | | | | 53 | 59 | P3 <sub>0</sub> /TxD0 | | | | 54 | 60 | P3 <sub>1</sub> /TxD1 | P3₁/TxD1 | P3₁/TxD1 | P3 <sub>1</sub> /TxD1 | P3 <sub>1</sub> /TxD1 | P3 <sub>1</sub> /TxD1 | P3 <sub>1</sub> /TxD1 | | | | | Pin | No. | Pin Name | | | | | | | | | | |---------|--------|---------------------------------|---------------------------------|---------------------------------|------------------------------------|------------------------------------|------------------------------------|---------------------------------|--|--|--| | TFP-120 | FP-128 | Mode 1 | Mode 2* | Mode 3* | Mode 4 | Mode 5 | Mode 6* | Mode 7* | | | | | 55 | 61 | P3 <sub>2</sub> /RxD0 | | | | 56 | 62 | P3 <sub>3</sub> /RxD1 | | | | 57 | 63 | P3 <sub>4</sub> /SCK0 | | | | 58 | 64 | P3₅/SCK1 | | | | 59 | 65 | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | | | | | 60 | 66 | P6 <sub>0</sub> /<br>DREQ0 | P6 <sub>0</sub> /<br>DREQ0 | P6 <sub>0</sub> /<br>DREQ0 | P6 <sub>0</sub> /<br>DREQ0/<br>CS4 | P6 <sub>0</sub> /<br>DREQ0/<br>CS4 | P6 <sub>0</sub> /<br>DREQ0/<br>CS4 | P6 <sub>0</sub> /<br>DREQ0 | | | | | _ | 67 | V <sub>SS</sub> | | | | _ | 68 | $V_{SS}$ | | | | 61 | 69 | P6 <sub>1</sub> /<br>TEND0 | P6 <sub>1</sub> /<br>TEND0 | P6 <sub>1</sub> /<br>TEND0 | P6 <sub>1</sub> /<br>TEND0/<br>CS5 | P6 <sub>1</sub> /<br>TEND0/<br>CS5 | P6 <sub>1</sub> /<br>TEND0/<br>CS5 | P6 <sub>1</sub> /<br>TEND0 | | | | | 62 | 70 | P6 <sub>2</sub> /<br>DREQ1 | | | | 63 | 71 | P6 <sub>3</sub> /<br>TEND1 | | | | 64 | 72 | P2 <sub>7</sub> /PO7/<br>TIOCB5 | | | | 65 | 73 | P2 <sub>6</sub> /PO6/<br>TIOCA5 | | | | 66 | 74 | P2 <sub>5</sub> /PO5/<br>TIOCB4 | | | | 67 | 75 | P2 <sub>4</sub> /PO4/<br>TIOCA4 | | | | 68 | 76 | P2 <sub>3</sub> /PO3/<br>TIOCD3 | | | | 69 | 77 | P2 <sub>2</sub> /PO2/<br>TIOCC3 | | | | 70 | 78 | P2 <sub>1</sub> /PO1/<br>TIOCB3 | | | | 71 | 79 | P2 <sub>0</sub> /PO0/<br>TIOCA3 | | | | 72 | 80 | WDTOVF | | | | 73 | 81 | RES | | | | 74 | 82 | NMI | | | | Pin | No. | Pin Name | | | | | | | | | | |---------|--------|---------------------------------|---------------------------------|------------------------------|------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------|--|--|--| | TFP-120 | FP-128 | Mode 1 | Mode 2* | Mode 3* | Mode 4 | Mode 5 | Mode 6* | Mode 7* | | | | | 75 | 83 | STBY | | | | 76 | 84 | V <sub>CC</sub> | | | | 77 | 85 | XTAL | | | | 78 | 86 | EXTAL | | | | 79 | 87 | $V_{SS}$ | $V_{\text{SS}}$ | $V_{\text{SS}}$ | $V_{\text{SS}}$ | $V_{\text{SS}}$ | $V_{\text{SS}}$ | $V_{\text{SS}}$ | | | | | 80 | 88 | PF <sub>7</sub> /φ | | | | 81 | 89 | $V_{CC}$ | $V_{CC}$ | V <sub>CC</sub> | Vcc | V <sub>CC</sub> | V <sub>CC</sub> | $V_{CC}$ | | | | | 82 | 90 | ĀS | ĀS | PF <sub>6</sub> | ĀS | ĀS | ĀS | PF <sub>6</sub> | | | | | 83 | 91 | RD | RD | PF <sub>5</sub> | RD | RD | RD | PF <sub>5</sub> | | | | | 84 | 92 | HWR | HWR | PF <sub>4</sub> | HWR | HWR | HWR | PF <sub>4</sub> | | | | | 85 | 93 | LWR | LWR | PF <sub>3</sub> | LWR | LWR | LWR | PF <sub>3</sub> | | | | | 86 | 94 | PF <sub>2</sub> /WAIT/<br>BREQO | PF <sub>2</sub> /WAIT/<br>BREQO | PF <sub>2</sub> | PF <sub>2</sub> /LCAS/<br>WAIT/<br>BREQO | PF <sub>2</sub> /\overline{LCAS}/\overline{WAIT}/\overline{BREQO} | PF <sub>2</sub> /\overline{LCAS}/\overline{WAIT}/\overline{BREQO} | PF <sub>2</sub> | | | | | 87 | 95 | PF₁/BACK | PF₁/BACK | PF <sub>1</sub> | PF₁/BACK | PF₁/BACK | PF₁/BACK | PF <sub>1</sub> | | | | | 88 | 96 | PF₀/BREQ | PF₀/BREQ | PF <sub>0</sub> | PF₀/BREQ | PF₀/BREQ | PF₀/BREQ | PF <sub>0</sub> | | | | | 89 | 97 | P5 <sub>0</sub> | | | | 90 | 98 | P5 <sub>1</sub> | | | | _ | 99 | V <sub>SS</sub> | | | | _ | 100 | V <sub>SS</sub> | Vss | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | | | | | 91 | 101 | P5 <sub>2</sub> | | | | 92 | 102 | P5 <sub>3</sub> /<br>ADTRG | | | | 93 | 103 | AV <sub>CC</sub> | AV <sub>CC</sub> | $AV_{CC}$ | $AV_{CC}$ | AV <sub>CC</sub> | AV <sub>CC</sub> | AV <sub>CC</sub> | | | | | 94 | 104 | $V_{ref}$ | $V_{ref}$ | $V_{ref}$ | V <sub>ref</sub> | $V_{ref}$ | $V_{ref}$ | $V_{ref}$ | | | | | 95 | 105 | P4 <sub>0</sub> /AN0 | | | | 96 | 106 | P4 <sub>1</sub> /AN1 | | | | 97 | 107 | P4 <sub>2</sub> /AN2 | | | | 98 | 108 | P4 <sub>3</sub> /AN3 | | | | 99 | 109 | P4 <sub>4</sub> /AN4 | | | | 100 | 110 | P4 <sub>5</sub> /AN5 | | | | 101 | 111 | P4 <sub>6</sub> /AN6/<br>DA0 | | | | 102 | 112 | P4 <sub>7</sub> /AN7/<br>DA1 | | | | Pin | No. | Pin Name | | | | | | | | | |---------|--------|--------------------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|--|--| | TFP-120 | FP-128 | Mode 1 | Mode 2* | Mode 3* | Mode 4 | Mode 5 | Mode 6* | Mode 7* | | | | 103 | 113 | $AV_{SS}$ | AV <sub>SS</sub> | AV <sub>SS</sub> | AV <sub>SS</sub> | AV <sub>SS</sub> | AV <sub>SS</sub> | AV <sub>SS</sub> | | | | 104 | 114 | Vss | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | | | | 105 | 115 | P1 <sub>7</sub> /PO15/<br>TIOCB2/<br>TCLKD | | | 106 | 116 | P1 <sub>6</sub> /PO14/<br>TIOCA2 | | | 107 | 117 | P1 <sub>5</sub> /PO13/<br>TIOCB1/<br>TCLKC | P1 <sub>5</sub> /PO13/<br>TIOCB1/<br>TCLKC | P1₅/PO13/<br>TIOCB1/<br>TCLKC | P1₅/PO13/<br>TIOCB1/<br>TCLKC | P1₅/PO13/<br>TIOCB1/<br>TCLKC | P1₅/PO13/<br>TIOCB1/<br>TCLKC | P1 <sub>5</sub> /PO13/<br>TIOCB1/<br>TCLKC | | | | 108 | 118 | P1 <sub>4</sub> /PO12/<br>TIOCA1 | | | 109 | 119 | P1 <sub>3</sub> /PO11/<br>TIOCD0/<br>TCLKB | | | 110 | 120 | P1 <sub>2</sub> /PO10/<br>TIOCC0/<br>TCLKA | | | 111 | 121 | P1 <sub>1</sub> /PO9/<br>TIOCB0/<br>DACK1 | | | 112 | 122 | P1 <sub>0</sub> /PO8/<br>TIOCA0/<br>DACK0 | | | 113 | 123 | $MD_0$ | | | 114 | 124 | $MD_1$ | MD <sub>1</sub> | MD <sub>1</sub> | MD <sub>1</sub> | MD <sub>1</sub> | MD <sub>1</sub> | MD <sub>1</sub> | | | | 115 | 125 | $MD_2$ | | | 116 | 126 | PG <sub>0</sub> | PG <sub>0</sub> | PG <sub>0</sub> | PG <sub>0</sub> /CAS | PG <sub>0</sub> /CAS | PG <sub>0</sub> /CAS | PG <sub>0</sub> | | | | 117 | 127 | PG <sub>1</sub> | PG <sub>1</sub> | PG <sub>1</sub> | PG <sub>1</sub> /CS3 | PG₁/CS3 | PG <sub>1</sub> /CS3 | PG <sub>1</sub> | | | | 118 | 128 | $PG_2$ | PG <sub>2</sub> | $PG_2$ | PG <sub>2</sub> /CS2 | PG <sub>2</sub> /CS2 | PG <sub>2</sub> /CS2 | PG <sub>2</sub> | | | | 119 | 1 | PG <sub>3</sub> | PG <sub>3</sub> | PG <sub>3</sub> | PG <sub>3</sub> /CS1 | PG <sub>3</sub> /CS1 | PG <sub>3</sub> /CS1 | PG <sub>3</sub> | | | | 120 | 2 | PG <sub>4</sub> /CS0 | PG <sub>4</sub> /CS0 | PG <sub>4</sub> | PG <sub>4</sub> /CS0 | PG <sub>4</sub> /CS0 | PG <sub>4</sub> /CS0 | PG <sub>4</sub> | | | | _ | 3 | $V_{SS}$ | | | _ | 4 | NC | | Notes: NC pins should be connected to V<sub>SS</sub> or left open. <sup>\*</sup> Only applies to the H8S/2351. #### **Pin Functions** 1.3.3 Table 1.3 outlines the pin functions of the H8S/2350 Group. Table 1.3 **Pin Functions** | | | Pi | Pin No. | | | |--------------|-----------------|-----------------------------------------|----------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Туре | Symbol | TFP-120 | FP-128 | I/O | Name and Function | | Power supply | Vcc | 1, 33,<br>52, 76,<br>81 | 5, 39,<br>58, 84,<br>89 | Input | Power supply: For connection to the power supply. All V <sub>CC</sub> pins should be connected to the system power supply. | | | V <sub>SS</sub> | 6, 15,<br>24, 38,<br>47, 59,<br>79, 104 | 3, 10,<br>19, 28,<br>35, 36,<br>44, 53,<br>65, 67,<br>68, 87,<br>99, 100,<br>114 | Input | Ground: For connection to ground (0 V). All V <sub>SS</sub> pins should be connected to the system power supply (0 V). | | Clock | XTAL | 77 | 85 | Input | Connects to a crystal oscillator. See section 19, Clock Pulse Generator, for typical connection diagrams for a crystal oscillator and external clock input. | | | EXTAL | 78 | 86 | Input | Connects to a crystal oscillator. The EXTAL pin can also input an external clock. See section 19, Clock Pulse Generator, for typical connection diagrams for a crystal oscillator and external clock input. | | | ф | 80 | 88 | Output | System clock: Supplies the system clock to an external device. | | | | Pi | n No. | | | | | | | |------------------------|--------------------|---------------|---------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------------------|-------------------------------------------------------------------------------------------|--| | Туре | Symbol | TFP-120 | FP-128 | I/O | Name | and F | unction | ı | | | Operating mode control | MD <sub>2</sub> to | 115 to<br>113 | 125 to<br>123 | Input | Mode pins: These pins set the operating mode. The relation between the settings opins $MD_2$ to $MD_0$ and the operating mode is shown below. These pins should not be changed while the H8S/2350 Group is operating. | | | n the settings of<br>d the operating<br>w. These pins<br>ed while the | | | | | | | | $MD_2$ | MD <sub>1</sub> | $MD_0$ | Operating<br>Mode | | | | | | | | 0 | 0 | 0 | _ | | | | | | | | | | 1 | Mode 1 | | | | | | | | | 1 | 0 | Mode 2* | | | | | | | | | | 1 | Mode 3* | | | | | | | | 1 0 | 0 | Mode 4 | | | | | | | | | | | 1 | Mode 5 | | | | | | | | | 1 | 0 | Mode 6* | | | | | | | | | | 1 | Mode 7* | | | | | | | | Note: | * Only | applies t | o the H8S/2351. | | | System control | RES | 73 | 81 | Input | low, to reset the N | he chip<br>can be<br>MI inpu | is reset<br>selecte<br>t level. | his pin is driven<br>t. The type of<br>d according to<br>At power-on, the<br>hould be set | | | | STBY | 75 | 83 | Input | Standby: When this pin is driven low a transition is made to hardware standby mode. | | | | | | | BREQ | 88 | 96 | Input | maste | | ue a bu | y an external bus<br>s request to the | | | | BREQO | 86 | 94 | Output | Bus request output: The external bus request signal used when an internal bus master accesses external space in the external bus-released state. | | | | | | | BACK | 87 | 95 | Output | that tl | ne bus | | ledge: Indicates<br>in released to an | | | | | Piı | n No. | | | |-------------|--------------------------------------|----------------------------------------------|-----------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Туре | Symbol | TFP-120 | FP-128 | I/O | Name and Function | | Interrupts | NMI | 74 | 82 | Input | Nonmaskable interrupt: Requests a nonmaskable interrupt. When this pin is not used, it should be fixed high. | | | IRQ7 to<br>IRQ0 | 28 to 25,<br>29 to 32 | 32 to 29,<br>33, 34,<br>37, 38 | Input | Interrupt request 7 to 0: These pins request a maskable interrupt. | | Address bus | A <sub>23</sub> to<br>A <sub>0</sub> | 28 to 25,<br>23 to 16,<br>14 to 7,<br>5 to 2 | 32 to 29,<br>27 to 20,<br>18 to 11,<br>9 to 6 | Output | Address bus: These pins output an address. | | Data bus | D <sub>15</sub> to<br>D <sub>0</sub> | 51 to 48,<br>46 to 39,<br>37 to 34 | 57 to 54,<br>52 to 45,<br>43 to 40 | I/O | Data bus: These pins constitute a bidirectional data bus. | | Bus control | CS7 to<br>CS0 | 29, 30,<br>61, 60,<br>117 to 120 | 33, 34,<br>69, 66,<br>0 127, 128,<br>1, 2 | Output | Chip select: Signals for selecting areas 7 to 0. | | | ĀS | 82 | 90 | Output | Address strobe: When this pin is low, it indicates that address output on the address bus is enabled. | | | RD | 83 | 91 | Output | Read: When this pin is low, it indicates that the external address space can be read. | | | HWR | 84 | 92 | Output | High write/write enable: A strobe signal that writes to external space and indicates that the upper half (D <sub>15</sub> to D <sub>8</sub> ) of the data bus is enabled. The 2CAS type DRAM write enable signal. | | | LWR | 85 | 93 | Output | Low write: A strobe signal that writes to external space and indicates that the lower half (D <sub>7</sub> to D <sub>0</sub> ) of the data bus is enabled. | | | | Pin No. | | | | |--------------------------------------|-----------------------------------------|-----------------------|-----------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------| | Туре | Symbol | TFP-120 | FP-128 | I/O | Name and Function | | Bus control | CAS | 116 | 126 | Output | Upper column address<br>strobe/column address strobe:<br>The 2CAS type DRAM upper column<br>address strobe signal. | | | LCAS | 86 | 94 | Output | Lower column address strobe: The 2-<br>CAS type DRAM lower column<br>address strobe signal | | | WAIT | 86 | 94 | Input | Wait: Requests insertion of a wait state in the bus cycle when accessing external 3-state address space. | | DMA controller (DMAC) | DREQ1,<br>DREQ0 | 62, 60 | 70, 66 | Input | DMA request 1 and 0: These pins request DMAC activation. | | , | TEND1,<br>TEND0 | 63, 61 | 71, 69 | Output | DMA transfer end 1 and 0: These pins indicate the end of DMAC data transfer. | | | DACK1,<br>DACK0 | 111, 112 | 121, 122 | Output | DMA transfer acknowledge 1 and 0:<br>These are the DMAC single address<br>transfer acknowledge pins. | | 16-bit timer-<br>pulse unit<br>(TPU) | TCLKD to<br>TCLKA | 105, 107,<br>109, 110 | 115, 117,<br>119, 120 | Input | Clock input D to A: These pins input an external clock. | | | TIOCA0,<br>TIOCB0,<br>TIOCC0,<br>TIOCD0 | 112 to<br>109 | 122 to<br>119 | I/O | Input capture/ output compare match A0 to D0: The TGR0A to TGR0D input capture input or output compare output, or PWM output pins. | | | TIOCA1,<br>TIOCB1 | 108, 107 | 118, 117 | I/O | Input capture/ output compare match A1 and B1: The TGR1A and TGR1B input capture input or output compare output, or PWM output pins. | | | TIOCA2,<br>TIOCB2 | 106, 105 | 116, 115 | I/O | Input capture/ output compare match A2 and B2: The TGR2A and TGR2B input capture input or output compare output, or PWM output pins. | | | | Pin No. | | | | |--------------------------------------------|-----------------------------------------|----------------------------|----------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------| | Туре | Symbol | TFP-120 | FP-128 | I/O | Name and Function | | 16-bit timer-<br>pulse unit<br>(TPU) | TIOCA3,<br>TIOCB3,<br>TIOCC3,<br>TIOCD3 | 71 to 68 | 79 to 76 | I/O | Input capture/ output compare match A3 to D3: The TGR3A to TGR3D input capture input or output compare output, or PWM output pins. | | | TIOCA4,<br>TIOCB4 | 67, 66 | 75, 74 | I/O | Input capture/ output compare match A4 and B4: The TGR4A and TGR4B input capture input or output compare output, or PWM output pins. | | | TIOCA5,<br>TIOCB5 | 65, 64 | 73, 72 | I/O | Input capture/ output compare match A5 and B5: The TGR5A and TGR5B input capture input or output compare output, or PWM output pins. | | Programmable pulse generator (PPG) | PO15 to<br>PO0 | 105 to<br>112,<br>64 to 71 | 115 to<br>122,<br>72 to 79 | Output | Pulse output 15 to 0: Pulse output pins. | | Watchdog<br>timer (WDT) | WDTOVF | 72 | 80 | Output | Watchdog timer overflows: The counter overflows signal output pin in watchdog timer mode. | | Serial communication | TxD1,<br>TxD0 | 54, 53 | 60, 59 | Output | Transmit data (channel 0, 1): Data output pins. | | interface (SCI)<br>Smart Card<br>interface | RxD1,<br>RxD0 | 56, 55 | 62, 61 | Input | Receive data (channel 0, 1): Data input pins. | | | SCK1,<br>SCK0 | 58, 57 | 64, 63 | I/O | Serial clock (channel 0, 1):<br>Clock I/O pins. | | A/D converter | AN7 to<br>AN0 | 102 to<br>95 | 112 to<br>105 | Input | Analog 7 to 0: Analog input pins. | | | ADTRG | 92 | 102 | Input | A/D conversion external trigger input:<br>Pin for input of an external trigger to<br>start A/D conversion. | | D/A converter | DA1, DA0 | 102, 101 | 112, 111 | Output | Analog output: D/A converter analog output pins. | | | | Pin No. | | | | | |---------------------------------------|---------------------------------------|---------------|---------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Туре | Symbol | TFP-120 | FP-128 | I/O | Name and Function | | | A/D converter<br>and D/A<br>converter | AV <sub>CC</sub> | 93 | 103 | Input | This is the power supply pin for the A/D converter and D/A converter. When the A/D converter and D/A converter are not used, this pin should be connected to the system power supply (+5 V). | | | | AV <sub>SS</sub> | 103 | 113 | Input | This is the ground pin for the A/D converter and D/A converter. This pin should be connected to the system power supply (0 V). | | | | $\overline{V_{\text{ref}}}$ | 94 | 104 | Input | This is the reference voltage input pin for the A/D converter and D/A converter. When the A/D converter and D/A converter are not used, this pin should be connected to the system power supply (+5 V). | | | I/O ports | P1 <sub>7</sub> to<br>P1 <sub>0</sub> | 105 to<br>112 | 115 to<br>122 | I/O | Port 1: An 8-bit I/O port. Input or output can be designated for each bit by means of the port 1 data direction register (P1DDR). | | | | P2 <sub>7</sub> to P2 <sub>0</sub> | 64 to 71 | 72 to 79 | I/O | Port 2: An 8-bit I/O port. Input or output can be designated for each bit by means of the port 2 data direction register (P2DDR). | | | | P3 <sub>5</sub> to<br>P3 <sub>0</sub> | 58 to 53 | 64 to 59 | I/O | Port 3: A 6-bit I/O port. Input or output can be designated for each bit by means of the port 3 data direction register (P3DDR). | | | | P4 <sub>7</sub> to P4 <sub>0</sub> | 102 to<br>95 | 112 to<br>105 | Input | Port 4: An 8-bit input port. | | | | P5 <sub>3</sub> to<br>P5 <sub>0</sub> | 92 to 89 | 102, 101,<br>98, 97 | I/O | Port 5: A 4-bit I/O port. Input or output can be designated for each bit by means of the port 5 data direction register (P5DDR). | | | | | Pin No. | | | | | |-----------|---------------------------------------|-----------------------|---------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------|--| | Туре | Symbol | TFP-120 | FP-128 | I/O | Name and Function | | | I/O ports | P6 <sub>7</sub> to<br>P6 <sub>0</sub> | 29 to 32,<br>63 to 60 | 33, 34,<br>37, 38,<br>71 to 69,<br>66 | I/O | Port 6: An 8-bit I/O port. Input or output can be designated for each bit by means of the port 6 data direction register (P6DDR). | | | | PA <sub>7</sub> to<br>PA <sub>0</sub> | 28 to 25,<br>23 to 20 | 32 to 29,<br>27 to 24 | I/O | Port A: An 8-bit I/O port. Input or output can be designated for each bit by means of the port A data direction register (PADDR). | | | | PB <sub>7</sub> to<br>PB <sub>0</sub> | 19 to 16,<br>14 to 11 | 23 to 20,<br>18 to 15 | I/O | Port B*: An 8-bit I/O port. Input or output can be designated for each bit by means of the port B data direction register (PBDDR). | | | | PC <sub>7</sub> to<br>PC <sub>0</sub> | 10 to 7,<br>5 to 2 | 14 to 11,<br>9 to 6 | I/O | Port C*: An 8-bit I/O port. Input or output can be designated for each bit by means of the port C data direction register (PCDDR). | | | | PD <sub>7</sub> to<br>PD <sub>0</sub> | 51 to 48,<br>46 to 43 | 57 to 54,<br>52 to 49 | I/O | Port D*: An 8-bit I/O port. Input or output can be designated for each bit by means of the port D data direction register (PDDDR). | | | | PE <sub>7</sub> to<br>PE <sub>0</sub> | 42 to 39,<br>37 to 34 | 48 to 45,<br>43 to 40 | I/O | Port E: An 8-bit I/O port. Input or output can be designated for each bit by means of the port E data direction register (PEDDR). | | | | PF <sub>7</sub> to<br>PF <sub>0</sub> | 80,<br>82 to 88 | 88,<br>90 to 96 | I/O | Port F: An 8-bit I/O port. Input or output can be designated for each bit by means of the port F data direction register (PFDDR). | | | | PG <sub>4</sub> to<br>PG <sub>0</sub> | 120 to<br>116 | 2, 1,<br>128 to<br>126 | I/O | Port G: A 5-bit I/O port. Input or output can be designated for each bit by means of the port G data direction register (PGDDR). | | Note: \* Only applies to the H8S/2351. # Section 2 CPU #### 2.1 Overview The H8S/2000 CPU is a high-speed central processing unit with an internal 32-bit architecture that is upward-compatible with the H8/300 and H8/300H CPUs. The H8S/2000 CPU has sixteen 16-bit general registers, can address a 16-Mbyte (architecturally 4-Gbyte) linear address space, and is ideal for realtime control. #### 2.1.1 Features The H8S/2000 CPU has the following features. - Upward-compatible with H8/300 and H8/300H CPUs - Can execute H8/300 and H8/300H object programs - General-register architecture - Sixteen 16-bit general registers (also usable as sixteen 8-bit registers or eight 32-bit registers) - Sixty-five basic instructions - 8/16/32-bit arithmetic and logic instructions - Multiply and divide instructions - Powerful bit-manipulation instructions - Eight addressing modes - Register direct [Rn] - Register indirect [@ERn] - Register indirect with displacement [@(d:16,ERn) or @(d:32,ERn)] - Register indirect with post-increment or pre-decrement [@ERn+ or @-ERn] - Absolute address [@aa:8, @aa:16, @aa:24, or @aa:32] - Immediate [#xx:8, #xx:16, or #xx:32] - Program-counter relative [@(d:8,PC) or @(d:16,PC)] - Memory indirect [@@aa:8] - 16-Mbyte address space - Program: 16 Mbytes - Data: 16 Mbytes (4 Gbytes architecturally) High-speed operation — All frequently-used instructions execute in one or two states Maximum clock rate : 20 MHz8/16/32-bit register-register add/subtract : 50 ns $-8 \times 8$ -bit register-register multiply : 600 ns $-16 \div 8$ -bit register-register divide : 600 ns $-16 \times 16$ -bit register-register multiply : 1000 ns — 32 ÷ 16-bit register-register divide : 1000 ns • Two CPU operating modes - Normal mode Advanced mode Power-down state — Transition to power-down state by SLEEP instruction — CPU clock speed selection #### 2.1.2 Differences between H8S/2600 CPU and H8S/2000 CPU The differences between the H8S/2600 CPU and the H8S/2000 CPU are as shown below. • Register configuration The MAC register is supported only by the H8S/2600 CPU. • Basic instructions The four instructions MAC, CLRMAC, LDMAC, and STMAC are supported only by the H8S/2600 CPU. Number of execution states The number of exection states of the MULXU and MULXS instructions. | | | Inte | ernal Operation | | |-------------|-----------------|----------|-----------------|--| | Instruction | Mnemonic | H8S/2600 | H8S/2000 | | | MULXU | MULXU.B Rs, Rd | 3 | 12 | | | | MULXU.W Rs, ERd | 4 | 20 | | | MULXS | MULXS.B Rs, Rd | 4 | 13 | | | | MULXS.W Rs, ERd | 5 | 21 | | There are also differences in the address space, CCR and EXR functions, power-down state, etc., depending on the product. #### 2.1.3 Differences from H8/300 CPU In comparison to the H8/300 CPU, the H8S/2000 CPU has the following enhancements. - More general registers and control registers - Eight 16-bit expanded registers, and one 8-bit control register, have been added. - Expanded address space - Normal mode supports the same 64-kbyte address space as the H8/300 CPU. - Advanced mode supports a maximum 16-Mbyte address space. - Enhanced addressing - The addressing modes have been enhanced to make effective use of the 16-Mbyte address space. - Enhanced instructions - Addressing modes of bit-manipulation instructions have been enhanced. - Signed multiply and divide instructions have been added. - Two-bit shift instructions have been added - Instructions for saving and restoring multiple registers have been added. - A test and set instruction has been added. - · Higher speed - Basic instructions execute twice as fast. #### 2.1.4 Differences from H8/300H CPU In comparison to the H8/300H CPU, the H8S/2000 CPU has the following enhancements. - Additional control register - One 8-bit control register has been added. - Enhanced instructions - Addressing modes of bit-manipulation instructions have been enhanced. - Two-bit shift instructions have been added. - Instructions for saving and restoring multiple registers have been added. - A test and set instruction has been added. - Higher speed - Basic instructions execute twice as fast. ## 2.2 **CPU Operating Modes** The H8S/2000 CPU has two operating modes: normal and advanced. Normal mode supports a maximum 64-kbyte address space. Advanced mode supports a maximum 16-Mbyte total address space (architecturally a maximum 16-Mbyte program area and a maximum of 4 Gbytes for program and data areas combined). The mode is selected by the mode pins of the microcontroller. Figure 2.1 CPU Operating Modes #### (1) Normal Mode The exception vector table and stack have the same structure as in the H8/300 CPU. **Address Space:** A maximum address space of 64 kbytes can be accessed. **Extended Registers (En):** The extended registers (E0 to E7) can be used as 16-bit registers, or as the upper 16-bit segments of 32-bit registers. When En is used as a 16-bit register it can contain any value, even when the corresponding general register (Rn) is used as an address register. If the general register is referenced in the register indirect addressing mode with pre-decrement (@-Rn) or post-increment (@Rn+) and a carry or borrow occurs, however, the value in the corresponding extended register (En) will be affected. **Instruction Set:** All instructions and addressing modes can be used. Only the lower 16 bits of effective addresses (EA) are valid. **Exception Vector Table and Memory Indirect Branch Addresses:** In normal mode the top area starting at H'0000 is allocated to the exception vector table. One branch address is stored per 16 bits. The configuration of the exception vector table in normal mode is shown in figure 2.2. For details of the exception vector table, see section 4, Exception Handling. Figure 2.2 Exception Vector Table (Normal Mode) The memory indirect addressing mode (@@aa:8) employed in the JMP and JSR instructions uses an 8-bit absolute address included in the instruction code to specify a memory operand that contains a branch address. In normal mode the operand is a 16-bit word operand, providing a 16-bit branch address. Branch addresses can be stored in the top area from H'0000 to H'00FF. Note that this area is also used for the exception vector table. **Stack Structure:** When the program counter (PC) is pushed onto the stack in a subroutine call, and the PC, condition-code register (CCR), and extended control register (EXR) are pushed onto the stack in exception handling, they are stored as shown in figure 2.3. When EXR is invalid, it is not pushed onto the stack. For details, see section 4, Exception Handling. Figure 2.3 Stack Structure in Normal Mode #### (2) Advanced Mode **Address Space:** Linear access is provided to a 16-Mbyte maximum address space (architecturally a maximum 16-Mbyte program area and a maximum 4-Gbyte data area, with a maximum of 4 Gbytes for program and data areas combined). **Extended Registers (En):** The extended registers (E0 to E7) can be used as 16-bit registers, or as the upper 16-bit segments of 32-bit registers or address registers. **Instruction Set:** All instructions and addressing modes can be used. **Exception Vector Table and Memory Indirect Branch Addresses:** In advanced mode the top area starting at H'00000000 is allocated to the exception vector table in units of 32 bits. In each 32 bits, the upper 8 bits are ignored and a branch address is stored in the lower 24 bits (figure 2.4). For details of the exception vector table, see section 4, Exception Handling. Figure 2.4 Exception Vector Table (Advanced Mode) The memory indirect addressing mode (@@aa:8) employed in the JMP and JSR instructions uses an 8-bit absolute address included in the instruction code to specify a memory operand that contains a branch address. In advanced mode the operand is a 32-bit longword operand, providing a 32-bit branch address. The upper 8 bits of these 32 bits are a reserved area that is regarded as H'00. Branch addresses can be stored in the area from H'000000000 to H'000000FF. Note that the first part of this range is also the exception vector table. **Stack Structure:** In advanced mode, when the program counter (PC) is pushed onto the stack in a subroutine call, and the PC, condition-code register (CCR), and extended control register (EXR) are pushed onto the stack in exception handling, they are stored as shown in figure 2.5. When EXR is invalid, it is not pushed onto the stack. For details, see section 4, Exception Handling. Figure 2.5 Stack Structure in Advanced Mode # 2.3 Address Space Figure 2.6 shows a memory map of the H8S/2000 CPU. The H8S/2000 CPU provides linear access to a maximum 64-kbyte address space in normal mode, and a maximum 16-Mbyte (architecturally 4-Gbyte) address space in advanced mode. Figure 2.6 Memory Map # 2.4 Register Configuration ### 2.4.1 Overview The CPU has the internal registers shown in figure 2.7. There are two types of registers: general registers and control registers. | 15 | 0 | 7 0 | 7 0 | |-------------|----|---------|-----------------------------------| | ERO EC | ) | R0H | R0L | | ER1 E1 | E1 | | R1L | | ER2 E2 | E2 | | R2L | | ER3 E3 | E3 | | R3L | | ER4 E4 | ļ | R4H | R4L | | ER5 E5 | ; | R5H | R5L | | ER6 E6 | ; | R6H | R6L | | ER7 (SP) E7 | • | R7H | R7L | | | | PC<br>I | 7 6 5 4 3 2 1 0<br>EXR T 12 11 10 | | | | £ | 7 6 5 4 3 2 1 0 | Figure 2.7 CPU Registers #### 2.4.2 General Registers The CPU has eight 32-bit general registers. These general registers are all functionally alike and can be used as both address registers and data registers. When a general register is used as a data register, it can be accessed as a 32-bit, 16-bit, or 8-bit register. When the general registers are used as 32-bit registers or address registers, they are designated by the letters ER (ER0 to ER7). The ER registers divide into 16-bit general registers designated by the letters E (E0 to E7) and R (R0 to R7). These registers are functionally equivalent, providing a maximum sixteen 16-bit registers. The E registers (E0 to E7) are also referred to as extended registers. The R registers divide into 8-bit general registers designated by the letters RH (R0H to R7H) and RL (R0L to R7L). These registers are functionally equivalent, providing a maximum sixteen 8-bit registers. Figure 2.8 illustrates the usage of the general registers. The usage of each register can be selected independently. Figure 2.8 Usage of General Registers General register ER7 has the function of stack pointer (SP) in addition to its general-register function, and is used implicitly in exception handling and subroutine calls. Figure 2.9 shows the stack. Figure 2.9 Stack ### 2.4.3 Control Registers The control registers are the 24-bit program counter (PC), 8-bit extended control register (EXR), and 8-bit condition-code register (CCR). ## (1) Program Counter (PC) This 24-bit counter indicates the address of the next instruction the CPU will execute. The length of all CPU instructions is 2 bytes (one word), so the least significant PC bit is ignored. (When an instruction is fetched, the least significant PC bit is regarded as 0.) ## (2) Extended Control Register (EXR) This 8-bit register contains the trace bit (T) and three interrupt mask bits (I2 to I0). Bit 7—Trace Bit (T): Selects trace mode. When this bit is cleared to 0, instructions are executed in sequence. When this bit is set to 1, a trace exception is generated each time an instruction is executed. **Bits 6 to 3—Reserved:** These bits are reserved. They are always read as 1. **Bits 2 to 0—Interrupt Mask Bits (I2 to I0):** These bits designate the interrupt mask level (0 to 7). For details, refer to section 5, Interrupt Controller. Operations can be performed on the EXR bits by the LDC, STC, ANDC, ORC, and XORC instructions. All interrupts, including NMI, are disabled for three states after one of these instructions is executed, except for STC. #### (3) Condition-Code Register (CCR) This 8-bit register contains internal CPU status information, including an interrupt mask bit (I) and half-carry (H), negative (N), zero (Z), overflow (V), and carry (C) flags. **Bit 7—Interrupt Mask Bit (I):** Masks interrupts other than NMI when set to 1. (NMI is accepted regardless of the I bit setting.) The I bit is set to 1 by hardware at the start of an exception-handling sequence. For details, refer to section 5, Interrupt Controller. Bit 6—User Bit or Interrupt Mask Bit (UI): Can be written and read by software using the LDC, STC, ANDC, ORC, and XORC instructions. With the H8S/2350 Group, this bit cannot be used as an interrupt mask bit. **Bit 5—Half-Carry Flag (H):** When the ADD.B, ADDX.B, SUB.B, SUBX.B, CMP.B, or NEG.B instruction is executed, this flag is set to 1 if there is a carry or borrow at bit 3, and cleared to 0 otherwise. When the ADD.W, SUB.W, CMP.W, or NEG.W instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 11, and cleared to 0 otherwise. When the ADD.L, SUB.L, CMP.L, or NEG.L instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 27, and cleared to 0 otherwise. **Bit 4—User Bit (U):** Can be written and read by software using the LDC, STC, ANDC, ORC, and XORC instructions Bit 3—Negative Flag (N): Stores the value of the most significant bit (sign bit) of data. Bit 2—Zero Flag (Z): Set to 1 to indicate zero data, and cleared to 0 to indicate non-zero data. **Bit 1—Overflow Flag (V):** Set to 1 when an arithmetic overflow occurs, and cleared to 0 at other times. **Bit 0—Carry Flag (C):** Set to 1 when a carry occurs, and cleared to 0 otherwise. Used by: - Add instructions, to indicate a carry - Subtract instructions, to indicate a borrow - Shift and rotate instructions, to store the value shifted out of the end bit The carry flag is also used as a bit accumulator by bit manipulation instructions. Some instructions leave some or all of the flag bits unchanged. For the action of each instruction on the flag bits, refer to appendix A.1, Instruction List. Operations can be performed on the CCR bits by the LDC, STC, ANDC, ORC, and XORC instructions. The N, Z, V, and C flags are used as branching conditions for conditional branch (Bcc) instructions. #### 2.4.4 Initial Register Values Reset exception handling loads the CPU's program counter (PC) from the vector table, clears the trace bit in EXR to 0, and sets the interrupt mask bits in CCR and EXR to 1. The other CCR bits and the general registers are not initialized. In particular, the stack pointer (ER7) is not initialized. The stack pointer should therefore be initialized by an MOV.L instruction executed immediately after a reset. ## 2.5 Data Formats The CPU can process 1-bit, 4-bit (BCD), 8-bit (byte), 16-bit (word), and 32-bit (longword) data. Bit-manipulation instructions operate on 1-bit data by accessing bit n (n = 0, 1, 2, ..., 7) of byte operand data. The DAA and DAS decimal-adjust instructions treat byte data as two digits of 4-bit BCD data. ### 2.5.1 General Register Data Formats Figure 2.10 shows the data formats in general registers. | Data Type | Register Number | Data Format | |----------------|-----------------|-----------------------------------| | 1-bit data | RnH | 7 0<br>7 6 5 4 3 2 1 0 Don't care | | 1-bit data | RnL | 7 0 Don't care 7 6 5 4 3 2 1 0 | | 4-bit BCD data | RnH | 7 4 3 0 Upper Lower Don't care | | 4-bit BCD data | RnL | 7 4 3 0 Don't care Upper Lower | | Byte data | RnH | 7 0 Don't care MSB LSB | | Byte data | RnL | 7 0 Don't care MSB LSB | Figure 2.10 General Register Data Formats Figure 2.10 General Register Data Formats (cont) #### 2.5.2 Memory Data Formats Figure 2.11 shows the data formats in memory. The CPU can access word data and longword data in memory, but word or longword data must begin at an even address. If an attempt is made to access word or longword data at an odd address, no address error occurs but the least significant bit of the address is regarded as 0, so the access starts at the preceding address. This also applies to instruction fetches Figure 2.11 Memory Data Formats When ER7 is used as an address register to access the stack, the operand size should be word size or longword size. ## 2.6 Instruction Set #### 2.6.1 Overview The H8S/2000 CPU has 65 types of instructions. The instructions are classified by function in table 2.1. **Table 2.1** Instruction Classification | Function | Instructions | Size | Types | |---------------------|-----------------------------------------------------------------------------------|------|-------| | Data transfer | MOV | BWL | 5 | | | POP*1, PUSH*1 | WL | _ | | | LDM, STM | L | | | | MOVFPE, MOVTPE*3 | В | | | Arithmetic | ADD, SUB, CMP, NEG | BWL | 19 | | operations | ADDX, SUBX, DAA, DAS | В | | | | INC, DEC | BWL | _ | | | ADDS, SUBS | L | _ | | | MULXU, DIVXU, MULXS, DIVXS | BW | _ | | | EXTU, EXTS | WL | _ | | | TAS | В | _ | | Logic operations | AND, OR, XOR, NOT | BWL | 4 | | Shift | SHAL, SHAR, SHLL, SHLR, ROTL, ROTR, ROTXL, ROTXR | BWL | 8 | | Bit manipulation | BSET, BCLR, BNOT, BTST, BLD, BILD, BST, BIST, BAND, BIAND, BOR, BIOR, BXOR, BIXOR | В | 14 | | Branch | Bcc*2, JMP, BSR, JSR, RTS | _ | 5 | | System control | TRAPA, RTE, SLEEP, LDC, STC, ANDC, ORC, XORC, NOP | _ | 9 | | Block data transfer | EEPMOV | _ | 1 | Legend: B: Byte W: WordL: Longword Notes: 1. POP.W Rn and PUSH.W Rn are identical to MOV.W @SP+, Rn and MOV.W Rn, @-SP. POP.L ERn and PUSH.L ERn are identical to MOV.L @SP+, ERn and MOV.L ERn, @-SP. - $2. \ \ \, \text{Bcc is the general name for conditional branch instructions}.$ - 3. Cannot be used in the H8S/2350 Group. ## 2.6.2 Instructions and Addressing Modes Table 2.2 indicates the combinations of instructions and addressing modes that the H8S/2600 CPU can use. Table 2.2 Combinations of Instructions and Addressing Modes | | | | Addressing Modes | | | | | | | | | | | | | |------------------|--------------------|-----|------------------|------|-------------|-------------|-------------|-------|----------|--------|--------|-----------|------------|--------|----| | Function | Instruction | #xx | Rn | @ERn | @(d:16,ERn) | @(d:32,ERn) | @-ERn/@ERn+ | @aa:8 | @aa:16 | @aa:24 | @aa:32 | @(d:8,PC) | @(d:16,PC) | @@аа:8 | I | | Data | MOV | BWL | BWL | BWL | BWL | BWL | BWL | В | BWL | _ | BWL | _ | _ | _ | _ | | transfer | POP, PUSH | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | WL | | | LDM, STM | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | L | | | MOVFPE,<br>MOVTPE* | _ | _ | _ | _ | _ | _ | ı | В | _ | _ | _ | _ | 1 | _ | | Arithmetic | ADD, CMP | BWL | BWL | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | - | _ | | operations | SUB | WL | BWL | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | - | _ | | | ADDX, SUBX | В | В | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | - | _ | | | ADDS, SUBS | _ | L | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | - | _ | | | INC, DEC | _ | BWL | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | - | _ | | | DAA, DAS | _ | В | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | | | MULXU,<br>DIVXU | _ | BW | _ | _ | _ | _ | | _ | _ | _ | _ | _ | - | _ | | | MULXS,<br>DIVXS | _ | BW | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | - | _ | | | NEG | _ | BWL | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | - | _ | | | EXTU, EXTS | _ | WL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | TAS | _ | _ | В | _ | _ | _ | - | _ | _ | _ | _ | _ | - | _ | | Logic operations | AND, OR,<br>XOR | BWL | BWL | _ | _ | _ | _ | 1 | _ | _ | _ | _ | _ | - | _ | | | NOT | _ | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Shift | II. | _ | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit manipula | ation | _ | В | В | _ | _ | _ | В | В | _ | В | _ | _ | _ | _ | | Branch | Bcc, BSR | _ | _ | _ | _ | _ | _ | _ | <b> </b> | _ | _ | 0 | 0 | _ | _ | | | JMP, JSR | _ | _ | _ | _ | _ | _ | _ | _ | 0 | _ | _ | _ | 0 | _ | | | RTS | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | | | Addressing Modes | | | | | | | | | | | | | | |--------------|--------------------|------------------|----|------|-------------|-------------|-------------|-------|--------|--------|--------|-----------|------------|--------|----| | Function | Instruction | #xx | Rn | @ERn | @(d:16,ERn) | @(d:32,ERn) | @-ERn/@ERn+ | @аа:8 | @aa:16 | @aa:24 | @аа:32 | @(d:8,PC) | @(d:16,PC) | @@aa:8 | I | | System | TRAPA | _ | _ | | _ | _ | _ | _ | _ | _ | - | _ | | _ | 0 | | control | RTE | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | | SLEEP | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | | LDC | В | В | W | W | W | W | _ | W | _ | W | _ | | _ | _ | | | STC | _ | В | W | W | W | W | _ | W | _ | W | _ | | _ | _ | | | ANDC, ORC,<br>XORC | В | _ | 1 | _ | _ | _ | _ | _ | _ | İ | _ | - | _ | _ | | | NOP | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | Block data t | ransfer | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | BW | Legend: B: ByteW: WordL: Longword Note: \* Cannot be used in the H8S/2350 Group. ## 2.6.3 Table of Instructions Classified by Function Table 2.3 summarizes the instructions in each functional category. The notation used in table 2.3 is defined below. ### **Operation Notation** | Rd | General register (destination)* | |----------------|------------------------------------| | Rs | General register (source)* | | Rn | General register* | | ERn | General register (32-bit register) | | (EAd) | Destination operand | | (EAs) | Source operand | | EXR | Extended control register | | CCR | Condition-code register | | N | N (negative) flag in CCR | | Z | Z (zero) flag in CCR | | V | V (overflow) flag in CCR | | С | C (carry) flag in CCR | | PC | Program counter | | SP | Stack pointer | | #IMM | Immediate data | | disp | Displacement | | + | Addition | | _ | Subtraction | | × | Multiplication | | ÷ | Division | | ^ | Logical AND | | <u></u> | Logical OR | | $\oplus$ | Logical exclusive OR | | $\rightarrow$ | Move | | 7 | NOT (logical complement) | | :8/:16/:24/:32 | 8-, 16-, 24-, or 32-bit length | | | | Note: \* General registers include 8-bit registers (R0H to R7H, R0L to R7L), 16-bit registers (R0 to R7, E0 to E7), and 32-bit registers (ER0 to ER7). **Table 2.3** Instructions Classified by Function | Type | Instruction | Size* | Function | |---------------|-------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Data transfer | MOV | B/W/L | $(EAs) \rightarrow Rd, Rs \rightarrow (Ead)$<br>Moves data between two general registers or between a general register and memory, or moves immediate data to a general register. | | | MOVFPE | В | Cannot be used in the H8S/2350 Group. | | | MOVTPE | В | Cannot be used in the H8S/2350 Group. | | | POP | W/L | @SP+ $\rightarrow$ Rn Pops a register from the stack. POP.W Rn is identical to MOV.W @SP+, Rn. POP.L ERn is identical to MOV.L @SP+, ERn. | | | PUSH | W/L | $Rn \rightarrow @-SP$<br>Pushes a register onto the stack. PUSH.W Rn is identical to MOV.W Rn, @-SP. PUSH.L ERn is identical to MOV.L ERn, @-SP. | | | LDM | L | @SP+ → Rn (register list) Pops two or more general registers from the stack. | | | STM | L | Rn (register list) $\rightarrow$ @-SP Pushes two or more general registers onto the stack. | | Туре | Instruction | Size* | Function | |-----------------------|--------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Arithmetic operations | ADD<br>SUB | B/W/L | Rd $\pm$ Rs $\rightarrow$ Rd, Rd $\pm$ #IMM $\rightarrow$ Rd<br>Performs addition or subtraction on data in two general<br>registers, or on immediate data and data in a general<br>register. (Immediate byte data cannot be subtracted<br>from byte data in a general register. Use the SUBX or<br>ADD instruction.) | | | ADDX<br>SUBX | В | Rd $\pm$ Rs $\pm$ C $\rightarrow$ Rd, Rd $\pm$ #IMM $\pm$ C $\rightarrow$ Rd<br>Performs addition or subtraction with carry or borrow on<br>byte data in two general registers, or on immediate data<br>and data in a general register. | | | INC<br>DEC | B/W/L | Rd $\pm$ 1 $\rightarrow$ Rd, Rd $\pm$ 2 $\rightarrow$ Rd<br>Increments or decrements a general register by 1 or 2.<br>(Byte operands can be incremented or decremented by 1 only.) | | | ADDS<br>SUBS | L | Rd $\pm$ 1 $\rightarrow$ Rd, Rd $\pm$ 2 $\rightarrow$ Rd, Rd $\pm$ 4 $\rightarrow$ Rd<br>Adds or subtracts the value 1, 2, or 4 to or from data in a 32-bit register. | | | DAA<br>DAS | В | Rd decimal adjust $\rightarrow$ Rd Decimal-adjusts an addition or subtraction result in a general register by referring to the CCR to produce 4-bit BCD data. | | | MULXU | B/W | $Rd \times Rs \rightarrow Rd$<br>Performs unsigned multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | | MULXS | B/W | $Rd \times Rs \rightarrow Rd$<br>Performs signed multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | | DIVXU | B/W | Rd $\div$ Rs $\to$ Rd<br>Performs unsigned division on data in two general<br>registers: either 16 bits $\div$ 8 bits $\to$ 8-bit quotient and 8-bit<br>remainder or 32 bits $\div$ 16 bits $\to$ 16-bit quotient and 16-<br>bit remainder. | | Туре | Instruction | Size* | Function | |-----------------------|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Arithmetic operations | DIVXS | B/W | Rd $\div$ Rs $\rightarrow$ Rd<br>Performs signed division on data in two general<br>registers: either 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit<br>remainder or 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-<br>bit remainder. | | | CMP | B/W/L | Rd – Rs, Rd – #IMM Compares data in a general register with data in another general register or with immediate data, and sets CCR bits according to the result. | | | NEG | B/W/L | $0-Rd \to Rd$ Takes the two's complement (arithmetic complement) of data in a general register. | | | EXTU | W/L | Rd (zero extension) → Rd Extends the lower 8 bits of a 16-bit register to word size, or the lower 16 bits of a 32-bit register to longword size, by padding with zeros on the left. | | | EXTS | W/L | Rd (sign extension) → Rd Extends the lower 8 bits of a 16-bit register to word size, or the lower 16 bits of a 32-bit register to longword size, by extending the sign bit. | | | TAS | В | @ERd $-$ 0, 1 $\rightarrow$ ( <bit 7=""> of @Erd) Tests memory contents, and sets the most significant bit (bit 7) to 1.</bit> | | Туре | Instruction | Size* | Function | |------------------|----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Logic operations | AND | B/W/L | $Rd \wedge Rs \rightarrow Rd$ , $Rd \wedge \#IMM \rightarrow Rd$<br>Performs a logical AND operation on a general register<br>and another general register or immediate data. | | | OR | B/W/L | $Rd \lor Rs \to Rd$ , $Rd \lor \#IMM \to Rd$<br>Performs a logical OR operation on a general register<br>and another general register or immediate data. | | | XOR | B/W/L | $Rd \oplus Rs \rightarrow Rd$ , $Rd \oplus \#IMM \rightarrow Rd$<br>Performs a logical exclusive OR operation on a general register and another general register or immediate data. | | | NOT | B/W/L | ¬ (Rd) → (Rd) Takes the one's complement of general register contents. | | Shift operations | SHAL<br>SHAR | B/W/L | Rd (shift) → Rd Performs an arithmetic shift on general register contents. 1-bit or 2-bit shift is possible. | | | SHLL<br>SHLR | B/W/L | Rd (shift) → Rd Performs a logical shift on general register contents. 1-bit or 2-bit shift is possible. | | | ROTL<br>ROTR | B/W/L | Rd (rotate) → Rd<br>Rotates general register contents.<br>1-bit or 2-bit rotation is possible. | | | ROTXL<br>ROTXR | B/W/L | Rd (rotate) → Rd<br>Rotates general register contents through the carry flag.<br>1-bit or 2-bit rotation is possible. | | Туре | Instruction | Size* | Function | |--------------------------------------|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit-<br>manipulation<br>instructions | BSET | В | 1 → ( <bit-no.> of <ead>) Sets a specified bit in a general register or memory operand to 1. The bit number is specified by 3-bit immediate data or the lower three bits of a general register.</ead></bit-no.> | | | BCLR | В | 0 → ( <bit-no.> of <ead>) Clears a specified bit in a general register or memory operand to 0. The bit number is specified by 3-bit immediate data or the lower three bits of a general register.</ead></bit-no.> | | | BNOT | В | ¬ ( <bit-no.> of <ead>) → (<bit-no.> of <ead>) Inverts a specified bit in a general register or memory operand. The bit number is specified by 3-bit immediate data or the lower three bits of a general register.</ead></bit-no.></ead></bit-no.> | | | BTST | В | ¬ ( <bit-no.> of <ead>) <math>\rightarrow</math> Z<br/> Tests a specified bit in a general register or memory operand and sets or clears the Z flag accordingly. The bit number is specified by 3-bit immediate data or the lower three bits of a general register.</ead></bit-no.> | | | BAND | В | $C \wedge (\text{sit-No.}) \circ (\text{EAd}) \rightarrow C$<br>ANDs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | BIAND | В | $C \land \neg$ ( <bit-no.> of <ead>) <math>\rightarrow C</math><br/>ANDs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag.</ead></bit-no.> | | | | | The bit number is specified by 3-bit immediate data. | | | BOR | В | $C \lor (\text{-bit-No}) \text{ of -} \text{EAd-}) \to C$ ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | BIOR | В | $C \lor \neg$ ( <bit-no.> of <ead>) <math>\to C</math> ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag.</ead></bit-no.> | | | | | The bit number is specified by 3-bit immediate data. | B: Byte | Туре | Instruction | Size* | Function | |--------------------------------------|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit-<br>manipulation<br>instructions | BXOR | В | $C \oplus (\text{-bit-No} \text{ of -EAd}) \to C$<br>Exclusive-ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | BIXOR | В | $C \oplus \neg$ ( <bit-no.> of <ead>) <math>\rightarrow C</math><br/>Exclusive-ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag.</ead></bit-no.> | | | | | The bit number is specified by 3-bit immediate data. | | | BLD | В | ( <bit-no.> of <ead>) → C Transfers a specified bit in a general register or memory operand to the carry flag.</ead></bit-no.> | | | BILD | В | ¬ ( <bit-no.> of <ead>) <math>\rightarrow</math> C<br/>Transfers the inverse of a specified bit in a general<br/>register or memory operand to the carry flag.</ead></bit-no.> | | | | | The bit number is specified by 3-bit immediate data. | | | BST | В | C → ( <bit-no.> of <ead>) Transfers the carry flag value to a specified bit in a general register or memory operand.</ead></bit-no.> | | | BIST | В | $\neg$ C $\rightarrow$ ( <bit-no.> of <ead>) Transfers the inverse of the carry flag value to a specified bit in a general register or memory operand.</ead></bit-no.> | | | | | The bit number is specified by 3-bit immediate data. | B: Byte | Туре | Instruction | Size* | Function | | | | | | |---------------------|-------------|-------|--------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------|--|--|--| | Branch instructions | Всс | _ | Branches to a specified address if a specified condition is true. The branching conditions are listed below. | | | | | | | | | | Mnemonic | Description | Condition | | | | | | | | BRA(BT) | Always (true) | Always | | | | | | | | BRN(BF) | Never (false) | Never | | | | | | | | BHI | High | C ∨ Z = 0 | | | | | | | | BLS | Low or same | C ∨ Z = 1 | | | | | | | | BCC(BHS) | Carry clear<br>(high or same) | C = 0 | | | | | | | | BCS(BLO) | Carry set (low) | C = 1 | | | | | | | | BNE | Not equal | Z = 0 | | | | | | | | BEQ | Equal | Z = 1 | | | | | | | | BVC | Overflow clear | V = 0 | | | | | | | | BVS | Overflow set | V = 1 | | | | | | | | BPL | Plus | N = 0 | | | | | | | | BMI | Minus | N = 1 | | | | | | | | BGE | Greater or equal | N ⊕ V = 0 | | | | | | | | BLT | Less than | N ⊕ V = 1 | | | | | | | | BGT | Greater than | $Z \vee (N \oplus V) = 0$ | | | | | | | | BLE | Less or equal | $Z \vee (N \oplus V) = 1$ | | | | | | | | | | | | | | | | JMP | _ | Branches unco | onditionally to a specif | ied address. | | | | | | BSR | _ | Branches to a | subroutine at a specif | ied address. | | | | | | JSR | _ | Branches to a subroutine at a specified address. | | | | | | | | RTS | _ | Returns from a | a subroutine | | | | | | Туре | Instruction | Size* | Function | | | | | |----------------------|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | System | TRAPA | _ | Starts trap-instruction exception handling. | | | | | | control instructions | RTE | _ | Returns from an exception-handling routine. | | | | | | | SLEEP | _ | Causes a transition to a power-down state. | | | | | | | LDC | B/W | (EAs) → CCR, (EAs) → EXR Moves the source operand contents or immediate data to CCR or EXR. Although CCR and EXR are 8-bit registers, word-size transfers are performed between them and memory. The upper 8 bits are valid. | | | | | | | STC | B/W | CCR → (EAd), EXR → (EAd) Transfers CCR or EXR contents to a general register or memory. Although CCR and EXR are 8-bit registers, word-size transfers are performed between them and memory. The upper 8 bits are valid. | | | | | | | ANDC | В | CCR $\land$ #IMM $\rightarrow$ CCR, EXR $\land$ #IMM $\rightarrow$ EXR Logically ANDs the CCR or EXR contents with immediate data. | | | | | | | ORC | В | CCR $\vee$ #IMM $\rightarrow$ CCR, EXR $\vee$ #IMM $\rightarrow$ EXR Logically ORs the CCR or EXR contents with immediate data. | | | | | | | XORC | В | CCR $\oplus$ #IMM $\to$ CCR, EXR $\oplus$ #IMM $\to$ EXR Logically exclusive-ORs the CCR or EXR contents with immediate data. | | | | | | | NOP | _ | $PC + 2 \rightarrow PC$ Only increments the program counter. | | | | | B: Byte W: Word | Туре | Instruction | Size* | Function | |---------------------------------------|-------------|-------|--------------------------------------------------------------------------------------------------------------------| | Block data<br>transfer<br>instruction | EEPMOV.B | _ | if R4L $\neq$ 0 then<br>Repeat @ER5+ $\rightarrow$ @ER6+<br>R4L-1 $\rightarrow$ R4L<br>Until R4L = 0<br>else next; | | | EEPMOV.W | _ | if R4 $\neq$ 0 then Repeat @ER5+ $\rightarrow$ @ER6+ R4-1 $\rightarrow$ R4 Until R4 = 0 else next; | | | | | Transfers a data block according to parameters set in general registers R4L or R4, ER5, and ER6. | | | | | R4L or R4: size of block (bytes) ER5: starting source address ER6: starting destination address | | | | | Execution of the next instruction begins as soon as the transfer is completed. | #### 2.6.4 Basic Instruction Formats The CPU instructions consist of 2-byte (1-word) units. An instruction consists of an operation field (op field), a register field (r field), an effective address extension (EA field), and a condition field (cc). Figure 2.12 shows examples of instruction formats. Figure 2.12 Instruction Formats (Examples) ### (1) Operation Field Indicates the function of the instruction, the addressing mode, and the operation to be carried out on the operand. The operation field always includes the first four bits of the instruction. Some instructions have two operation fields. ### (2) Register Field Specifies a general register. Address registers are specified by 3 bits, data registers by 3 bits or 4 bits. Some instructions have two register fields. Some have no register field. #### (3) Effective Address Extension Eight, 16, or 32 bits specifying immediate data, an absolute address, or a displacement. #### (4) Condition Field Specifies the branching condition of Bcc instructions. #### 2.7 **Addressing Modes and Effective Address Calculation** #### 2.7.1 **Addressing Mode** The CPU supports the eight addressing modes listed in table 2.4. Each instruction uses a subset of these addressing modes. Arithmetic and logic instructions can use the register direct and immediate modes. Data transfer instructions can use all addressing modes except program-counter relative and memory indirect. Bit manipulation instructions use register direct, register indirect, or absolute addressing mode to specify an operand, and register direct (BSET, BCLR, BNOT, and BTST instructions) or immediate (3-bit) addressing mode to specify a bit number in the operand. Table 2.4 **Addressing Modes** | No. | Addressing Mode | Symbol | |-----|----------------------------------------------------------------------------|----------------------------| | 1 | Register direct | Rn | | 2 | Register indirect | @ERn | | 3 | Register indirect with displacement | @(d:16,ERn)/@(d:32,ERn) | | 4 | Register indirect with post-increment Register indirect with pre-decrement | @ERn+<br>@–ERn | | 5 | Absolute address | @aa:8/@aa:16/@aa:24/@aa:32 | | 6 | Immediate | #xx:8/#xx:16/#xx:32 | | 7 | Program-counter relative | @(d:8,PC)/@(d:16,PC) | | 8 | Memory indirect | @@aa:8 | ## (1) Register Direct—Rn The register field of the instruction specifies an 8-, 16-, or 32-bit general register containing the operand. R0H to R7H and R0L to R7L can be specified as 8-bit registers. R0 to R7 and E0 to E7 can be specified as 16-bit registers. ER0 to ER7 can be specified as 32-bit registers. #### (2) Register Indirect—@ERn The register field of the instruction code specifies an address register (ERn) which contains the address of the operand on memory. If the address is a program instruction address, the lower 24 bits are valid and the upper 8 bits are all assumed to be 0 (H'00). #### (3) Register Indirect with Displacement—@(d:16, ERn) or @(d:32, ERn) A 16-bit or 32-bit displacement contained in the instruction is added to an address register (ERn) specified by the register field of the instruction, and the sum gives the address of a memory operand. A 16-bit displacement is sign-extended when added. #### (4) Register Indirect with Post-Increment or Pre-Decrement—@ERn+ or @-ERn - Register indirect with post-increment—@ERn+ The register field of the instruction code specifies an address register (ERn) which contains the address of a memory operand. After the operand is accessed, 1, 2, or 4 is added to the address register contents and the sum is stored in the address register. The value added is 1 for byte access, 2 for word transfer instruction, or 4 for longword transfer instruction. For word or longword transfer instruction, the register value should be even. - Register indirect with pre-decrement—@-ERn The value 1, 2, or 4 is subtracted from an address register (ERn) specified by the register field in the instruction code, and the result becomes the address of a memory operand. The result is also stored in the address register. The value subtracted is 1 for byte access, 2 for word transfer instruction, or 4 for longword transfer instruction. For word or longword transfer instruction, the register value should be even. ## (5) Absolute Address—@aa:8, @aa:16, @aa:24, or @aa:32 The instruction code contains the absolute address of a memory operand. The absolute address may be 8 bits long (@aa:8), 16 bits long (@aa:16), 24 bits long (@aa:24), or 32 bits long (@aa:32). To access data, the absolute address should be 8 bits (@aa:8), 16 bits (@aa:16), or 32 bits (@aa:32) long. For an 8-bit absolute address, the upper 24 bits are all assumed to be 1 (H'FFFF). For a 16-bit absolute address the upper 16 bits are a sign extension. A 32-bit absolute address can access the entire address space. A 24-bit absolute address (@aa:24) indicates the address of a program instruction. The upper 8 bits are all assumed to be 0 (H'00). Table 2.5 indicates the accessible absolute address ranges. Table 2.5 Absolute Address Access Ranges | Absolute Address | | Normal Mode | Advanced Mode | | | |-----------------------------|------------------|------------------|-----------------------------------------------|--|--| | Data address | 8 bits (@aa:8) | H'FF00 to H'FFFF | H'FFFF00 to H'FFFFFF | | | | | 16 bits (@aa:16) | H'0000 to H'FFFF | H'000000 to H'007FFF,<br>H'FF8000 to H'FFFFFF | | | | | 32 bits (@aa:32) | | H'000000 to H'FFFFF | | | | Program instruction address | 24 bits (@aa:24) | | | | | #### (6) Immediate—#xx:8, #xx:16, or #xx:32 The instruction contains 8-bit (#xx:8), 16-bit (#xx:16), or 32-bit (#xx:32) immediate data as an operand. The ADDS, SUBS, INC, and DEC instructions contain immediate data implicitly. Some bit manipulation instructions contain 3-bit immediate data in the instruction code, specifying a bit number. The TRAPA instruction contains 2-bit immediate data in its instruction code, specifying a vector address. ### (7) Program-Counter Relative—@(d:8, PC) or @(d:16, PC) This mode is used in the Bcc and BSR instructions. An 8-bit or 16-bit displacement contained in the instruction is sign-extended and added to the 24-bit PC contents to generate a branch address. Only the lower 24 bits of this branch address are valid; the upper 8 bits are all assumed to be 0 (H'00). The PC value to which the displacement is added is the address of the first byte of the next instruction, so the possible branching range is –126 to +128 bytes (–63 to +64 words) or –32766 to +32768 bytes (–16383 to +16384 words) from the branch instruction. The resulting value should be an even number ## (8) Memory Indirect—@@aa:8 This mode can be used by the JMP and JSR instructions. The instruction code contains an 8-bit absolute address specifying a memory operand. This memory operand contains a branch address. The upper bits of the absolute address are all assumed to be 0, so the address range is 0 to 255 (H'0000 to H'00FF in normal mode, H'000000 to H'0000FF in advanced mode). In normal mode the memory operand is a word operand and the branch address is 16 bits long. In advanced mode the memory operand is a longword operand, the first byte of which is assumed to be all 0 (H'00). Note that the first part of the address range is also the exception vector area. For further details, refer to section 4, Exception Handling. Figure 2.13 Branch Address Specification in Memory Indirect Mode If an odd address is specified in word or longword memory access, or as a branch address, the least significant bit is regarded as 0, causing data to be accessed or instruction code to be fetched at the address preceding the specified address. (For further information, see section 2.5.2, Memory Data Formats.) #### 2.7.2 Effective Address Calculation Table 2.6 indicates how effective addresses are calculated in each addressing mode. In normal mode the upper 8 bits of the effective address are ignored in order to generate a 16-bit address. **Table 2.6 Effective Address Calculation** ## 2.8 Processing States #### 2.8.1 Overview The CPU has five main processing states: the reset state, exception handling state, program execution state, bus-released state, and power-down state. Figure 2.14 shows a diagram of the processing states. Figure 2.15 indicates the state transitions. Figure 2.14 Processing States Figure 2.15 State Transitions #### 2.8.2 Reset State When the $\overline{RES}$ input goes low all current processing stops and the CPU enters the reset state. The CPU enters the power-on reset state when the NMI pin is high, or the manual reset state when the NMI pin is low. All interrupts are masked in the reset state. Reset exception handling starts when the $\overline{RES}$ signal changes from low to high. The reset state can also be entered by a watchdog timer overflow. For details, refer to section 12, Watchdog Timer (WDT). #### 2.8.3 Exception-Handling State The exception-handling state is a transient state that occurs when the CPU alters the normal processing flow due to a reset, interrupt, or trap instruction. The CPU fetches a start address (vector) from the exception vector table and branches to that address. ### (1) Types of Exception Handling and Their Priority Exception handling is performed for traces, resets, interrupts, and trap instructions. Table 2.7 indicates the types of exception handling and their priority. Trap instruction exception handling is always accepted, in the program execution state. Exception handling and the stack structure depend on the interrupt control mode set in SYSCR. **Table 2.7** Exception Handling Types and Priority | Priority | Type of Exception | <b>Detection Timing</b> | Start of Exception Handling | | |----------|-------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--| | High | Reset | Synchronized with clock | Exception handling starts immediately after a low-to-high transition at the RES pin, or when the watchdog timer overflows. | | | | Trace | End of instruction<br>execution or end of<br>exception-handling<br>sequence*1 | When the trace (T) bit is set to 1, the trace starts at the end of the current instruction or current exception-handling sequence | | | | Interrupt | End of instruction<br>execution or end of<br>exception-handling<br>sequence*2 | When an interrupt is requested, exception handling starts at the end of the current instruction or current exception-handling sequence | | | Low | Trap instruction | When TRAPA instruction is executed | Exception handling starts when a trap (TRAPA) instruction is executed*3 | | Notes: 1. Traces are enabled only in interrupt control mode 2. Trace exception-handling is not executed at the end of the RTE instruction. - 2. Interrupts are not detected at the end of the ANDC, ORC, XORC, and LDC instructions, or immediately after reset exception handling. - 3. Trap instruction exception handling is always accepted, in the program execution state. #### (2) Reset Exception Handling After the RES pin has gone low and the reset state has been entered, when RES goes high again, reset exception handling starts. The CPU enters the power-on reset state when the NMI pin is high, or the manual reset state when the NMI pin is low. When reset exception handling starts the CPU fetches a start address (vector) from the exception vector table and starts program execution from that address. All interrupts, including NMI, are disabled during reset exception handling and after it ends. #### (3) Traces Traces are enabled only in interrupt control mode 2. Trace mode is entered when the T bit of EXR is set to 1. When trace mode is established, trace exception handling starts at the end of each instruction. At the end of a trace exception-handling sequence, the T bit of EXR is cleared to 0 and trace mode is cleared. Interrupt masks are not affected. The T bit saved on the stack retains its value of 1, and when the RTE instruction is executed to return from the trace exception-handling routine, trace mode is entered again. Trace exception-handling is not executed at the end of the RTE instruction. Trace mode is not entered in interrupt control mode 0, regardless of the state of the T bit. ## (4) Interrupt Exception Handling and Trap Instruction Exception Handling When interrupt or trap-instruction exception handling begins, the CPU references the stack pointer (ER7) and pushes the program counter and other control registers onto the stack. Next, the CPU alters the settings of the interrupt mask bits in the control registers. Then the CPU fetches a start address (vector) from the exception vector table and program execution starts from that start address. Figure 2.16 shows the stack after exception handling ends. Figure 2.16 Stack Structure after Exception Handling (Examples) # 2.8.4 Program Execution State In this state the CPU executes program instructions in sequence. #### 2.8.5 Bus-Released State This is a state in which the bus has been released in response to a bus request from a bus master other than the CPU. While the bus is released, the CPU halts. There is one other bus master in addition to the CPU: the data transfer controller (DTC). For further details, refer to section 6, Bus Controller. #### 2.8.6 Power-Down State The power-down state includes both modes in which the CPU stops operating and modes in which the CPU does not stop. There are three modes in which the CPU stops operating: sleep mode, software standby mode, and hardware standby mode. There are also two other power-down modes: medium-speed mode, and module stop mode. In medium-speed mode the CPU and other bus masters operate on a medium-speed clock. Module stop mode permits halting of the operation of individual modules, other than the CPU. For details, refer to section 20, Power-Down Modes. #### (1) Sleep Mode A transition to sleep mode is made if the SLEEP instruction is executed while the software standby bit (SSBY) in the standby control register (SBYCR) is cleared to 0. In sleep mode, CPU operations stop immediately after execution of the SLEEP instruction. The contents of CPU registers are retained. ## (2) Software Standby Mode A transition to software standby mode is made if the SLEEP instruction is executed while the SSBY bit in SBYCR is set to 1. In software standby mode, the CPU and clock halt and all MCU operations stop. As long as a specified voltage is supplied, the contents of CPU registers and on-chip RAM are retained. The I/O ports also remain in their existing states. # (3) Hardware Standby Mode A transition to hardware standby mode is made when the $\overline{STBY}$ pin goes low. In hardware standby mode, the CPU and clock halt and all MCU operations stop. The on-chip supporting modules are reset, but as long as a specified voltage is supplied, on-chip RAM contents are retained. ## 2.9 Basic Timing #### 2.9.1 Overview The CPU is driven by a system clock, denoted by the symbol $\phi$ . The period from one rising edge of $\phi$ to the next is referred to as a "state." The memory cycle or bus cycle consists of one, two, or three states. Different methods are used to access on-chip memory, on-chip supporting modules, and the external address space. ### 2.9.2 On-Chip Memory (ROM, RAM) On-chip memory is accessed in one state. The data bus is 16 bits wide, permitting both byte and word transfer instruction. Figure 2.17 shows the on-chip memory access cycle. Figure 2.18 shows the pin states. Figure 2.17 On-Chip Memory Access Cycle Figure 2.18 Pin States during On-Chip Memory Access ### 2.9.3 On-Chip Supporting Module Access Timing The on-chip supporting modules are accessed in two states. The data bus is either 8 bits or 16 bits wide, depending on the particular internal I/O register being accessed. Figure 2.19 shows the access timing for the on-chip supporting modules. Figure 2.20 shows the pin states. Figure 2.19 On-Chip Supporting Module Access Cycle Figure 2.20 Pin States during On-Chip Supporting Module Access # 2.9.4 External Address Space Access Timing The external address space is accessed with an 8-bit or 16-bit data bus width in a two-state or three-state bus cycle. In three-state access, wait states can be inserted. For further details, refer to section 6, Bus Controller. # Section 3 MCU Operating Modes ### 3.1 Overview #### 3.1.1 H8S/2350 Operating Mode Selection The H8S/2350 has three operating modes (modes 1, 4, and 5). These modes are determined by the mode pin ( $MD_2$ to $MD_0$ ) settings. The CPU operating mode and initial bus width can be selected as shown in table 3.1. Table 3.1 lists the MCU operating modes. Table 3.1 MCU Operating Mode Selection (H8S/2350) | MCU | | | | CPU | | | External Data Bus | | |-------------------|--------|-----------------|--------|-------------------|-------------------------------------|----------------|-------------------|---------------| | Operating<br>Mode | $MD_2$ | MD <sub>1</sub> | $MD_0$ | Operating<br>Mode | Description | On-Chip<br>ROM | Initial<br>Width | Max.<br>Width | | 0 | 0 | 0 | 0 | _ | _ | _ | _ | | | 1 | _ | | 1 | Normal | On-chip ROM disabled, expanded mode | Disabled | 8 bits | 16 bits | | 2 | _ | 1 | 0 | _ | _ | | _ | _ | | 3 | _ | | 1 | <del>_</del> | | | | | | 4 | 1 | 0 | 0 | Advanced | On-chip ROM | Disabled | 16 bits | 16 bits | | 5 | _ | | 1 | _ | disabled, expanded mode | | 8 bits | 16 bits | | 6 | _ | 1 | 0 | _ | _ | _ | _ | _ | | 7 | _ | | 1 | = | | | | | The CPU's architecture allows for 4 Gbytes of address space, but the H8S/2350 actually accesses a maximum of 16 Mbytes. Modes 1, 4, and 5 are externally expanded modes that allow access to external memory and peripheral devices. The external expansion modes allow switching between 8-bit and 16-bit bus modes. After program execution starts, an 8-bit or 16-bit address space can be set for each area, depending on the bus controller setting. If 16-bit access is selected for any one area, 16-bit bus mode is set; if 8-bit access is selected for all areas, 8-bit bus mode is set. Note that the functions of each pin depend on the operating mode. The H8S/2350 can be used only in modes 1, 4, and 5. This means that the mode pins must be set to select one of these modes. Do not change the inputs at the mode pins during operation. ## 3.1.2 H8S/2351 Operating Mode Selection The H8S/2351 has seven operating modes (modes 1 to 7). These modes enable selection of the CPU operating mode, enabling/disabling of on-chip ROM, and the initial bus width setting, by setting the mode pins (MD<sub>2</sub> to MD<sub>0</sub>). Table 3.2 lists the MCU operating modes. **Table 3.2** MCU Operating Mode Selection (H8S/2351) | MCU | | | | CPU | | | External | Data Bus | |-------------------|--------|-----------------|--------|-------------------|-------------------------------------|----------------|------------------|---------------| | Operating<br>Mode | $MD_2$ | MD <sub>1</sub> | $MD_0$ | Operating<br>Mode | Description | On-Chip<br>ROM | Initial<br>Width | Max.<br>Width | | 0 | 0 | 0 | 0 | _ | _ | _ | _ | _ | | 1 | _ | | 1 | Normal | On-chip ROM disabled, expanded mode | Disabled | 8 bits | 16 bits | | 2 | _ | 1 | 0 | _ | On-chip ROM enabled, expanded mode | Enabled | 8 bits | 16 bits | | 3 | _ | | 1 | <del>-</del> | Single-chip mode | <del>_</del> | _ | _ | | 4 | 1 | 0 | 0 | Advanced | On-chip ROM | Disabled | 16 bits | 16 bits | | 5 | _ | | 1 | _ | disabled, expanded mode | | 8 bits | 16 bits | | 6 | _ | 1 | 0 | _ | On-chip ROM enabled, expanded mode | Enabled | 8 bits | 16 bits | | 7 | _ | | 1 | _ | Single-chip mode | _ | _ | _ | The CPU's architecture allows for 4 Gbytes of address space, but the H8S/2351 actually accesses a maximum of 16 Mbytes. Modes 1, 2, and 4 to 6 are externally expanded modes that allow access to external memory and peripheral devices. The external expansion modes allow switching between 8-bit and 16-bit bus modes. After program execution starts, an 8-bit or 16-bit address space can be set for each area, depending on the bus controller setting. If 16-bit access is selected for any one area, 16-bit bus mode is set; if 8-bit access is selected for all areas, 8-bit bus mode is set. Note that the functions of each pin depend on the operating mode. The H8S/2351 can be used only in modes 1 to 7. This means that the mode pins must be set to select one of these modes. Do not change the inputs at the mode pins during operation. #### **Register Configuration** 3.1.3 The H8S/2350 Group has a mode control register (MDCR) that indicates the inputs at the mode pins (MD<sub>2</sub> to MD<sub>0</sub>), and a system control register (SYSCR) that controls the operation of the H8S/2350 Group. Table 3.3 summarizes these registers. Table 3.3 **MCU Registers** | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------|--------------|-----|---------------|----------| | Mode control register | MDCR | R | Undefined | H'FF3B | | System control register | SYSCR | R/W | H'01 | H'FF39 | Note: Lower 16 bits of the address. ## 3.2 Register Descriptions #### 3.2.1 Mode Control Register (MDCR) | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|------|------|------| | | _ | _ | _ | _ | _ | MDS2 | MDS1 | MDS0 | | Initial value: | 1 | 0 | 0 | 0 | 0 | * | * | * | | R/W : | _ | _ | _ | _ | _ | R | R | R | Note: \* Determined by pins MD<sub>2</sub> to MD<sub>0</sub>. MDCR is an 8-bit read-only register that indicates the current operating mode of the H8S/2350 Group. Bit 7—Reserved: Read-only bit, always read as 1. Bits 6 to 3—Reserved: Read-only bits, always read as 0. Bits 2 to 0—Mode Select 2 to 0 (MDS2 to MDS0): These bits indicate the input levels at pins $MD_2$ to $MD_0$ (the current operating mode). Bits MDS2 to MDS0 correspond to $MD_2$ to $MD_0$ . MDS2 to MDS0 are read-only bits, they cannot be written to. The mode pin ( $MD_2$ to $MD_0$ ) input levels are latched into these bits when MDCR is read. These latches are canceled by a power-on reset, but are retained after a manual reset. ## 3.2.2 System Control Register (SYSCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------|-----|---|-------|-------|-------|---|-----|------| | | | _ | _ | INTM1 | INTM0 | NMIEG | _ | _ | RAME | | Initial va | lue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W | : | R/W | _ | R/W | R/W | R/W | _ | R/W | R/W | **Bit 7—Reserved:** Only 0 should be written to this bit. **Bit 6—Reserved:** Read-only bit, always read as 0. Bits 5 and 4—Interrupt Control Mode 1 and 0 (INTM1, INTM0): These bits select the control mode of the interrupt controller. For details of the interrupt control modes, see section 5.4.1, Interrupt Control Modes and Interrupt Operation. | Bit 5<br>INTM1 | Bit 4<br>INTM0 | Interrupt Control<br>Mode | Description | | |----------------|----------------|---------------------------|----------------------------------------|-----------------| | 0 | 0 | 0 | Control of interrupts by I bit | (Initial value) | | | 1 | _ | Setting prohibited | | | 1 | 0 | 2 | Control of interrupts by I2 to I0 bits | and IPR | | | 1 | _ | Setting prohibited | | Bit 3—NMI Edge Select (NMIEG): Selects the valid edge of the NMI interrupt input. | Bit 3<br>NMIEG | Description | | |----------------|------------------------------------------------------------|-----------------| | 0 | An interrupt is requested at the falling edge of NMI input | (Initial value) | | 1 | An interrupt is requested at the rising edge of NMI input | | Bit 2—Reserved: Read-only bit, always read as 0. Bit 1—Reserved: Only 0 should be written to this bit. Bit 0—RAM Enable (RAME): Enables or disables the on-chip RAM. The RAME bit is initialized when the reset status is released. It is not initialized in software standby mode. | Bit 0<br>RAME | Description | | |---------------|-------------------------|-----------------| | 0 | On-chip RAM is disabled | | | 1 | On-chip RAM is enabled | (Initial value) | ## 3.3 Operating Mode Descriptions ### 3.3.1 Mode 1 The CPU can access a 64-kbyte address space in normal mode. The on-chip ROM is disabled, and 8-bit bus mode is set, immediately after a reset. Ports B and C function as an address bus, port D functions as a data bus, and part of port F carries bus control signals. However, note that if 16-bit access is designated by the bus controller, the bus mode switches to 16 bits and port E becomes a data bus. ### 3.3.2 Mode 2 (H8S/2351 Only) The CPU can access a 64-kbyte address space in normal mode. The on-chip ROM is enabled, and 8-bit bus mode is set. immediately after a reset. Ports B and C function as input ports immediately after a reset. They can each be set to output addresses by setting the corresponding bits in the data direction register (DDR) to 1. Port D functions as a data bus, and part of port F carries bus control signals. However, note that if 16-bit access is designated by the bus controller, the bus mode switches to 16 bits and port E becomes a data bus. The amount of on-chip ROM that can be used is limited to 56 kbytes. ## 3.3.3 Mode 3 (H8S/2351 Only) The CPU can access a 64-kbyte address space in normal mode. The on-chip ROM is enabled, but external addresses cannot be accessed. All I/O ports are available for use as input-output ports. The amount of on-chip ROM that can be used is limited to 56 kbytes. ### 3.3.4 Mode 4 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is disabled. Ports A, B and C function as an address bus, ports D and E function as a data bus, and part of port F carries bus control signals. The initial bus mode after a reset is 16 bits, with 16-bit access to all areas. However, note that if 8-bit access is designated by the bus controller for all areas, the bus mode switches to 8 bits. ### 3.3.5 Mode 5 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is disabled. Ports A, B and C function as an address bus, port D function as a data bus, and part of port F carries bus control signals. The initial bus mode after a reset is 8 bits, with 8-bit access to all areas. However, note that if at least one area is designated for 16-bit access by the bus controller, the bus mode switches to 16 bits and port E becomes a data bus. ## 3.3.6 Mode 6 (H8S/2351 Only) The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is enabled. Ports A, B and C function as input ports immediately after a reset. They can each be set to output addresses by setting the corresponding bits in the data direction register (DDR) to 1. Port D functions as a data bus, and part of port F carries bus control signals. The initial bus mode after a reset is 8 bits, with 8-bit access to all areas. However, note that if at least one area is designated for 16 bit access by the bus controller, the bus mode switches to 16 bits and port E becomes a data bus. ## 3.3.7 Mode 7 (H8S/2351 Only) The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is enabled, but external addresses cannot be accessed. All I/O ports are available for use as input-output ports. #### Pin Functions in Each Operating Mode 3.4 The pin functions of ports A to F vary depending on the operating mode. Table 3.4 shows their functions in each operating mode. Table 3.4 Pin Functions in Each Mode | Port | | Mode 1 | Mode 2*2 | Mode 3*2 | Mode 4 | Mode 5 | Mode 6*2 | Mode 7*2 | |--------|------------------------------------|-------------|----------|----------|--------|--------|-------------|----------| | Port A | PA <sub>7</sub> to PA <sub>5</sub> | Р | Р | Р | P*1/A | P*1/A | P*1/A | Р | | | PA <sub>4</sub> to PA <sub>0</sub> | <del></del> | | | A | Α | <del></del> | | | Port B | | Α | P*1/A | Р | Α | Α | P*1/A | Р | | Port C | | Α | P*1/A | Р | Α | Α | P*1/A | Р | | Port D | | D | D | Р | D | D | D | Р | | Port E | | P*1/D | P*1/D | Р | P/D*1 | P*1/D | P*1/D | Р | | Port F | PF <sub>7</sub> | P/C*1 | P/C*1 | P*1/C | P/C*1 | P/C*1 | P/C*1 | P*1/C | | | PF <sub>6</sub> to PF <sub>3</sub> | С | С | Р | С | С | С | Р | | | PF <sub>2</sub> to PF <sub>0</sub> | P*1/C | P*1/C | _ | P*1/C | P*1/C | P*1/C | _ | Legend: P: I/O port A: Address bus output D: Data bus I/O C: Control signals, clock I/O Notes: 1. After reset 2. Only applies to the H8S/2351. #### 3.5 **Memory Map in Each Operating Mode** Figure 3.1 shows a memory map for each of the operating modes. The address space is 64 kbytes in modes 1 to 3 (normal modes), and 16 Mbytes in modes 4 to 7 (advanced modes). The H8S/2351's on-chip ROM contains 64 kbytes, but only 56 kbytes are available in modes 2 and 3 (normal modes). The address space is divided into eight areas for modes 4 to 7. For details, see section 6, Bus Controller. Figure 3.1 Memory Map in Each Operating Mode Figure 3.1 Memory Map in Each Operating Mode (cont) # Section 4 Exception Handling ### 4.1 Overview ## 4.1.1 Exception Handling Types and Priority As table 4.1 indicates, exception handling may be caused by a reset, trap instruction, or interrupt. Exception handling is prioritized as shown in table 4.1. If two or more exceptions occur simultaneously, they are accepted and processed in order of priority. Trap instruction exceptions are accepted at all times, in the program execution state. Exception handling sources, the stack structure, and the operation of the CPU vary depending on the interrupt control mode set by the INTM0 and INTM1 bits of SYSCR. **Table 4.1** Exception Types and Priority | Priority | Exception Type | Start of Exception Handling | |----------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | High | Reset | Starts immediately after a low-to-high transition at the RES pin, or when the watchdog timer overflows. The CPU enters the power-on reset state when the NMI pin is high, or the manual reset state when the NMI pin is low. | | | Trace*1 | Starts when execution of the current instruction or exception handling ends, if the trace (T) bit is set to 1 | | | Interrupt | Starts when execution of the current instruction or exception handling ends, if an interrupt request has been issued*2 | | Low | Trap instruction (TRAPA)*3 | Started by execution of a trap instruction (TRAPA) | - Notes: 1. Traces are enabled only in interrupt control mode 2. Trace exception handling is not executed after execution of an RTE instruction. - 2. Interrupt detection is not performed on completion of ANDC, ORC, XORC, or LDC instruction execution, or on completion of reset exception handling. - 3. Trap instruction exception handling requests are accepted at all times in program execution state. ### 4.1.2 Exception Handling Operation Exceptions originate from various sources. Trap instructions and interrupts are handled as follows: - 1. The program counter (PC), condition code register (CCR), and extended register (EXR) are pushed onto the stack. - 2. The interrupt mask bits are updated. The T bit is cleared to 0. - 3. A vector address corresponding to the exception source is generated, and program execution starts from that address. For a reset exception, steps 2 and 3 above are carried out. ### 4.1.3 Exception Vector Table The exception sources are classified as shown in figure 4.1. Different vector addresses are assigned to different exception sources. Table 4.2 lists the exception sources and their vector addresses. Figure 4.1 Exception Sources In modes 6 and 7 in the H8S/2351, the on-chip ROM available for use after a power-on reset is the 64-kbyte area comprising addresses H'000000 to H'00FFFF. Care is required when setting vector addresses. **Table 4.2** Exception Vector Table Vector Address\*1 | | <b>Vector Number</b> | Normal Mode | Advanced Mode | |---------|----------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | 0 | H'0000 to H'0001 | H'0000 to H'0003 | | | 1 | H'0002 to H'0003 | H'0004 to H'0007 | | use | 2 | H'0004 to H'0006 | H'0008 to H'000B | | | 3 | H'0006 to H'0007 | H'000C to H'000F | | | 4 | H'0008 to H'0009 | H'0010 to H'0013 | | Trace | | H'000A to H'000B | H'0014 to H'0017 | | use | 6 | H'000C to H'000D | H'0018 to H'001B | | NMI | 7 | H'000E to H'000F | H'001C to H'001F | | ources) | 8 | H'0010 to H'0011 | H'0020 to H'0023 | | | 9 | H'0012 to H'0013 | H'0024 to H'0027 | | | 10 | H'0014 to H'0015 | H'0028 to H'002B | | | 11 | H'0016 to H'0017 | H'002C to H'002F | | use | 12 | H'0018 to H'0019 | H'0030 to H'0033 | | | 13 | H'001A to H'001B | H'0034 to H'0037 | | | 14 | H'001C to H'001D | H'0038 to H'003B | | | 15 | H'001E to H'001F | H'003C to H'003F | | IRQ0 | 16 | H'0020 to H'0021 | H'0040 to H'0043 | | IRQ1 | 17 | H'0022 to H'0023 | H'0044 to H'0047 | | IRQ2 | 18 | H'0024 to H'0025 | H'0048 to H'004B | | IRQ3 | 19 | H'0026 to H'0027 | H'004C to H'004F | | IRQ4 | 20 | H'0028 to H'0029 | H'0050 to H'0053 | | IRQ5 | 21 | H'002A to H'002B | H'0054 to H'0057 | | IRQ6 | 22 | H'002C to H'002D | H'0058 to H'005B | | IRQ7 | 23 | H'002E to H'002F | H'005C to H'005F | | | 24 | H'0030 to H'0031 | H'0060 to H'0063 | | | 91 | H'00B6 to H'00B7 | H'016C to H'016F | | | use NMI Durces) use IRQ0 IRQ1 IRQ2 IRQ3 IRQ4 IRQ5 IRQ6 | 1 use 2 3 4 5 5 use 6 NMI 7 5 10 10 11 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 1 H'0002 to H'0003 use 2 H'0004 to H'0006 3 H'0006 to H'0007 4 H'0008 to H'0009 5 H'000A to H'000B use 6 H'000C to H'000D NMI 7 H'000E to H'000F surces) 8 H'0010 to H'0011 9 H'0012 to H'0013 10 H'0014 to H'0015 11 H'0016 to H'0017 use 12 H'0018 to H'0019 13 H'001A to H'001B 14 H'001C to H'001B 14 H'001C to H'001B IRQ0 16 H'0020 to H'0021 IRQ1 17 H'0022 to H'0023 IRQ2 18 H'0024 to H'0025 IRQ3 19 H'0026 to H'0027 IRQ4 20 H'0028 to H'0029 IRQ5 21 H'002A to H'002B IRQ6 22 H'002C to H'002D IRQ7 23 H'002E to H'002F 24 H'0030 to H'0031 | Notes: 1. Lower 16 bits of the address. 2. For details of internal interrupt vectors, see section 5.3.3, Interrupt Exception Handling Vector Table. ### 4.2 Reset ### 4.2.1 Overview A reset has the highest exception priority. When the RES pin goes low, all processing halts and the H8S/2350 Group enters the reset state. A reset initializes the internal state of the CPU and the registers of on-chip supporting modules. Immediately after a reset, interrupt control mode 0 is set. Reset exception handling begins when the $\overline{RES}$ pin changes from low to high. The level of the NMI pin at reset determines whether the type of reset is a power-on reset or a manual reset. The H8S/2350 Group can also be reset by overflow of the watchdog timer. For details see section 12, Watchdog Timer (WDT). ### 4.2.2 Reset Types A reset can be of either of two types: a power-on reset or a manual reset. Reset types are shown in table 4.3. A power-on reset should be used when powering on. The internal state of the CPU is initialized by either type of reset. A power-on reset also initializes all the registers in the on-chip supporting modules, while a manual reset initializes all the registers in the on-chip supporting modules except for the bus controller and I/O ports, which retain their previous states. With a manual reset, since the on-chip supporting modules are initialized, ports used as on-chip supporting module I/O pins are switched to I/O ports controlled by DDR and DR. **Table 4.3** Reset Types | | | t Transition<br>onditions | Internal State | | | | |----------------|------|---------------------------|----------------|------------------------------------------------------|--|--| | Туре | NMI | RES | CPU | On-Chip Supporting Modules | | | | Power-on reset | High | Low | Initialized | Initialized | | | | Manual reset | Low | Low | Initialized | Initialized, except for bus controller and I/O ports | | | A reset caused by the watchdog timer can also be of either of two types: a power-on reset or a manual reset. Rev. 3.00 Sep 15, 2006 page 82 of 988 REJ09B0330-0300 ### 4.2.3 Reset Sequence The H8S/2350 Group enters the reset state when the $\overline{RES}$ pin goes low. To ensure that the H8S/2350 Group is reset, hold the $\overline{RES}$ pin low for at least 20 ms at power-up. To reset the H8S/2350 Group during operation, hold the $\overline{RES}$ pin low for at least 20 states. When the $\overline{RES}$ pin goes high after being held low for the necessary time, the H8S/2350 Group starts reset exception handling as follows: - 1. The internal state of the CPU and the registers of the on-chip supporting modules are initialized, the T bit is cleared to 0 in EXR, and the I bit is set to 1 in EXR and CCR. - 2. The reset exception handling vector address is read and transferred to the PC, and program execution starts from the address indicated by the PC. Figures 4.2 and 4.3 show examples of the reset sequence. Figure 4.2 Reset Sequence (Modes 2 and 3) Figure 4.3 Reset Sequence (Mode 4) ## 4.2.4 Interrupts after Reset If an interrupt is accepted after a reset but before the stack pointer (SP) is initialized, the PC and CCR will not be saved correctly, leading to a program crash. To prevent this, all interrupt requests, including NMI, are disabled immediately after a reset. Since the first instruction of a program is always executed immediately after the reset state ends, make sure that this instruction initializes the stack pointer (example: MOV.L #xx:32, SP). ## 4.2.5 State of On-Chip Supporting Modules after Reset Release After reset release, MSTPCR is initialized to H'3FFF and all modules except the DMAC and DTC enter module stop mode. Consequently, on-chip supporting module registers cannot be read or written to. Register reading and writing is enabled when module stop mode is exited. #### 4.3 **Traces** Traces are enabled in interrupt control mode 2. Trace mode is not activated in interrupt control mode 0, irrespective of the state of the T bit. For details of interrupt control modes, see section 5. Interrupt Controller. If the T bit in EXR is set to 1, trace mode is activated. In trace mode, a trace exception occurs on completion of each instruction. Trace mode is canceled by clearing the T bit in EXR to 0. It is not affected by interrupt masking. Table 4.4 shows the state of CCR and EXR after execution of trace exception handling. Interrupts are accepted even within the trace exception handling routine. The T bit saved on the stack retains its value of 1, and when control is returned from the trace exception handling routine by the RTE instruction, trace mode resumes. Trace exception handling is not carried out after execution of the RTE instruction. Table 4.4 Status of CCR and EXR after Trace Exception Handling | Interrupt Control Mode | C | CR | E | (R | | | |------------------------|------------------------------------------|----|----------|----|--|--| | interrupt control mode | I | UI | I2 to I0 | Т | | | | 0 | Trace exception handling cannot be used. | | | | | | | 2 | 1 | _ | _ | 0 | | | ### Legend: 1: Set to 1 0: Cleared to 0 —: Retains value prior to execution. ## 4.4 Interrupts Interrupt exception handling can be requested by nine external sources (NMI, IRQ7 to IRQ0) and 42 internal sources in the on-chip supporting modules. Figure 4.4 classifies the interrupt sources and the number of interrupts of each type. The on-chip supporting modules that can request interrupts include the watchdog timer (WDT), refresh timer, 16-bit timer-pulse unit (TPU), serial communication interface (SCI), data transfer controller (DTC), DMA controller (DMAC), and A/D converter. Each interrupt source has a separate vector address. NMI is the highest-priority interrupt. Interrupts are controlled by the interrupt controller. The interrupt controller has two interrupt control modes and can assign interrupts other than NMI to eight priority/mask levels to enable multiplexed interrupt control. For details of interrupts, see section 5, Interrupt Controller. Figure 4.4 Interrupt Sources and Number of Interrupts #### 4.5 **Trap Instruction** Trap instruction exception handling starts when a TRAPA instruction is executed. Trap instruction exception handling can be executed at all times in the program execution state. The TRAPA instruction fetches a start address from a vector table entry corresponding to a vector number from 0 to 3, as specified in the instruction code. Table 4.5 shows the status of CCR and EXR after execution of trap instruction exception handling. Status of CCR and EXR after Trap Instruction Exception Handling Table 4.5 | Interrupt Control Mode | C | CR | EXR | | | |------------------------|---|----|----------|---|--| | interrupt Control Mode | I | UI | 12 to 10 | Т | | | 0 | 1 | _ | _ | _ | | | 2 | 1 | _ | _ | 0 | | ### Legend: 1: Set to 1 0: Cleared to 0 —: Retains value prior to execution. ## 4.6 Stack Status after Exception Handling Figure 4.5 shows the stack after completion of trap instruction exception handling and interrupt exception handling. Figure 4.5 (1) Stack Status after Exception Handling (Normal Modes) Figure 4.5 (2) Stack Status after Exception Handling (Advanced Modes) ### 4.7 Notes on Use of the Stack When accessing word data or longword data, the H8S/2350 Group assumes that the lowest address bit is 0. The stack should always be accessed by word transfer instruction or longword transfer instruction, and the value of the stack pointer (SP, ER7) should always be kept even. Use the following instructions to save registers: ``` PUSH.W Rn (or MOV.W Rn, @-SP) PUSH.L ERn (or MOV.L ERn, @-SP) ``` Use the following instructions to restore registers: ``` POP.W Rn (or MOV.W @SP+, Rn) POP.L ERn (or MOV.L @SP+, ERn) ``` Setting SP to an odd value may lead to a malfunction. Figure 4.6 shows an example of what happens when the SP value is odd. Figure 4.6 Operation when SP Value is Odd # Section 5 Interrupt Controller #### 5.1 Overview #### 5.1.1 Features The H8S/2350 Group controls interrupts by means of an interrupt controller. The interrupt controller has the following features: - Two interrupt control modes - Any of two interrupt control modes can be set by means of the INTM1 and INTM0 bits in the system control register (SYSCR). - Priorities settable with IPR - An interrupt priority register (IPR) is provided for setting interrupt priorities. Eight priority levels can be set for each module for all interrupts except NMI. - NMI is assigned the highest priority level of 8, and can be accepted at all times. - Independent vector addresses - All interrupt sources are assigned independent vector addresses, making it unnecessary for the source to be identified in the interrupt handling routine. - Nine external interrupts - NMI is the highest-priority interrupt, and is accepted at all times. Rising edge or falling edge can be selected for NMI. - Falling edge, rising edge, or both edge detection, or level sensing, can be selected for IRQ7 to IRQ0. - DTC and DMAC control - DTC and DMAC activation is performed by means of interrupts. ## 5.1.2 Block Diagram A block diagram of the interrupt controller is shown in figure 5.1. Figure 5.1 Block Diagram of Interrupt Controller ## 5.1.3 Pin Configuration Table 5.1 summarizes the pins of the interrupt controller. **Table 5.1** Interrupt Controller Pins | Name | Symbol | I/O | Function | |------------------------------------|--------------|-------|-------------------------------------------------------------------------------------------------| | Nonmaskable interrupt | NMI | Input | Nonmaskable external interrupt; rising or falling edge can be selected | | External interrupt requests 7 to 0 | IRQ7 to IRQ0 | Input | Maskable external interrupts; rising, falling, or both edges, or level sensing, can be selected | ## 5.1.4 Register Configuration Table 5.2 summarizes the registers of the interrupt controller. **Table 5.2** Interrupt Controller Registers | Name | Abbreviation | R/W | Initial Value | Address*1 | |-------------------------------|--------------|---------|---------------|-----------| | System control register | SYSCR | R/W | H'01 | H'FF39 | | IRQ sense control register H | ISCRH | R/W | H'00 | H'FF2C | | IRQ sense control register L | ISCRL | R/W | H'00 | H'FF2D | | IRQ enable register | IER | R/W | H'00 | H'FF2E | | IRQ status register | ISR | R/(W)*2 | H'00 | H'FF2F | | Interrupt priority register A | IPRA | R/W | H'77 | H'FEC4 | | Interrupt priority register B | IPRB | R/W | H'77 | H'FEC5 | | Interrupt priority register C | IPRC | R/W | H'77 | H'FEC6 | | Interrupt priority register D | IPRD | R/W | H'77 | H'FEC7 | | Interrupt priority register E | IPRE | R/W | H'77 | H'FEC8 | | Interrupt priority register F | IPRF | R/W | H'77 | H'FEC9 | | Interrupt priority register G | IPRG | R/W | H'77 | H'FECA | | Interrupt priority register H | IPRH | R/W | H'77 | H'FECB | | Interrupt priority register I | IPRI | R/W | H'77 | H'FECC | | Interrupt priority register J | IPRJ | R/W | H'77 | H'FECD | | Interrupt priority register K | IPRK | R/W | H'77 | H'FECE | Notes: 1. Lower 16 bits of the address. 2. Can only be written with 0 for flag clearing. ## 5.2 Register Descriptions ### 5.2.1 System Control Register (SYSCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|---|-------|-------|-------|---|-----|------| | | | _ | _ | INTM1 | INTM0 | NMIEG | _ | _ | RAME | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W | : | R/W | _ | R/W | R/W | R/W | _ | R/W | R/W | SYSCR is an 8-bit readable/writable register that selects the interrupt control mode, and the detected edge for NMI. Only bits 5 to 3 are described here; for details of the other bits, see section 3.2.2, System Control Register (SYSCR). SYSCR is initialized to H'01 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 5 and 4—Interrupt Control Mode 1 and 0 (INTM1, INTM0): These bits select one of two interrupt control modes for the interrupt controller. | Bit 5<br>INTM1 | Bit 4<br>INTM0 | Interrupt<br>Control Mode | Description | |----------------|----------------|---------------------------|-----------------------------------------------------| | 0 | 0 | 0 | Interrupts are controlled by I bit (Initial value | | | 1 | _ | Setting prohibited | | 1 | 0 | 2 | Interrupts are controlled by bits I2 to I0, and IPR | | | 1 | _ | Setting prohibited | Bit 3—NMI Edge Select (NMIEG): Selects the input edge for the NMI pin. | Bit 3<br>NMIEG | Description | | |----------------|----------------------------------------------------------|-----------------| | 0 | Interrupt request generated at falling edge of NMI input | (Initial value) | | 1 | Interrupt request generated at rising edge of NMI input | | ### 5.2.2 Interrupt Priority Registers A to K (IPRA to IPRK) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|---|------|------|------|---|------|------|------| | | | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | Initial va | ilue : | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | R/W | : | _ | R/W | R/W | R/W | _ | R/W | R/W | R/W | The IPR registers are eleven 8-bit readable/writable registers that set priorities (levels 7 to 0) for interrupts other than NMI. The correspondence between IPR settings and interrupt sources is shown in table 5.3. The IPR registers set a priority (level 7 to 0) for each interrupt source other than NMI. The IPR registers are initialized to H'77 by a reset and in hardware standby mode. Bits 7 and 3—Reserved: Read-only bits, always read as 0. Table 5.3 Correspondence between Interrupt Sources and IPR Settings | | | Bits | | |----------|----------------|---------------|--| | Register | 6 to 4 | 2 to 0 | | | IPRA | IRQ0 | IRQ1 | | | IPRB | IRQ2<br>IRQ3 | IRQ4<br>IRQ5 | | | IPRC | IRQ6<br>IRQ7 | DTC | | | IPRD | Watchdog timer | Refresh timer | | | IPRE | * | A/D converter | | | IPRF | TPU channel 0 | TPU channel 1 | | | IPRG | TPU channel 2 | TPU channel 3 | | | IPRH | TPU channel 4 | TPU channel 5 | | | IPRI | * | * | | | IPRJ | DMAC | SCI channel 0 | | | IPRK | SCI channel 1 | * | | Note: \* Reserved bits. These bits cannot be modified and are always read as 1. As shown in table 5.3, multiple interrupts are assigned to one IPR. Setting a value in the range from H'0 to H'7 in the 3-bit groups of bits 6 to 4 and 2 to 0 sets the priority of the corresponding interrupt. The lowest priority level, level 0, is assigned by setting H'0, and the highest priority level, level 7, by setting H'7. When interrupt requests are generated, the highest-priority interrupt according to the priority levels set in the IPR registers is selected. This interrupt level is then compared with the interrupt mask level set by the interrupt mask bits (I2 to I0) in the extend register (EXR) in the CPU, and if the priority level of the interrupt is higher than the set mask level, an interrupt request is issued to the CPU. ### 5.2.3 IRQ Enable Register (IER) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | | | IRQ7E | IRQ6E | IRQ5E | IRQ4E | IRQ3E | IRQ2E | IRQ1E | IRQ0E | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W IER is an 8-bit readable/writable register that controls enabling and disabling of interrupt requests IRQ7 to IRQ0. IER is initialized to H'00 by a reset and in hardware standby mode. **Bits 7 to 0—IRQ7 to IRQ0 Enable (IRQ7E to IRQ0E):** These bits select whether IRQ7 to IRQ0 are enabled or disabled. | Bit n<br>IRQnE | Description | | |----------------|--------------------------|-----------------| | 0 | IRQn interrupts disabled | (Initial value) | | 1 | IRQn interrupts enabled | | | | | | Note: n = 7 to 0 #### IRQ Sense Control Registers H and L (ISCRH, ISCRL) 5.2.4 ### **ISCRH** | Bit : | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-------------|------|---------|---------|---------|---------|---------|---------|---------|---------| | | | IRQ7SCB | IRQ7SCA | IRQ6SCB | IRQ6SCA | IRQ5SCB | IRQ5SCA | IRQ4SCB | IRQ4SCA | | Initial val | lue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W ### **ISCRL** | Bit : | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------|---------|---------|---------|---------|---------|---------|---------|---------| | | | IRQ3SCB | IRQ3SCA | IRQ2SCB | IRQ2SCA | IRQ1SCB | IRQ1SCA | IRQ0SCB | IRQ0SCA | | Initial va | lue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W ISCR registers are 16-bit readable/writable registers that select rising edge, falling edge, or both edge detection, or level sensing, for the input at pins $\overline{IRQ7}$ to $\overline{IRQ0}$ . ISCR registers are initialized to H'0000 by a reset and in hardware standby mode. Bits 15 to 0: IRQ7 Sense Control A and B (IRQ7SCA, IRQ7SCB) to IRQ0 Sense Control A and B (IRQ0SCA, IRQ0SCB) Bits 15 to 0 | IRQ7SCB to IRQ0SCB | IRQ7SCA to IRQ0SCA | Description | |--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Interrupt request generated at $\overline{\text{IRQ7}}$ to $\overline{\text{IRQ0}}$ input low level (initial value) | | | 1 | Interrupt request generated at falling edge of IRQ7 to IRQ0 input | | 1 | 0 | Interrupt request generated at rising edge of IRQ7 to IRQ0 input | | | 1 | Interrupt request generated at both falling and rising edges of IRQ7 to IRQ0 input | ## 5.2.5 IRQ Status Register (ISR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|--------|--------|--------|--------|--------|--------|--------|--------| | | | IRQ7F | IRQ6F | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | | Initial valu | ıe: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | R/(W)* Note: \* Only 0 can be written, to clear the flag. ISR is an 8-bit readable/writable register that indicates the status of IRQ7 to IRQ0 interrupt requests. ISR is initialized to H'00 by a reset and in hardware standby mode. **Bits 7 to 0—IRQ7 to IRQ0 flags (IRQ7F to IRQ0F):** These bits indicate the status of IRQ7 to IRQ0 interrupt requests. | 0 | [Clearing conditions] (Initial value) • Cleared by reading IRQnF flag when IRQnF = 1, then writing 0 to IRQnF flag | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <ul> <li>Cleared by reading IRQnF flag when IRQnF = 1, then writing 0 to IRQnF flag</li> </ul> | | | | | | <ul> <li>When interrupt exception handling is executed when low-level detection is set<br/>(IRQnSCB = IRQnSCA = 0) and IRQn input is high</li> </ul> | | | <ul> <li>When IRQn interrupt exception handling is executed when falling, rising, or both-<br/>edge detection is set (IRQnSCB = 1 or IRQnSCA = 1)</li> </ul> | | | <ul> <li>When the DTC is activated by an IRQn interrupt, and the DISEL bit in MRB of the<br/>DTC is cleared to 0</li> </ul> | | 1 | [Setting conditions] | | | <ul> <li>When IRQn input goes low when low-level detection is set (IRQnSCB = IRQnSCA = 0)</li> </ul> | | | <ul> <li>When a falling edge occurs in IRQn input when falling edge detection is set<br/>(IRQnSCB = 0, IRQnSCA = 1)</li> </ul> | | | <ul> <li>When a rising edge occurs in IRQn input when rising edge detection is set<br/>(IRQnSCB = 1, IRQnSCA = 0)</li> </ul> | | | <ul> <li>When a falling or rising edge occurs in IRQn input when both-edge detection is set<br/>(IRQnSCB = IRQnSCA = 1)</li> </ul> | Note: n = 7 to 0 #### 5.3 **Interrupt Sources** Interrupt sources comprise external interrupts (NMI and IRQ7 to IRQ0) and internal interrupts (42 sources). #### 5.3.1 **External Interrupts** There are nine external interrupts; NMI and IRO7 to IRO0. Of these, NMI and IRO2 to IRO0 can be used to restore the H8S/2350 Group from software standby mode. ### **NMI Interrupt** NMI is the highest-priority interrupt, and is always accepted by the CPU regardless of the status of the CPU interrupt mask bits. The NMIEG bit in SYSCR can be used to select whether an interrupt is requested at a rising edge or a falling edge on the NMI pin. The vector number for NMI interrupt exception handling is 7. ### **IRQ7 to IRQ0 Interrupts** Interrupts IRQ7 to IRQ0 are requested by an input signal at pins IRQ7 to IRQ0. Interrupts IRQ7 to IRO0 have the following features: - Using ISCR, it is possible to select whether an interrupt is generated by a low level, falling edge, rising edge, or both edges, at pins $\overline{IRO7}$ to $\overline{IRO0}$ . - Enabling or disabling of interrupt requests IRO7 to IRO0 can be selected with IER. - The interrupt priority level can be set with IPR. - The status of interrupt requests IRO7 to IRO0 is indicated in ISR. ISR flags can be cleared to 0 by software. A block diagram of interrupts IRQ7 to IRQ0 is shown in figure 5.2. Figure 5.2 Block Diagram of Interrupts IRQ7 to IRQ0 Figure 5.3 shows the timing of setting IRQnF. Figure 5.3 Timing of Setting IRQnF The vector numbers for IRQ7 to IRQ0 interrupt exception handling are 23 to 16. Detection of IRQ7 to IRQ0 interrupts does not depend on whether the relevant pin has been set for input or output. However, when a pin is used as an external interrupt input pin, do not clear the corresponding DDR to 0 and use the pin as an I/O pin for another function. ### 5.3.2 Internal Interrupts There are 42 sources for internal interrupts from on-chip supporting modules. - For each on-chip supporting module there are flags that indicate the interrupt request status, and enable bits that select enabling or disabling of these interrupts. If both of these are set to 1 for a particular interrupt source, an interrupt request is issued to the interrupt controller. - The interrupt priority level can be set by means of IPR. - The DMAC and DTC can be activated by a TPU, SCI, or other interrupt request. When the DMAC or DTC is activated by an interrupt, the interrupt control mode and interrupt mask bits are not affected ## 5.3.3 Interrupt Exception Handling Vector Table Table 5.4 shows interrupt exception handling sources, vector addresses, and interrupt priorities. For default priorities, the lower the vector number, the higher the priority. Priorities among modules can be set by means of the IPR. The situation when two or more modules are set to the same priority, and priorities within a module, are fixed as shown in table 5.4. Table 5.4 Interrupt Sources, Vector Addresses, and Interrupt Priorities | | Origin of | | Vector | · Address* | ddress* | | | | |---------------------------------------------|---------------------|------------------|----------------------------|----------------------------|------------|----------|--|--| | Interrupt Source | Interrupt<br>Source | Vector<br>Number | Normal<br>Mode | Advanced<br>Mode | IPR | Priority | | | | NMI | External | 7 | H'000E | H'001C | | High | | | | IRQ0 | pin | 16 | H'0020 | H'0040 | IPRA6 to 4 | <b>^</b> | | | | IRQ1 | <del></del> | 17 | H'0022 | H'0044 | IPRA2 to 0 | | | | | IRQ2<br>IRQ3 | <del></del> | 18<br>19 | H'0024<br>H'0026 | H'0048<br>H'004C | IPRB6 to 4 | | | | | IRQ4<br>IRQ5 | <del></del> | 20<br>21 | H'0028<br>H'002A | H'0050<br>H'0054 | IPRB2 to 0 | | | | | IRQ6<br>IRQ7 | <u> </u> | 22<br>23 | H'002C<br>H'002E | H'0058<br>H'005C | IPRC6 to 4 | | | | | SWDTEND (software activation interrupt end) | DTC | 24 | H'0030 | H'0060 | IPRC2 to 0 | | | | | WOVI (interval timer) | Watchdog<br>timer | 25 | H'0032 | H'0064 | IPRD6 to 4 | | | | | CMI (compare match) | Refresh controller | 26 | H'0034 | H'0068 | IPRD2 to 0 | | | | | Reserved | _ | 27 | H'0036 | H'006C | IPRE6 to 4 | • | | | | ADI (A/D conversion end) | A/D | 28 | H'0038 | H'0070 | IPRE2 to 0 | | | | | Reserved | _ | 29<br>30<br>31 | H'003A<br>H'003C<br>H'003E | H'0074<br>H'0078<br>H'007C | | | | | | TGI0A (TGR0A input capture/compare match) | TPU<br>channel 0 | 32 | H'0040 | H'0080 | IPRF6 to 4 | | | | | TGI0B (TGR0B input capture/compare match) | | 33 | H'0042 | H'0084 | | | | | | TGI0C (TGR0C input capture/compare match) | | 34 | H'0044 | H'0088 | | | | | | TGI0D (TGR0D input capture/compare match) | | 35 | H'0046 | H'008C | | | | | | TCI0V (overflow 0) | | 36 | H'0048 | H'0090 | | | | | | Reserved | _ | 37<br>38<br>39 | H'004A<br>H'004C<br>H'004E | H'0094<br>H'0098<br>H'009C | | Low | | | | | Origin of | | Vector Address* | | | | |-------------------------------------------|------------------|----------------|----------------------------|----------------------------|------------|------------------| | Interrupt Source | | | Advanced<br>Mode | IPR | Priority | | | TGI1A (TGR1A input capture/compare match) | TPU<br>channel 1 | 40 | H'0050 | H'00A0 | IPRF2 to 0 | High<br><b>↑</b> | | TGI1B (TGR1B input capture/compare match) | | 41 | H'0052 | H'00A4 | | | | TCI1V (overflow 1) | | 42 | H'0054 | H'00A8 | | | | TCI1U (underflow 1) | | 43 | H'0056 | H'00AC | | | | TGI2A (TGR2A input capture/compare match) | TPU<br>channel 2 | 44 | H'0058 | H'00B0 | IPRG6 to 4 | | | TGI2B (TGR2B input capture/compare match) | | 45 | H'005A | H'00B4 | | | | TCI2V (overflow 2) | | 46 | H'005C | H'00B8 | | | | TCI2U (underflow 2) | | 47 | H'005E | H'00BC | | | | TGI3A (TGR3A input capture/compare match) | TPU<br>channel 3 | 48 | H'0060 | H'00C0 | IPRG2 to 0 | | | TGI3B (TGR3B input capture/compare match) | | 49 | H'0062 | H'00C4 | | | | TGI3C (TGR3C input capture/compare match) | | 50 | H'0064 | H'00C8 | | | | TGI3D (TGR3D input capture/compare match) | | 51 | H'0066 | H'00CC | | | | TCI3V (overflow 3) | | 52 | H'0068 | H'00D0 | | | | Reserved | | 53<br>54<br>55 | H'006A<br>H'006C<br>H'006E | H'00D4<br>H'00D8<br>H'00DC | | | | TGI4A (TGR4A input capture/compare match) | TPU<br>channel 4 | 56 | H'0070 | H'00E0 | IPRH6 to 4 | | | TGI4B (TGR4B input capture/compare match) | | 57 | H'0072 | H'00E4 | | | | TCI4V (overflow 4) | | 58 | H'0074 | H'00E8 | | | | TCI4U (underflow 4) | | 59 | H'0076 | H'00EC | | Low | | | Origin of | | Vector Address* | | | | |------------------------------------------------|---------------------|----------------------|--------------------------------------|--------------------------------------|------------|------------------| | Interrupt Source | Interrupt<br>Source | Vector<br>Number | Normal Advanced<br>Mode Mode | | IPR | Priority | | TGI5A (TGR5A input capture/compare match) | TPU<br>channel 5 | 60 | H'0078 | H'00F0 | IPRH2 to 0 | High<br><b>↑</b> | | TGI5B (TGR5B input capture/compare match) | | 61 | H'007A | H'00F4 | | | | TCI5V (overflow 5) | | 62 | H'007C | H'00F8 | | | | TCI5U (underflow 5) | | 63 | H'007E | H'00FC | | | | Reserved | _ | 64<br>65<br>66 | H'0080<br>H'0082<br>H'0084 | H'0100<br>H'0104<br>H'0108 | | | | | | 67<br>68<br>69 | H'0086<br>H'0088<br>H'008A | H'010C<br>H'0110<br>H'0114 | | | | | | 70<br>71 | H'008A<br>H'008C<br>H'008E | H'0118<br>H'011C | | | | DEND0A (channel 0/<br>channel 0A transfer end) | DMAC | 72 | H'0090 | H'0120 | IPRJ6 to 4 | | | DEND0B (channel 0B transfer end) | | 73 | H'0092 | H'0124 | | | | DEND1A (channel 1/<br>channel 1A transfer end) | | 74 | H'0094 | H'0128 | | | | DEND1B (channel 1B transfer end) | | 75 | H'0096 | H'012C | | | | Reserved | _ | 76<br>77<br>78<br>79 | H'0098<br>H'009A<br>H'009C<br>H'009E | H'0130<br>H'0134<br>H'0138<br>H'013C | | | | ERI0 (receive error 0) | SCI | 80 | H'00A0 | H'0140 | IPRJ2 to 0 | | | RXI0 (reception completed 0) channel 0 | | 81 | H'00A2 | H'0144 | | | | TXI0 (transmit data empty 0) | | 82 | H'00A4 | H'0148 | | | | TEI0 (transmission end 0) | | 83 | H'00A6 | H'014C | | Low | | | Origin of | | Vector | · Address* | | | |------------------------------|---------------------|----------------------|--------------------------------------|--------------------------------------|------------|----------| | Interrupt Source | Interrupt<br>Source | Vector<br>Number | Normal<br>Mode | Advanced<br>Mode | IPR | Priority | | ERI1 (receive error 1) | SCI | 84 | H'00A8 | H'0150 | IPRK6 to 4 | High | | RXI1 (reception completed 1 | ) channel 1 | 85 | H'00AA | H'0154 | | <b>↑</b> | | TXI1 (transmit data empty 1) | | 86 | H'00AC | H'0158 | | | | TEI1 (transmission end 1) | | 87 | H'00AE | H'015C | | | | Reserved | _ | 88<br>89<br>90<br>91 | H'00B0<br>H'00B2<br>H'00B4<br>H'00B6 | H'0160<br>H'0164<br>H'0168<br>H'016C | IPRK2 to 0 | Low | Note: \* Lower 16 bits of the start address. ## 5.4 Interrupt Operation ## 5.4.1 Interrupt Control Modes and Interrupt Operation Interrupt operations in the H8S/2350 Group differ depending on the interrupt control mode. NMI interrupts are accepted at all times except in the reset state and the hardware standby state. In the case of IRQ interrupts and on-chip supporting module interrupts, an enable bit is provided for each interrupt. Clearing an enable bit to 0 disables the corresponding interrupt request. Interrupt sources for which the enable bits are set to 1 are controlled by the interrupt controller. Table 5.5 shows the interrupt control modes. The interrupt controller performs interrupt control according to the interrupt control mode set by the INTM1 and INTM0 bits in SYSCR, the priorities set in IPR, and the masking state indicated by the I and UI bits in the CPU's CCR, and bits I2 to I0 in EXR. **Table 5.5** Interrupt Control Modes | Interrupt | SYSCR | | Priority Setting | Interrupt | | |--------------|-------|-------|------------------|-----------|------------------------------------------------------------------------------------------------------| | Control Mode | INTM1 | INTM0 | Registers | Mask Bits | Description | | 0 | 0 | 0 | _ | I | Interrupt mask control is performed by the I bit. | | _ | _ | 1 | _ | _ | Setting prohibited | | 2 | 1 | 0 | IPR | I2 to I0 | 8-level interrupt mask control is performed by bits I2 to I0. 8 priority levels can be set with IPR. | | _ | = | 1 | _ | _ | Setting prohibited | Figure 5.4 shows a block diagram of the priority decision circuit. Figure 5.4 Block Diagram of Interrupt Control Operation ### (1) Interrupt Acceptance Control In interrupt control mode 0, interrupt acceptance is controlled by the I bit in CCR. Table 5.6 shows the interrupts selected in each interrupt control mode. **Table 5.6** Interrupts Selected in Each Interrupt Control Mode (1) | | Interrupt Mask Bits | | |------------------------|---------------------|---------------------| | Interrupt Control Mode | I | Selected Interrupts | | 0 | 0 | All interrupts | | | 1 | NMI interrupts | | 2 | * | All interrupts | Legend: ## (2) 8-Level Control In interrupt control mode 2, 8-level mask level determination is performed for the selected interrupts in interrupt acceptance control according to the interrupt priority level (IPR). The interrupt source selected is the interrupt with the highest priority level, and whose priority level set in IPR is higher than the mask level. **Table 5.7** Interrupts Selected in Each Interrupt Control Mode (2) | Interrupt Control Mode | Selected Interrupts | |------------------------|--------------------------------------------------------------------------------------------------------------| | 0 | All interrupts | | 2 | Highest-priority-level (IPR) interrupt whose priority level is greater than the mask level (IPR > I2 to I0). | <sup>\*:</sup> Don't care ### (3) Default Priority Determination When an interrupt is selected by 8-level control, its priority is determined and a vector number is generated. If the same value is set for IPR, acceptance of multiple interrupts is enabled, and so only the interrupt source with the highest priority according to the preset default priorities is selected and has a vector number generated. Interrupt sources with a lower priority than the accepted interrupt source are held pending. Table 5.8 shows operations and control signal functions in each interrupt control mode. Table 5.8 Operations and Control Signal Functions in Each Interrupt Control Mode | Interrupt<br>Control | Set | ting | • | Acceptance ontrol | 8-Level Co | | rol | Default<br>Priority | T<br>(Trace) | |----------------------|-------|-------|---|-------------------|------------|----------|-----|---------------------|--------------| | Mode | INTM1 | INTM0 | | I | | 12 to 10 | IPR | Determination | (Trace) | | 0 | 0 | 0 | 0 | IM | Х | _ | _*2 | 0 | _ | | 2 | 1 | 0 | Х | _*1 | 0 | IM | PR | 0 | Т | ### Legend: : Interrupt operation control performedX : No operation. (All interrupts enabled) IM: Used as interrupt mask bit PR : Sets priority. — : Not used. Notes: 1. Set to 1 when interrupt is accepted. 2. Keep the initial setting. ### 5.4.2 Interrupt Control Mode 0 Enabling and disabling of IRQ interrupts and on-chip supporting module interrupts can be set by means of the I bit in the CPU's CCR. Interrupts are enabled when the I bit is cleared to 0, and disabled when set to 1. Figure 5.5 shows a flowchart of the interrupt acceptance operation in this case. - [1] If an interrupt source occurs when the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. - [2] The I bit is then referenced. If the I bit is cleared to 0, the interrupt request is accepted. If the I bit is set to 1, only an NMI interrupt is accepted, and other interrupt requests are held pending. - [3] Interrupt requests are sent to the interrupt controller, the highest-ranked interrupt according to the priority system is accepted, and other interrupt requests are held pending. - [4] When an interrupt request is accepted, interrupt exception handling starts after execution of the current instruction has been completed. - [5] The PC and CCR are saved to the stack area by interrupt exception handling. The PC saved on the stack shows the address of the first instruction to be executed after returning from the interrupt handling routine. - [6] Next, the I bit in CCR is set to 1. This masks all interrupts except NMI. - [7] A vector address is generated for the accepted interrupt, and execution of the interrupt handling routine starts at the address indicated by the contents of that vector address. Figure 5.5 Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 0 ### 5.4.3 Interrupt Control Mode 2 Eight-level masking is implemented for IRQ interrupts and on-chip supporting module interrupts by comparing the interrupt mask level set by bits I2 to I0 of EXR in the CPU with IPR. Figure 5.6 shows a flowchart of the interrupt acceptance operation in this case. - [1] If an interrupt source occurs when the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. - [2] When interrupt requests are sent to the interrupt controller, the interrupt with the highest priority according to the interrupt priority levels set in IPR is selected, and lower-priority interrupt requests are held pending. If a number of interrupt requests with the same priority are generated at the same time, the interrupt request with the highest priority according to the priority system shown in table 5.4 is selected. - [3] Next, the priority of the selected interrupt request is compared with the interrupt mask level set in EXR. An interrupt request with a priority no higher than the mask level set at that time is held pending, and only an interrupt request with a priority higher than the interrupt mask level is accepted. - [4] When an interrupt request is accepted, interrupt exception handling starts after execution of the current instruction has been completed. - [5] The PC, CCR, and EXR are saved to the stack area by interrupt exception handling. The PC saved on the stack shows the address of the first instruction to be executed after returning from the interrupt handling routine. - [6] The T bit in EXR is cleared to 0. The interrupt mask level is rewritten with the priority level of the accepted interrupt. - If the accepted interrupt is NMI, the interrupt mask level is set to H'7. - [7] A vector address is generated for the accepted interrupt, and execution of the interrupt handling routine starts at the address indicated by the contents of that vector address. Figure 5.6 Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 2 # 5.4.4 Interrupt Exception Handling Sequence Figure 5.7 shows the interrupt exception handling sequence. The example shown is for the case where interrupt control mode 0 is set in advanced mode, and the program area and stack area are in on-chip memory. Figure 5.7 Interrupt Exception Handling ### 5.4.5 Interrupt Response Times The H8S/2350 Group is capable of fast word transfer instruction to on-chip memory, and the program area is provided in on-chip ROM\* and the stack area in on-chip RAM, enabling high-speed processing. Table 5.9 shows interrupt response times - the interval between generation of an interrupt request and execution of the first instruction in the interrupt handling routine. The execution status symbols used in table 5.9 are explained in table 5.10. Note: \* Only applies to the H8S/2351. **Table 5.9** Interrupt Response Times | | | Norm | al Mode | <b>Advanced Mode</b> | | | |-------|----------------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|--| | No. | Execution Status | INTM1 = 0 | INTM1 = 1 | INTM1 = 0 | INTM1 = 1 | | | 1 | Interrupt priority determination*1 | 3 | 3 | 3 | 3 | | | 2 | Number of wait states until executing instruction ends*2 | 1 to<br>19+2⋅S <sub>I</sub> | 1 to<br>19+2·S <sub>I</sub> | 1 to<br>19+2·S <sub>I</sub> | 1 to<br>19+2⋅S <sub>I</sub> | | | 3 | PC, CCR, EXR stack save | 2·S <sub>K</sub> | 3·S <sub>K</sub> | 2·S <sub>K</sub> | 3⋅S <sub>K</sub> | | | 4 | Vector fetch | Sı | Sı | 2·S <sub>I</sub> | 2·S <sub>I</sub> | | | 5 | Instruction fetch*3 | 2·S <sub>I</sub> | 2·S <sub>I</sub> | 2·S <sub>I</sub> | 2·S <sub>I</sub> | | | 6 | Internal processing*4 | 2 | 2 | 2 | 2 | | | Total | (using on-chip memory) | 11 to 31 | 12 to 32 | 12 to 32 | 13 to 33 | | Notes: 1. Two states in case of internal interrupt. - 2. Refers to MULXS and DIVXS instructions. - 3. Prefetch after interrupt acceptance and interrupt handling routine prefetch. - 4. Internal processing after interrupt acceptance and internal processing after vector fetch. **Table 5.10** Number of States in Interrupt Handling Routine Execution Statuses ### **Object of Access** | | | | External Device | | | | | | |---------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-----|--|--| | | | | 8-Bit Bus | | 16-Bit Bus | | | | | Symbol | Internal<br>Memory | 2-State<br>Access | 3-State<br>Access | 2-State<br>Access | 3-State<br>Access | | | | | Instruction fetch | Sı | 1 | 4 | 6+2m | 2 | 3+m | | | | Branch address read | SJ | | | | | | | | | Stack manipulation | Sĸ | | | | | | | | ### Legend: m: Number of wait states in an external device access. # 5.5 Usage Notes # 5.5.1 Contention between Interrupt Generation and Disabling When an interrupt enable bit is cleared to 0 to disable interrupts, the disabling becomes effective after execution of the instruction. In other words, when an interrupt enable bit is cleared to 0 by an instruction such as BCLR or MOV, if an interrupt is generated during execution of the instruction, the interrupt concerned will still be enabled on completion of the instruction, and so interrupt exception handling for that interrupt will be executed on completion of the instruction. However, if there is an interrupt request of higher priority than that interrupt, interrupt exception handling will be executed for the higher-priority interrupt, and the lower-priority interrupt will be ignored. The same also applies when an interrupt source flag is cleared. Figure 5.8 shows an example in which the TGIEA bit in the TPU's TIER0 register is cleared to 0. Figure 5.8 Contention between Interrupt Generation and Disabling The above contention will not occur if an enable bit or interrupt source flag is cleared to 0 while the interrupt is masked. # 5.5.2 Instructions That Disable Interrupts Instructions that disable interrupts are LDC, ANDC, ORC, and XORC. After any of these instructions is executed, all interrupts including NMI are disabled and the next instruction is always executed. When the I bit is set by one of these instructions, the new value becomes valid two states after execution of the instruction ends. # 5.5.3 Times when Interrupts Are Disabled There are times when interrupt acceptance is disabled by the interrupt controller. The interrupt controller disables interrupt acceptance for a 3-state period after the CPU has updated the mask level with an LDC, ANDC, ORC, or XORC instruction. ### 5.5.4 Interrupts during Execution of EEPMOV Instruction Interrupt operation differs between the EEPMOV.B instruction and the EEPMOV.W instruction. With the EEPMOV.B instruction, an interrupt request (including NMI) issued during the transfer is not accepted until the move is completed. With the EEPMOV.W instruction, if an interrupt request is issued during the transfer, interrupt exception handling starts at a break in the transfer cycle. The PC value saved on the stack in this case is the address of the next instruction. Therefore, if an interrupt is generated during execution of an EEPMOV.W instruction, the following coding should be used. L1: EEPMOV.W MOV.W R4,R4 BNE L1 # 5.6 DTC and DMAC Activation by Interrupt ### 5.6.1 Overview The DTC and DMAC can be activated by an interrupt. In this case, the following options are available: - Interrupt request to CPU - Activation request to DTC - Activation request to DMAC - Selection of a number of the above For details of interrupt requests that can be used with to activate the DTC or DMAC, see section 8, Data Transfer Controller (DTC), and section 7, DMA Controller (DMAC). # 5.6.2 Block Diagram Figure 5.9 shows a block diagram of the DTC and DMAC interrupt controller. Figure 5.9 Interrupt Control for DTC and DMAC ### 5.6.3 Operation The interrupt controller has three main functions in DTC and DMAC control. # (1) Selection of Interrupt Source With the DMAC, the activation source is input directly to each channel. The activation source for each DMAC channel is selected with bits DTF3 to DTF0 in DMACR. Whether the selected activation source is to be managed by the DMAC can be selected with the DTA bit of DMABCR. When the DTA bit is set to 1, the interrupt source constituting that DMAC activation source is not a DTC activation source or CPU interrupt source. For interrupt sources other than interrupts managed by the DMAC, it is possible to select DTC activation request or CPU interrupt request with the DTCE bit of DTCEA to DTCEF in the DTC. After a DTC data transfer, the DTCE bit can be cleared to 0 and an interrupt request sent to the CPU in accordance with the specification of the DISEL bit of MRB in the DTC. When the DTC has performed the specified number of data transfers and the transfer counter value is zero, the DTCE bit is cleared to 0 and an interrupt request is sent to the CPU after the DTC data transfer # (2) Determination of Priority The DTC activation source is selected in accordance with the default priority order, and is not affected by mask or priority levels. See section 7.6, Interrupts, and section 8.3.3, DTC Vector Table, for the respective priorities. With the DMAC, the activation source is input directly to each channel. # (3) Operation Order If the same interrupt is selected as a DTC activation source and a CPU interrupt source, the DTC data transfer is performed first, followed by CPU interrupt exception handling. If the same interrupt is selected as a DMAC activation source and a DTC activation source or CPU interrupt source, operations are performed for them independently according to their respective operating statuses and bus mastership priorities. Table 5.11 summarizes interrupt source selection and interrupt source clearance control according to the settings of the DTA bit of DMABCR in the DMAC, the DTCE bit of DTCEA to DTCEF in the DTC and the DISEL bit of MRB in the DTC. **Table 5.11 Interrupt Source Selection and Clearing Control** ### Settings | DMAC | DTC | In | Interrupt Source Selection/Clearing Control | | | | | | |------|------|-------|---------------------------------------------|-----|-----|--|--|--| | DTA | DTCE | DISEL | DMAC | DTC | CPU | | | | | 0 | 0 | * | 0 | Х | Δ | | | | | | 1 | 0 | 0 | Δ | Χ | | | | | | | 1 | 0 | 0 | Δ | | | | | 1 | * | * | Δ | Х | Х | | | | # Legend: $\Delta$ : The relevant interrupt is used. Interrupt source clearing is performed. (The CPU should clear the source flag in the interrupt handling routine.) O: The relevant interrupt is used. The interrupt source is not cleared. X: The relevant bit cannot be used. \* : Don't care # (4) Notes on Use SCI and A/D converter interrupt sources are cleared when the DMAC or DTC reads or writes to the prescribed register, and are not dependent upon the DTA bit or DISEL bit. # Section 6 Bus Controller # 6.1 Overview The H8S/2350 Group has a built-in bus controller (BSC) that manages the external address space divided into eight areas. The bus specifications, such as bus width and number of access states, can be set independently for each area, enabling multiple memories to be connected easily. The bus controller also has a bus arbitration function, and controls the operation of the internal bus masters: the CPU, DMA controller (DMAC), and data transfer controller (DTC). ### 6.1.1 Features The features of the bus controller are listed below. - Manages external address space in area units - In advanced mode, manages the external space as 8 areas of 2-Mbytes - In normal mode, manages the external space as a single area - Bus specifications can be set independently for each area - DRAM/burst ROM interfaces can be set - Basic bus interface - Chip select ( $\overline{CS0}$ to $\overline{CS7}$ ) can be output for areas 0 to 7 - 8-bit access or 16-bit access can be selected for each area - 2-state access or 3-state access can be selected for each area - Program wait states can be inserted for each area - DRAM interface - DRAM interface can be set for areas 2 to 5 (in advanced mode) - Row address/column address multiplexed output (8/9/10 bits) - Two byte access methods (2-CAS) - Burst operation (fast page mode) - T<sub>P</sub> cycle insertion to secure RAS precharging time - Choice of CAS-before-RAS refreshing or self-refreshing - Burst ROM interface - Burst ROM interface can be set for area 0. - Choice of 1- or 2-state burst access - Idle cycle insertion - An idle cycle can be inserted in case of an external read cycle between different areas - An idle cycle can be inserted in case of an external write cycle immediately after an external read cycle - Write buffer functions - External write cycle and internal access can be executed in parallel - DMAC single-address mode and internal access can be executed in parallel - Bus arbitration function - Includes a bus arbiter that arbitrates bus mastership among the CPU, DMAC, and DTC - Other features - Refresh counter (refresh timer) can be used as an interval timer - External bus release function # 6.1.2 Block Diagram Figure 6.1 shows a block diagram of the bus controller. Figure 6.1 Block Diagram of Bus Controller #### 6.1.3 **Pin Configuration** Table 6.1 summarizes the pins of the bus controller. Table 6.1 **Bus Controller Pins** | Name | Symbol | I/O | Function | |------------------------------------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Address strobe | ĀS | Output | Strobe signal indicating that address output on address bus is enabled. | | Read | RD | Output | Strobe signal indicating that external space is being read. | | High write/write enable | HWR | Output | Strobe signal indicating that external space is to be written, and upper half (D <sub>15</sub> to D <sub>8</sub> ) of data bus is enabled. 2-CAS DRAM write enable signal. | | Low write | LWR | Output | Strobe signal indicating that external space is to be written, and lower half ( $D_7$ to $D_0$ ) of data bus is enabled. | | Chip select 0 | CS0 | Output | Strobe signal indicating that area 0 is selected. | | Chip select 1 | CS1 | Output | Strobe signal indicating that area 1 is selected. | | Chip select 2/row address strobe 2 | CS2 | Output | Strobe signal indicating that area 2 is selected. DRAM row address strobe signal when area 2 is in DRAM space. | | Chip select 3/row address strobe 3 | CS3 | Output | Strobe signal indicating that area 3 is selected. DRAM row address strobe signal when area 3 is in DRAM space. | | Chip select 4/row address strobe 4 | CS4 | Output | Strobe signal indicating that area 4 is selected. DRAM row address strobe signal when area 4 is in DRAM space. | | Chip select 5/row address strobe 5 | CS5 | Output | Strobe signal indicating that area 5 is selected. DRAM row address strobe signal when area 5 is in DRAM space. | | Chip select 6 | CS6 | Output | Strobe signal indicating that area 6 is selected. | | Name | Symbol | I/O | Function | |-----------------------------|--------|--------|------------------------------------------------------------------------------------------------------------------| | Chip select 7 | CS7 | Output | Strobe signal indicating that area 7 is selected. | | Upper column address strobe | CAS | Output | 2-CAS DRAM upper column address strobe signal. | | Lower column strobe | LCAS | Output | DRAM lower column address strobe signal. | | Wait | WAIT | Input | Wait request signal when accessing external 3-state access space. | | Bus request | BREQ | Input | Request signal that releases bus to external device. | | Bus request acknowledge | BACK | Output | Acknowledge signal indicating that bus has been released. | | Bus request output | BREQO | Output | External bus request signal used when internal bus master accesses external space when external bus is released. | # 6.1.4 Register Configuration Table 6.2 summarizes the registers of the bus controller. **Table 6.2 Bus Controller Registers** | | | | Initia | l Value | | |--------------------------------|--------------|-----|-------------------|-----------------|-----------| | Name | Abbreviation | R/W | Power-On<br>Reset | Manual<br>Reset | Address*1 | | Bus width control register | ABWCR | R/W | H'FF/H'00*2 | Retained | H'FED0 | | Access state control register | ASTCR | R/W | H'FF | Retained | H'FED1 | | Wait control register H | WCRH | R/W | H'FF | Retained | H'FED2 | | Wait control register L | WCRL | R/W | H'FF | Retained | H'FED3 | | Bus control register H | BCRH | R/W | H'D0 | Retained | H'FED4 | | Bus control register L | BCRL | R/W | H'3C | Retained | H'FED5 | | Memory control register | MCR | R/W | H'00 | Retained | H'FED6 | | DRAM control register | DRAMCR | R/W | H'00 | Retained | H'FED7 | | Refresh timer/counter | RTCNT | R/W | H'00 | Retained | H'FED8 | | Refresh time constant register | RTCOR | R/W | H'FF | Retained | H'FED9 | Notes: 1. Lower 16 bits of the address. 2. Determined by the MCU operating mode. # 6.2 Register Descriptions ### 6.2.1 Bus Width Control Register (ABWCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----------------------|------|------|------|------|------|------|------|------| | | | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | | Modes 1 t | Modes 1 to 3, 5 to 7* | | | | | | | | | | Initial valu | ie: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | RW | : | R/W | Mode 4 | | | | | | | | | | | Initial valu | ie: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | RW | : | R/W ABWCR is an 8-bit readable/writable register that designates each area for either 8-bit access or 16-bit access. ABWCR sets the data bus width for the external memory space. The bus width for on-chip memory and internal I/O registers is fixed regardless of the settings in ABWCR. In normal mode, the settings of bits ABW7 to ABW1 have no effect on operation. After a power-on reset and in hardware standby mode, ABWCR is initialized to H'FF in modes 1, 2, 3, and 5, 6, 7\*, and to H'00 in mode 4. It is not initialized by a manual reset or in software standby mode. Note: \* Modes 2, 3, 6 and 7 only apply to the H8S/2351. Bits 7 to 0—Area 7 to 0 Bus Width Control (ABW7 to ABW0): These bits select whether the corresponding area is to be designated for 8-bit access or 16-bit access. In normal mode, only part of area 0 is enabled, and the ABW0 bit selects whether external space is to be designated for 8-bit access or 16-bit access. | Bit n<br>ABWn | Description | |---------------|----------------------------------------| | 0 | Area n is designated for 16-bit access | | 1 | Area n is designated for 8-bit access | Note: n = 7 to 0 Rev. 3.00 Sep 15, 2006 page 126 of 988 REJ09B0330-0300 # 6.2.2 Access State Control Register (ASTCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|------|------|------|------|------|------|------|------| | | | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | | Initial va | llue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W ASTCR is an 8-bit readable/writable register that designates each area as either a 2-state access space or a 3-state access space. ASTCR sets the number of access states for the external memory space. The number of access states for on-chip memory and internal I/O registers is fixed regardless of the settings in ASTCR. In normal mode, the settings of bits AST7 to AST1 have no effect on operation. ASTCR is initialized to HFF by a power-on reset and in hardware standby mode. It is not initialized by a manual reset or in software standby mode. **Bits 7 to 0—Area 7 to 0 Access State Control (AST7 to AST0):** These bits select whether the corresponding area is to be designated as a 2-state access space or a 3-state access space. In normal mode, only part of area 0 is enabled, and the AST0 bit selects whether external space is to be designated for 2-state access or 3-state access. Wait state insertion is enabled or disabled at the same time. | Bit n<br>ASTn | Description | | |---------------|-----------------------------------------------------------|-----------------| | 0 | Area n is designated for 2-state access | | | | Wait state insertion in area n external space is disabled | | | 1 | Area n is designated for 3-state access | (Initial value) | | | Wait state insertion in area n external space is enabled | | | | | | Note: n = 7 to 0 # 6.2.3 Wait Control Registers H and L (WCRH, WCRL) WCRH and WCRL are 8-bit readable/writable registers that select the number of program wait states for each area. In normal mode, only part of area is 0 is enabled, and bits W01 and W00 select the number of program wait states for the external space. The settings of bits W71, W70 to W11, and W10 have no effect on operation. Program waits are not inserted in the case of on-chip memory or internal I/O registers. WCRH and WCRL are initialized to H'FF by a power-on reset and in hardware standby mode. They are not initialized by a manual reset or in software standby mode. ### (1) WCRH | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|------|-----|-----|-----|-----|-----|-----|-----|-----| | | | W71 | W70 | W61 | W60 | W51 | W50 | W41 | W40 | | Initial valu | ie : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W Bits 7 and 6—Area 7 Wait Control 1 and 0 (W71, W70): These bits select the number of program wait states when area 7 in external space is accessed while the AST7 bit in ASTCR is set to 1. | Bit 7<br>W71 | Bit 6<br>W70 | Description | |--------------|--------------|---------------------------------------------------------------------------------------| | 0 | 0 | Program wait not inserted when external space area 7 is accessed | | | 1 | 1 program wait state inserted when external space area 7 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 7 is accessed | | | 1 | 3 program wait states inserted when external space area 7 is accessed (Initial value) | Bits 5 and 4—Area 6 Wait Control 1 and 0 (W61, W60): These bits select the number of program wait states when area 6 in external space is accessed while the AST6 bit in ASTCR is set to 1 | Bit 5<br>W61 | Bit 4<br>W60 | Description | | | | |--------------|--------------|---------------------------------------------------------------------------------------|--|--|--| | 0 | 0 | Program wait not inserted when external space area 6 is accessed | | | | | | 1 | 1 program wait state inserted when external space area 6 is accessed | | | | | 1 | 0 | 2 program wait states inserted when external space area 6 is accessed | | | | | | 1 | 3 program wait states inserted when external space area 6 is accessed (Initial value) | | | | Bits 3 and 2—Area 5 Wait Control 1 and 0 (W51, W50): These bits select the number of program wait states when area 5 in external space is accessed while the AST5 bit in ASTCR is set to 1. | Bit 3<br>W51 | Bit 2<br>W50 | Description | | | | | |--------------|--------------|---------------------------------------------------------------------------------------|--|--|--|--| | 0 | 0 | Program wait not inserted when external space area 5 is accessed | | | | | | | 1 | 1 program wait state inserted when external space area 5 is accessed | | | | | | 1 | 0 | 2 program wait states inserted when external space area 5 is accessed | | | | | | | 1 | 3 program wait states inserted when external space area 5 is accessed (Initial value) | | | | | Bits 1 and 0—Area 4 Wait Control 1 and 0 (W41, W40): These bits select the number of program wait states when area 4 in external space is accessed while the AST4 bit in ASTCR is set to 1. | Bit 1<br>W41 | Bit 0<br>W40 | Description | |--------------|--------------|---------------------------------------------------------------------------------------| | 0 | 0 | Program wait not inserted when external space area 4 is accessed | | | 1 | 1 program wait state inserted when external space area 4 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 4 is accessed | | | 1 | 3 program wait states inserted when external space area 4 is accessed (Initial value) | # (2) WCRL | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | W31 | W30 | W21 | W20 | W11 | W10 | W01 | W00 | | Initial value: | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W Bits 7 and 6—Area 3 Wait Control 1 and 0 (W31, W30): These bits select the number of program wait states when area 3 in external space is accessed while the AST3 bit in ASTCR is set to 1. | Bit 7 | Bit 6 | | | | | |-------|-------|---------------------------------------------------------------------------------------|--|--|--| | W31 | W30 | Description | | | | | 0 | 0 | Program wait not inserted when external space area 3 is accessed | | | | | | 1 | 1 program wait state inserted when external space area 3 is accessed | | | | | 1 | 0 | 2 program wait states inserted when external space area 3 is accessed | | | | | | 1 | 3 program wait states inserted when external space area 3 is accessed (Initial value) | | | | Bits 5 and 4—Area 2 Wait Control 1 and 0 (W21, W20): These bits select the number of program wait states when area 2 in external space is accessed while the AST2 bit in ASTCR is set to 1. | Bit 5<br>W21 | Bit 4<br>W20 | Description | |--------------|--------------|---------------------------------------------------------------------------------------| | 0 | 0 | Program wait not inserted when external space area 2 is accessed | | | 1 | 1 program wait state inserted when external space area 2 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 2 is accessed | | | 1 | 3 program wait states inserted when external space area 2 is accessed (Initial value) | Bits 3 and 2—Area 1 Wait Control 1 and 0 (W11, W10): These bits select the number of program wait states when area 1 in external space is accessed while the AST1 bit in ASTCR is set to 1. | Bit 3<br>W11 | Bit 2<br>W10 | Description | |--------------|--------------|---------------------------------------------------------------------------------------| | 0 | 0 | Program wait not inserted when external space area 1 is accessed | | | 1 | 1 program wait state inserted when external space area 1 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 1 is accessed | | | 1 | 3 program wait states inserted when external space area 1 is accessed (Initial value) | Bits 1 and 0—Area 0 Wait Control 1 and 0 (W01, W00): These bits select the number of program wait states when area 0 in external space is accessed while the AST0 bit in ASTCR is set to 1. | Bit 1<br>W01 | Bit 0<br>W00 | Description | |--------------|--------------|---------------------------------------------------------------------------------------| | 0 | 0 | Program wait not inserted when external space area 0 is accessed | | | 1 | 1 program wait state inserted when external space area 0 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 0 is accessed | | | 1 | 3 program wait states inserted when external space area 0 is accessed (Initial value) | # 6.2.4 Bus Control Register H (BCRH) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|-------|-------|--------|--------|--------|-------|-------|-------| | | | ICIS1 | ICIS0 | BRSTRM | BRSTS1 | BRSTS0 | RMTS2 | RMTS1 | RMTS0 | | Initial value: | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | R/W | : | R/W BCRH is an 8-bit readable/writable register that selects enabling or disabling of idle cycle insertion, and the memory interface for areas 2 to 5 and area 0. BCRH is initialized to H'D0 by a power-on reset and in hardware standby mode. It is not initialized by a manual reset or in software standby mode. **Bit 7—Idle Cycle Insert 1 (ICIS1):** Selects whether or not one idle cycle state is to be inserted between bus cycles when successive external read cycles are performed in different areas. | Bit 7<br>ICIS1 | Description | |----------------|---------------------------------------------------------------------------------------------------| | 0 | Idle cycle not inserted in case of successive external read cycles in different areas | | 1 | Idle cycle inserted in case of successive external read cycles in different areas (Initial value) | Bit 6—Idle Cycle Insert 0 (ICIS0): Selects whether or not one idle cycle state is to be inserted between bus cycles when successive external read and external write cycles are performed. | Bit 6<br>ICIS0 | Description | |----------------|---------------------------------------------------------------------------------------------------| | 0 | Idle cycle not inserted in case of successive external read and external write cycles | | 1 | Idle cycle inserted in case of successive external read and external write cycles (Initial value) | **Bit 5—Burst ROM Enable (BRSTRM):** Selects whether area 0 is used as a burst ROM interface. In normal mode, the selection can be made from the entire external space. | Bit 5<br>BRSTRM | Description | | | | |-----------------|-------------------------------|-----------------|--|--| | 0 | Area 0 is basic bus interface | (Initial value) | | | | 1 | Area 0 is burst ROM interface | | | | | - | | | | | Bit 4—Burst Cycle Select 1 (BRSTS1): Selects the number of burst cycles for the burst ROM interface. | Bit 4 | Description | | |--------|--------------------------------|-----------------| | BRSTS1 | Description | | | 0 | Burst cycle comprises 1 state | | | 1 | Burst cycle comprises 2 states | (Initial value) | **Bit 3—Burst Cycle Select 0 (BRSTS0):** Selects the number of words that can be accessed in a burst ROM interface burst access. | Bit 3<br>BRSTS0 | Description | | |-----------------|------------------------------|-----------------| | 0 | Max. 4 words in burst access | (Initial value) | | 1 | Max. 8 words in burst access | | Bits 2 to 0—RAM Type Select (RMTS2 to RMTS0): These bits select the memory interface for areas 2 to 5 in advanced mode. When DRAM space is selected, the relevant area is designated as DRAM interface. | Bit 2<br>RMTS2 | Bit 1<br>RMTS1 | Bit 0<br>RMTS0 | Description<br>Area 5 | Area 4 | Area 3 | Area 2 | |----------------|----------------|----------------|-----------------------|--------|--------|------------| | 0 | 0 | 0 | Normal space | | | | | | | 1 | Normal space | | | DRAM space | | | 1 | 0 | Normal space DRAM | | | space | | | | 1 | DRAM space | | | | | 1 | _ | _ | | _ | - | | Note: When areas selected in DRAM space are all 8-bit space, the $PF_2$ pin can be used as an I/O port, $\overline{BREQO}$ , or $\overline{WAIT}$ . ### 6.2.5 Bus Control Register L (BCRL) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|------|--------|-----|-------|-----|-----|------|-------| | | | BRLE | BREQOE | _ | LCASS | DDS | _ | WDBE | WAITE | | Initial va | ılue : | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | | R/W | : | R/W BCRL is an 8-bit readable/writable register that performs selection of the external bus-released state protocol, the LCAS signal, DMAC single address transfer, enabling or disabling of the write data buffer function, and enabling or disabling of WAIT pin input. BCRL is initialized to H'3C by a power-on reset and in hardware standby mode. It is not initialized by a manual reset or in software standby mode. Bit 7—Bus Release Enable (BRLE): Enables or disables external bus release. | Bit 7<br>BRLE | Description | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | External bus release is disabled. $\overline{\text{BREQ}}$ , $\overline{\text{BACK}}$ , and $\overline{\text{BREQO}}$ can be used as I/O ports. (Initial value) | | 1 | External bus release is enabled. | **Bit 6—BREQO Pin Enable (BREQOE):** Outputs a signal that requests the external bus master to drop the bus request signal (BREQ) in the external bus release state, when an internal bus master performs an external space access, or when a refresh request is generated. | Bit 6<br>BREQOE | Description | | |-----------------|-------------------------------------------------------|-----------------| | 0 | BREQO output disabled. BREQO can be used as I/O port. | (Initial value) | | 1 | BREQO output enabled. | | **Bit 5—Reserved:** Only 1 should be written to this bit. Bit 4—LCAS Select (LCASS): Write 0 to this bit when using the DRAM interface. LCAS pin used for 2-CAS type DRAM interface LCAS signal. BREQO output and WAIT input cannot be used when LCAS signal is used. Bit 3—DACK Timing Select (DDS): Selects the DMAC single address transfer bus timing for the DRAM interface. | Bit 3<br>DDS | Description | | | | | | |--------------|----------------------------------------------------------------------------------------------|-----------------|--|--|--|--| | 0 | When DMAC single address transfer is performed in DRAM space, full access is always executed | | | | | | | | $\overline{DACK}$ signal goes low from $T_r$ or $T_1$ cycle | | | | | | | 1 | Burst access is possible when DMAC single address transfer is performed in DRAM space | | | | | | | | $\overline{\text{DACK}}$ signal goes low from $T_{c1}$ or $T_2$ cycle | (Initial value) | | | | | Bit 2—Reserved: Only 1 should be written to this bit. Bit 1—Write Data Buffer Enable (WDBE): Selects whether or not the write buffer function is used for an external write cycle or DMAC single address cycle. | Bit 1 | | | |-------|-------------------------------------|-----------------| | WDBE | Description | | | 0 | Write data buffer function not used | (Initial value) | | 1 | Write data buffer function used | | Bit 0—WAIT Pin Enable (WAITE): Selects enabling or disabling of wait input by the WAIT pin. | Bit 0 | | | |-------|------------------------------------------------------------------------------------------------------------|-----------------| | WAITE | Description | | | 0 | Wait input by $\overline{\text{WAIT}}$ pin disabled. $\overline{\text{WAIT}}$ pin can be used as I/O port. | (Initial value) | | 1 | Wait input by WAIT pin enabled | | ### 6.2.6 Memory Control Register (MCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------|-----|-----|------|-----|------|------|------|------| | | | TPC | BE | RCDM | CW2 | MXC1 | MXC0 | RLW1 | RLW0 | | Initial va | lue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W MCR is an 8-bit readable/writable register that selects the DRAM strobe control method, number of precharge cycles, access mode, address multiplexing shift size, and the number of wait states inserted during refreshing, when areas 2 to 5 are designated as DRAM interface. MCR is initialized to H'00 by a power-on reset and in hardware standby mode. It is not initialized by a manual reset or in software standby mode. Bit 7—TP Cycle Control (TPC): Selects whether a 1-state or 2-state precharge cycle ( $T_P$ ) is to be used when areas 2 to 5 designated as DRAM space are accessed. | Bit 7 | <b>-</b> | | |-------|-------------------------------------|-----------------| | TPC | Description | | | 0 | 1-state precharge cycle is inserted | (Initial value) | | 1 | 2-state precharge cycle is inserted | | **Bit 6—Burst Access Enable (BE):** Selects enabling or disabling of burst access to areas 2 to 5 designated as DRAM space. DRAM space burst access is performed in fast page mode. | Bit 6<br>BE | Description | | |-------------|-------------------------------------------------|-----------------| | 0 | Burst disabled (always full access) | (Initial value) | | 1 | For DRAM space access, access in fast page mode | | **Bit 5—RAS Down Mode (RCDM):** When areas 2 to 5 are designated as DRAM space and access to DRAM is interrupted, RCDM selects whether the next DRAM access is waited for with the RAS signal held low (RAS down mode), or the RAS signal is driven high again (RAS up mode). RAS down mode cannot be used with the 2-CAS method. When selecting RAS down mode, set the BE bit to 1. | Bit 5<br>RCDM | Description | | |---------------|----------------------------------------|-----------------| | 0 | DRAM interface: RAS up mode selected | (Initial value) | | 1 | DRAM interface: RAS down mode selected | | **Bit 4—2-CAS Method Select (CW2):** Write 1 to this bit when areas 2 to 5 are designated as 8-bit DRAM space, and 0 otherwise. | Bit 4<br>CW2 | Description | | |--------------|----------------------------|-----------------| | 0 | 16-bit DRAM space selected | (Initial value) | | 1 | 8-bit DRAM space selected | | Bits 3 and 2—Multiplex Shift Count 1 and 0 (MXC1, MXC0): These bits select the size of the shift to the lower half of the row address in row address/column address multiplexing for the DRAM interface. In burst operation on the DRAM interface, these bits also select the row address to be used for comparison. | Bit 3<br>MXC1 | Bit 2<br>MXC0 | Description | |---------------|---------------|----------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 8-bit shift (Initial value) | | | | <ul> <li>When 8-bit access space is designated: Row address A<sub>23</sub> to A<sub>8</sub> used<br/>for comparison</li> </ul> | | | | <ul> <li>When 16-bit access space is designated: Row address A<sub>23</sub> to A<sub>9</sub> used<br/>for comparison</li> </ul> | | | 1 | 9-bit shift | | | | <ul> <li>When 8-bit access space is designated: Row address A<sub>23</sub> to A<sub>9</sub> used<br/>for comparison</li> </ul> | | | | <ul> <li>When 16-bit access space is designated: Row address A<sub>23</sub> to A<sub>10</sub> used<br/>for comparison</li> </ul> | | 1 | 0 | 10-bit shift | | | | <ul> <li>When 8-bit access space is designated: Row address A<sub>23</sub> to A<sub>10</sub> used<br/>for comparison</li> </ul> | | | | <ul> <li>When 16-bit access space is designated: Row address A<sub>23</sub> to A<sub>11</sub> used<br/>for comparison</li> </ul> | | | 1 | _ | Bits 1 and 0—Refresh Cycle Wait Control 1 and 0 (RLW1, RLW0): These bits select the number of wait states to be inserted in a DRAM interface CAS-before-RAS refresh cycle. This setting is used for all areas designated as DRAM space. Wait input by the WAIT pin is disabled. | Bit 1 | Bit 0 | | | |-------|-------|------------------------|-----------------| | RLW1 | RLW0 | Description | | | 0 | 0 | No wait state inserted | (Initial value) | | | 1 | 1 wait state inserted | | | 1 | 0 | 2 wait states inserted | | | | 1 | 3 wait states inserted | | # 6.2.7 DRAM Control Register (DRAMCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|-------|-----|-------|-----|------|------|------|------| | | | RFSHE | RCW | RMODE | CMF | CMIE | CKS2 | CKS1 | CKS0 | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W DRAMCR is an 8-bit readable/writable register that selects the DRAM refresh mode and refresh counter clock, and controls the refresh timer. DRAMCR is initialized to H'00 by a power-on reset and in hardware standby mode. It is not initialized by a manual reset or in software standby mode. Bit 7—Refresh Control (RFSHE): Selects whether or not refresh control is performed. When refresh control is not performed, the refresh timer can be used as an interval timer. Refresh control is not performed in normal mode. Bit 7 RFSHE Description 0 Refresh control is not performed (Initial value) 1 Refresh control is performed **Bit 6—RAS-CAS Wait (RCW):** Controls wait state insertion in DRAM interface CAS-before-RAS refreshing. | Bit 6<br>RCW | Description | | |--------------|-------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | Wait state insertion in CAS-before-RAS refreshing disabled $\overline{\text{RAS}}$ falls in $T_{\text{Rr}}$ cycle | (Initial value) | | 1 | One wait state inserted in CAS-before-RAS refreshing $\overline{\text{RAS}}$ falls in $T_{\text{Rc1}}$ cycle | | **Bit 5—Refresh Mode (RMODE):** When refresh control is performed (RFSHE = 1), this bit selects whether normal refreshing (CAS-before-RAS refreshing for the DRAM interface) or self-refreshing is performed. | Bit 5<br>RMODE | Description | | |----------------|--------------------------------------------------|-----------------| | 0 | DRAM interface<br>CAS-before-RAS refreshing used | (Initial value) | | 1 | Self-refreshing used | | **Bit 4—Compare Match Flag (CMF):** Status flag that indicates a match between the values of RTCNT and RTCOR. When refresh control is performed (RFSHE = 1), 1 should be written to the CMF bit when writing to DRAMCR. | Bit 4<br>CMF | Description | |--------------|----------------------------------------------------------------------------------------------| | 0 | [Clearing condition] | | | Cleared by reading the CMF flag when CMF = 1, then writing 0 to the CMF flag (Initial value) | | 1 | [Setting condition] | | | Set when RTCNT = RTCOR | **Bit 3—Compare Match Interrupt Enable (CMIE):** Enables or disables interrupt requests (CMI) by the CMF flag when the CMF flag in DRAMCR is set to 1. When refresh control is performed (RFSHE = 1), the CMIE bit is always cleared to 0. | Bit 3 | | | |-------|----------------------------------------------|-----------------| | CMIE | Description | | | 0 | Interrupt request (CMI) by CMF flag disabled | (Initial value) | | 1 | Interrupt request (CMI) by CMF flag enabled | | Bits 2 to 0—Refresh Counter Clock Select (CKS2 to CKS0): These bits select the clock to be input to RTCNT from among 7 internal clocks obtained by dividing the system clock (φ). When the input clock is selected with bits CKS2 to CKS0, RTCNT begins counting up. | Bit 2<br>CKS2 | Bit 1<br>CKS1 | Bit 0<br>CKS0 | Description | | |---------------|---------------|---------------|--------------------------|-----------------| | 0 | 0 | 0 | Count operation disabled | (Initial value) | | | | 1 | Count uses φ/2 | | | | 1 | 0 | Count uses φ/8 | | | | | 1 | Count uses φ/32 | | | 1 | 0 | 0 | Count uses φ/128 | | | | | 1 | Count uses φ/512 | | | | 1 | 0 | Count uses φ/2048 | | | | | 1 | Count uses $\phi/4096$ | | # 6.2.8 Refresh Timer/Counter (RTCNT) RTCNT is an 8-bit readable/writable up-counter. RTCNT counts up using the internal clock selected by bits CKS2 to CKS0 in DRAMCR. When RTCNT matches RTCOR (compare match), the CMF flag in DRAMCR is set to 1 and RTCNT is cleared to H'00. If the RFSHE bit in DRAMCR is set to 1 at this time, a refresh cycle is started. Also, if the CMIE bit in DRAMCR is set to 1, a compare match interrupt (CMI) is generated. RTCNT is initialized to H'00 by a power-on reset and in hardware standby mode. It is not initialized by a manual reset or in software standby mode. # 6.2.9 Refresh Time Constant Register (RTCOR) RTCOR is an 8-bit readable/writable register that sets the period for compare match operations with RTCNT. The values of RTCOR and RTCNT are constantly compared, and if they match, the CMF flag in DRAMCR is set to 1 and RTCNT is cleared to H'00. RTCOR is initialized to H'FF by a power-on reset and in hardware standby mode. It is not initialized by a manual reset or in software standby mode. # 6.3 Overview of Bus Control ### 6.3.1 Area Partitioning In advanced mode, the bus controller partitions the 16 Mbytes address space into eight areas, 0 to 7, in 2-Mbyte units, and performs bus control for external space in area units. In normal mode, it controls a 64-kbyte address space comprising part of area 0. Figure 6.2 shows an outline of the memory map. Chip select signals ( $\overline{CS0}$ to $\overline{CS7}$ ) can be output for each area. Figure 6.2 Overview of Area Partitioning ### 6.3.2 Bus Specifications The external space bus specifications consist of three elements: bus width, number of access states, and number of program wait states. The bus width and number of access states for on-chip memory and internal I/O registers are fixed, and are not affected by the bus controller. ### (1) Bus Width A bus width of 8 or 16 bits can be selected with ADWCR. An area for which an 8-bit bus is selected functions as an 8-bit access space, and an area for which a 16-bit bus is selected functions as a16-bit access space. If all areas are designated for 8-bit access, 8-bit bus mode is set; if any area is designated for 16-bit access, 16-bit bus mode is set. When the burst ROM interface is designated, 16-bit bus mode is always set. ### (2) Number of Access States Two or three access states can be selected with ASTCR. An area for which 2-state access is selected functions as a 2-state access space, and an area for which 3-state access is selected functions as a 3-state access space. With the DRAM interface and burst ROM interface, the number of access states may be determined without regard to ASTCR. When 2-state access space is designated, wait insertion is disabled. # (3) Number of Program Wait States When 3-state access space is designated by ASTCR, the number of program wait states to be inserted automatically is selected with WCRH and WCRL. From 0 to 3 program wait states can be selected. Table 6.3 shows the bus specifications for each basic bus interface area. Table 6.3 Bus Specifications for Each Area (Basic Bus Interface) | | WCRH, WCRL | | | Bus Specifications (Basic Bus Interface) | | | | |---------------|---------------|-----|-------|------------------------------------------|---------------|------------------------|--| | ABWCR<br>ABWn | ASTCR<br>ASTn | Wn1 | l Wn0 | Bus Width | Access States | Program Wait<br>States | | | 0 | 0 | _ | _ | 16 | 2 | 0 | | | | 1 | 0 | 0 | | 3 | 0 | | | | | | 1 | | 1 | | | | | | 1 | 0 | | | 2 | | | | | | 1 | | | 3 | | | 1 | 0 | _ | _ | 8 | 2 | 0 | | | | 1 | 0 | 0 | | 3 | 0 | | | | | | 1 | | | 1 | | | | | 1 | 0 | <del></del> | | 2 | | | | | | 1 | | | 3 | | ### 6.3.3 Memory Interfaces The H8S/2350 Group memory interfaces comprise a basic bus interface that allows direct connection of ROM, SRAM, and so on; a DRAM interface that allows direct connection of DRAM; and a burst ROM interface that allows direct connection of burst ROM. The interface can be selected independently for each area. An area for which the basic bus interface is designated functions as normal space, an area for which the DRAM interface is designated functions as DRAM space, and an area for which the burst ROM interface is designated functions as burst ROM space. #### 6.3.4 Advanced Mode The initial state of each area is basic bus interface, 3-state access space. The initial bus width is selected according to the operating mode. The bus specifications described here cover basic items only, and the sections on each memory interface (6.4, 6.5, and 6.7) should be referred to for further details #### Area 0 Area 0 includes on-chip ROM\*, and in ROM-disabled expansion mode, all of area 0 is external space. In ROM-enabled expansion mode, the space excluding on-chip ROM\* is external space. When area 0 external space is accessed, the $\overline{CSO}$ signal can be output. Either basic bus interface or burst ROM interface can be selected for area 0. Note: \* Only applies to the H8S/2351. #### Areas 1 and 6 In external expansion mode, all of areas 1 and 6 is external space. When area 1 and 6 external space is accessed, the $\overline{CS1}$ and $\overline{CS6}$ pin signals respectively can be output. Only the basic bus interface can be used for areas 1 and 6. #### Areas 2 to 5 In external expansion mode, all of areas 2 to 5 is external space. When area 2 to 5 external space is accessed, signals $\overline{CS2}$ to $\overline{CS5}$ can be output. Basic bus interface or DRAM interface can be selected for areas 2 to 5. With the DRAM interface, signals $\overline{CS2}$ to $\overline{CS5}$ are used as $\overline{RAS}$ signals. #### Area 7 Area 7 includes the on-chip RAM and internal I/O registers. In external expansion mode, the space excluding the on-chip RAM and internal I/O registers is external space. The on-chip RAM is enabled when the RAME bit in the system control register (SYSCR) is set to 1; when the RAME bit is cleared to 0, the on-chip RAM is disabled and the corresponding space becomes external space. When area 7 external space is accessed, the $\overline{CS7}$ signal can be output. Only the basic bus interface can be used for the area 7 memory interface. #### 6.3.5 Areas in Normal Mode In normal mode, a 64-kbyte address space comprising part of area 0 is controlled. Area partitioning is not performed in normal mode. In ROM-disabled expansion mode, the space excluding the on-chip RAM and internal I/O registers is external space. In ROM-enabled expansion mode\* the space excluding the on-chip ROM\*, on-chip RAM, and internal I/O registers is external space. The on-chip RAM is enabled when the RAME bit in the system control register (SYSCR) is set to 1; when the RAME bit is cleared to 0, the on-chip RAM is disabled and the corresponding space becomes external space. When external space is accessed, the $\overline{CSO}$ signal can be output. The basic bus interface or burst ROM interface can be selected. Note: \* Only applies to the H8S/2351. # 6.3.6 Chip Select Signals The H8S/2350 Group can output chip select signals ( $\overline{\text{CS0}}$ to $\overline{\text{CS7}}$ ) to areas 0 to 7, the signal being driven low when the corresponding external space area is accessed. In normal mode, only the $\overline{\text{CS0}}$ signal can be output. Figure 6.3 shows an example of $\overline{CSn}$ (n = 0 to 7) output timing. Enabling or disabling of the $\overline{CSn}$ signal is performed by setting the data direction register (DDR) for the port corresponding to the particular $\overline{CSn}$ pin. In ROM-disabled expansion mode, the $\overline{CSO}$ pin is placed in the output state after a power-on reset. Pins $\overline{CS1}$ to $\overline{CS7}$ are placed in the input state after a power-on reset, and so the corresponding DDR should be set to 1 when outputting signals $\overline{CS1}$ to $\overline{CS7}$ . In the H8S/2351's ROM-enabled expansion mode, pins $\overline{\text{CS0}}$ to $\overline{\text{CS7}}$ are all placed in the input state after a power-on reset, and so the corresponding DDR bits should be set to 1 when outputting signals $\overline{\text{CS0}}$ to $\overline{\text{CS7}}$ . For details, see section 9, I/O Ports. When areas 2 to 5 are designated as DRAM space, outputs $\overline{CS2}$ to $\overline{CS5}$ are used as $\overline{RAS}$ signals. Figure 6.3 $\overline{CSn}$ Signal Output Timing (n = 0 to 7) ### 6.4 Basic Bus Interface #### 6.4.1 Overview The basic bus interface enables direct connection of ROM, SRAM, and so on. The bus specifications can be selected with ABWCR, ASTCR, WCRH, and WCRL (see table 6.3). # 6.4.2 Data Size and Data Alignment Data sizes for the CPU and other internal bus masters are byte, word, and longword. The bus controller has a data alignment function, and when accessing external space, controls whether the upper data bus ( $D_{15}$ to $D_{8}$ ) or lower data bus ( $D_{7}$ to $D_{0}$ ) is used according to the bus specifications for the area being accessed (8-bit access space or 16-bit access space) and the data size. # 8-Bit Access Space Figure 6.4 illustrates data alignment control for the 8-bit access space. With the 8-bit access space, the upper data bus ( $D_{15}$ to $D_8$ ) is always used for accesses. The amount of data that can be accessed at one time is one byte: a word transfer instruction is performed as two byte accesses, and a longword transfer instruction, as four byte accesses. | | | Upper da | ita bus Lower o | data bus | |---------------|---------------------------------------------------------|----------|-----------------|----------| | Byte size | | | | | | Word size | 1st bus cycle 2nd bus cycle | | | | | Longword size | 1st bus cycle 2nd bus cycle 3rd bus cycle 4th bus cycle | | | | Figure 6.4 Access Sizes and Data Alignment Control (8-Bit Access Space) # **16-Bit Access Space** Figure 6.5 illustrates data alignment control for the 16-bit access space. With the 16-bit access space, the upper data bus ( $D_{15}$ to $D_{8}$ ) and lower data bus ( $D_{7}$ to $D_{0}$ ) are used for accesses. The amount of data that can be accessed at one time is one byte or one word, and a longword transfer instruction is executed as two word transfer instructions. In byte access, whether the upper or lower data bus is used is determined by whether the address is even or odd. The upper data bus is used for an even address, and the lower data bus for an odd address. Figure 6.5 Access Sizes and Data Alignment Control (16-Bit Access Space) ### 6.4.3 Valid Strobes Table 6.4 shows the data buses used and valid strobes for the access spaces. In a read, the $\overline{RD}$ signal is valid without discrimination between the upper and lower halves of the data bus. In a write, the $\overline{HWR}$ signal is valid for the upper half of the data bus, and the $\overline{LWR}$ signal for the lower half. Table 6.4 Data Buses Used and Valid Strobes | Area | Access<br>Size | Read/<br>Write | Address | Valid<br>Strobe | Upper Data Bus (D <sub>15</sub> to D <sub>8</sub> ) | Lower data bus $(D_7 \text{ to } D_0)$ | | | |---------------|----------------|----------------|---------|-----------------|-----------------------------------------------------|----------------------------------------|--|--| | 8-bit access | Byte | Read | _ | RD | Valid | Invalid | | | | space | | Write | _ | HWR | _ | Hi-Z | | | | 16-bit access | Byte | Read | Even | RD | Valid | Invalid | | | | space | | | Odd | <del></del> | Invalid | Valid | | | | | | Write | Even | HWR | Valid | Hi-Z | | | | | | | Odd | LWR | Hi-Z | Valid | | | | | Word | Read | _ | RD | Valid | Valid | | | | | | Write | _ | HWR, LWR | Valid | Valid | | | Notes: Hi-Z: High impedance Invalid: Input state; input value is ignored. # 6.4.4 Basic Timing # 8-Bit 2-State Access Space Figure 6.6 shows the bus timing for an 8-bit 2-state access space. When an 8-bit access space is accessed, the upper half ( $D_{15}$ to $D_{8}$ ) of the data bus is used. The LWR pin is fixed high. Wait states cannot be inserted. Figure 6.6 Bus Timing for 8-Bit 2-State Access Space # 8-Bit 3-State Access Space Figure 6.7 shows the bus timing for an 8-bit 3-state access space. When an 8-bit access space is accessed, the upper half ( $D_{15}$ to $D_{8}$ ) of the data bus is used. The **LWR** pin is fixed high. Wait states can be inserted. Figure 6.7 Bus Timing for 8-Bit 3-State Access Space ### 16-Bit 2-State Access Space Figures 6.8 to 6.10 show bus timings for a 16-bit 2-state access space. When a 16-bit access space is accessed, the upper half ( $D_{15}$ to $D_{8}$ ) of the data bus is used for the even address, and the lower half ( $D_{7}$ to $D_{0}$ ) for the odd address. Wait states cannot be inserted. Figure 6.8 Bus Timing for 16-Bit 2-State Access Space (1) (Even Address Byte Access) Figure 6.9 Bus Timing for 16-Bit 2-State Access Space (2) (Odd Address Byte Access) Figure 6.10 Bus Timing for 16-Bit 2-State Access Space (3) (Word Access) ### 16-Bit 3-State Access Space Figures 6.11 to 6.13 show bus timings for a 16-bit 3-state access space. When a 16-bit access space is accessed, the upper half ( $D_{15}$ to $D_{8}$ ) of the data bus is used for the even address, and the lower half ( $D_{7}$ to $D_{0}$ ) for the odd address. Wait states can be inserted. Figure 6.11 Bus Timing for 16-Bit 3-State Access Space (1) (Even Address Byte Access) Figure 6.12 Bus Timing for 16-Bit 3-State Access Space (2) (Odd Address Byte Access) Figure 6.13 Bus Timing for 16-Bit 3-State Access Space (3) (Word Access) ### 6.4.5 Wait Control When accessing external space, the H8S/2350 Group can extend the bus cycle by inserting one or more wait states ( $T_w$ ). There are two ways of inserting wait states: program wait insertion and pin wait insertion using the $\overline{WAIT}$ pin. ### Program Wait Insertion From 0 to 3 wait states can be inserted automatically between the T<sub>2</sub> state and T<sub>3</sub> state on an individual area basis in 3-state access space, according to the settings of WCRH and WCRL. #### • Pin Wait Insertion Setting the WAITE bit in BCRL to 1 enables wait insertion by means of the WAIT pin. Program wait insertion is first carried out according to the settings in WCRH and WCRL. Then, if the $\overline{WAIT}$ pin is low at the falling edge of $\phi$ in the last $T_2$ or $T_w$ state, a $T_w$ state is inserted. If the $\overline{WAIT}$ pin is held low, $T_w$ states are inserted until it goes high. This is useful when inserting four or more T<sub>w</sub> states, or when changing the number of T<sub>w</sub> states for different external devices. The WAITE bit setting applies to all areas. Figure 6.14 shows an example of wait state insertion timing. Figure 6.14 Example of Wait State Insertion Timing The settings after a power-on reset are: 3-state access, 3 program wait state insertion, and WAIT input disabled. When a manual reset is performed, the contents of bus controller registers are retained, and the wait control settings remain the same as before the reset. # **6.5 DRAM Interface** ### 6.5.1 Overview When the H8S/2350 Group is in advanced mode, external space areas 2 to 5 can be designated as DRAM space, and DRAM interfacing performed. With the DRAM interface, DRAM can be directly connected to the H8S/2350 Group. A DRAM space of 2, 4, or 8 Mbytes can be set by means of bits RMTS2 to RMTS0 in BCRH. Burst operation is also possible, using fast page mode. # 6.5.2 Setting DRAM Space Areas 2 to 5 are designated as DRAM space by setting bits RMTS2 to RMTS0 in BCRH. The relation between the settings of bits RMTS2 to RMTS0 and DRAM space is shown in table 6.5. Possible DRAM space settings are: one area (area 2), two areas (areas 2 and 3), and four areas (areas 2 to 5). Table 6.5 Settings of Bits RMTS2 to RMTS0 and Corresponding DRAM Spaces | RMTS2 | RMTS1 | RMTS0 | Area 5 Area 4 | | MTS0 Area 5 Area 4 | | MTS0 Area 5 Area 4 Area 3 | | Area 5 Area 4 Area 3 | | |-------|-------|-------|-------------------------|--|--------------------|--|---------------------------|--|----------------------|--| | 0 | 0 | 1 | Normal space DRAM space | | | | | | | | | | 1 | 0 | Normal space DRAM space | | | | | | | | | | | 1 | DRAM space | | | | | | | | ### 6.5.3 Address Multiplexing With DRAM space, the row address and column address are multiplexed. In address multiplexing, the size of the shift of the row address is selected with bits MXC1 and MXC0 in MCR. Table 6.6 shows the relation between the settings of MXC1 and MXC0 and the shift size. Table 6.6 Address Multiplexing Settings by Bits MXC1 and MXC0 | | MCR | | | Address Pins | | | | | | | | | | | | | | |----------------|------|------|--------------------|------------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------------|-----------------|-----------------------|-----------------|-----------------|-----------------------| | | MXC1 | MXC0 | Shift Size | A <sub>23</sub> to A <sub>13</sub> | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> | A <sub>9</sub> | A <sub>8</sub> | A <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | $A_3$ | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | | Row | 0 | 0 | 8 bits | A <sub>23</sub> to A <sub>13</sub> | A <sub>20</sub> | A <sub>19</sub> | A <sub>18</sub> | A <sub>17</sub> | A <sub>16</sub> | A <sub>15</sub> | A <sub>14</sub> | A <sub>13</sub> | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> | A <sub>9</sub> | A <sub>8</sub> | | address | | 1 | 9 bits | A <sub>23</sub> to A <sub>13</sub> | A <sub>12</sub> | A <sub>20</sub> | A <sub>19</sub> | A <sub>18</sub> | A <sub>17</sub> | A <sub>16</sub> | A <sub>15</sub> | A <sub>14</sub> | A <sub>13</sub> | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> | <b>A</b> <sub>9</sub> | | | 1 | 0 | 10 bits | $A_{23}$ to $A_{13}$ | A <sub>12</sub> | A <sub>11</sub> | A <sub>20</sub> | A <sub>19</sub> | A <sub>18</sub> | A <sub>17</sub> | A <sub>16</sub> | A <sub>15</sub> | A <sub>14</sub> | A <sub>13</sub> | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> | | | | 1 | Setting prohibited | _ | _ | _ | _ | _ | _ | _ | - | - | _ | _ | _ | _ | _ | | Column address | _ | _ | _ | A <sub>23</sub> to A <sub>13</sub> | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> | A <sub>9</sub> | A <sub>8</sub> | A <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | <b>A</b> <sub>0</sub> | #### 6.5.4 Data Bus If the bit in ABWCR corresponding to an area designated as DRAM space is set to 1, that area is designated as 8-bit DRAM space; if the bit is cleared to 0, the area is designated as 16-bit DRAM space. In 16-bit DRAM space, ×16-bit configuration DRAM can be connected directly. In 8-bit DRAM space the upper half of the data bus, $D_{15}$ to $D_8$ , is enabled, while in 16-bit DRAM space both the upper and lower halves of the data bus, $D_{15}$ to $D_0$ , are enabled. Access sizes and data alignment are the same as for the basic bus interface: see section 6.4.2, Data Size and Data Alignment. # 6.5.5 Pins Used for DRAM Interface Table 6.7 shows the pins used for DRAM interfacing and their functions. **Table 6.7 DRAM Interface Pins** | | With DRAM | | | | |-----------------------------------|-----------------------------------|-----------------------------|--------|---------------------------------------------------------------| | Pin | Setting | Name | I/O | Function | | HWR | WE | Write enable | Output | When 2-CAS system is set, write enable for DRAM space access. | | LCAS | LCAS | Lower column address strobe | Output | Lower column address strobe for 16-bit DRAM space access | | CS2 | RAS2 | Row address strobe 2 | Output | Row address strobe when area 2 is designated as DRAM space. | | CS3 | RAS3 | Row address strobe 3 | Output | Row address strobe when area 3 is designated as DRAM space. | | CS4 | RAS4 | Row address strobe 4 | Output | Row address strobe when area 4 is designated as DRAM space. | | CS5 | RAS5 | Row address strobe 5 | Output | Row address strobe when area 5 is designated as DRAM space. | | CAS | UCAS | Upper column address strobe | Output | Upper column address strobe for DRAM space access | | WAIT | WAIT | Wait | Input | Wait request signal | | A <sub>12</sub> to A <sub>0</sub> | A <sub>12</sub> to A <sub>0</sub> | Address pins | Output | Row address/column address multiplexed output | | D <sub>15</sub> to D <sub>0</sub> | D <sub>15</sub> to D <sub>0</sub> | Data pins | I/O | Data input/output pins | ### 6.5.6 Basic Timing Figure 6.15 shows the basic access timing for DRAM space. The basic DRAM access timing is 4 states. Unlike the basic bus interface, the corresponding bits in ASTCR control only enabling or disabling of wait insertion, and do not affect the number of access states. When the corresponding bit in ASTCR is cleared to 0, wait states cannot be inserted in the DRAM access cycle. The 4 states of the basic timing consist of one $T_p$ (precharge cycle) state, one $T_r$ (row address output cycle), and two $T_c$ (column address output cycle) states, $T_{c1}$ and $T_{c2}$ . Figure 6.15 Basic Access Timing (2-WE System) # 6.5.7 Precharge State Control When DRAM is accessed, RAS precharging time must be secured. With the H8S/2350 Group, one $T_p$ state is always inserted when DRAM space is accessed. This can be changed to two $T_p$ states by setting the TPC bit in MCR to 1. Set the appropriate number of $T_p$ cycles according to the DRAM connected and the operating frequency of the H8S/2350 Group. Figure 6.16 shows the timing when two $T_p$ states are inserted. When the TCP bit is set to 1, two T<sub>p</sub> states are also used for refresh cycles. Figure 6.16 Timing with Two Precharge States (2-WE System) ### 6.5.8 Wait Control There are two ways of inserting wait states in a DRAM access cycle: program wait insertion and pin wait insertion using the $\overline{WAIT}$ pin. # • Program Wait Insertion When the bit in ASTCR corresponding to an area designated as DRAM space is set to 1, from 0 to 3 wait states can be inserted automatically between the $T_{c1}$ state and $T_{c2}$ state, according to the settings of WCRH and WCRL. #### • Pin Wait Insertion When the WAITE bit in BCRH is set to 1, wait input by means of the $\overline{WAIT}$ pin is enabled regardless of the setting of the AST bit in ASTCR. When DRAM space is accessed in this state, a program wait is first inserted. If the $\overline{WAIT}$ pin is low at the falling edge of $\phi$ in the last $T_{c1}$ or $T_w$ state, another $T_w$ state is inserted. If the $\overline{WAIT}$ pin is held low, $T_w$ states are inserted until it goes high. Figure 6.17 shows an example of wait state insertion timing. Figure 6.17 Example of Wait State Insertion Timing (CW2 = 1, 8-Bit Area Setting for Entire Space) # 6.5.9 Byte Access Control When DRAM with a $\times 16$ configuration is connected, the 2-CAS system can be used for the control signals required for byte access. When the CW2 bit is cleared to 0 in MCR, the 2-CAS system is selected. Figure 6.18 shows the control timing in the 2-CAS system, and figure 6.19 shows an example 2-CAS system DRAM connection. When only DRAM with a ×8 configuration is connected, set the CW2 bit to 1 in MCR. Figure 6.18 2-CAS System Control Timing (Upper Byte Write Access) Figure 6.19 Example of 2-CAS System Connection # 6.5.10 Burst Operation With DRAM, in addition to full access (normal access) in which data is accessed by outputting a row address for each access, a fast page mode is also provided which can be used when making a number of consecutive accesses to the same row address. This mode enables fast (burst) access of data by simply changing the column address after the row address has been output. Burst access can be selected by setting the BE bit in MCR to 1. # (1) Burst Access (Fast Page Mode) Operation Timing Figure 6.20 shows the operation timing for burst access. When there are consecutive access cycles for DRAM space, the $\overline{CAS}$ signal and column address output cycles (two states) continue as long as the row address is the same for consecutive access cycles. The row address used for the comparison is set with bits MXC1 and MXC0 in MCR. Figure 6.20 Operation Timing in Fast Page Mode (2-WE System) The bus cycle can also be extended in burst access by inserting wait states. The wait state insertion method and timing are the same as for full access. For details, see section 6.5.8, Wait Control. # (2) RAS Down Mode and RAS Up Mode Even when burst operation is selected, it may happen that access to DRAM space is not continuous, but is interrupted by access to another space. In this case, if the $\overline{RAS}$ signal is held low during the access to the other space, burst operation can be resumed when the same row address in DRAM space is accessed again. **RAS down mode:** To select RAS down mode, set the RCDM bit in MCR to 1. If access to DRAM space is interrupted and another space is accessed, the $\overline{RAS}$ signal is held low during the access to the other space, and burst access is performed if the row address of the next DRAM space access is the same as the row address of the previous DRAM space access. Figure 6.21 shows an example of the timing in RAS down mode. Note, however, that the RAS signal will go high if a refresh operation interrupts RAS down mode. Figure 6.21 Example of Operation Timing in RAS Down Mode **RAS up mode:** To select RAS up mode, clear the RCDM bit in MCR to 0. Each time access to DRAM space is interrupted and another space is accessed, the $\overline{RAS}$ signal goes high again. Burst operation is only performed if DRAM space is continuous. Figure 6.22 shows an example of the timing in RAS up mode. In the case of burst ROM space access, the RAS signal is not restored to the high level. Figure 6.22 Example of Operation Timing in RAS Up Mode #### 6.5.11 Refresh Control The H8S/2350 Group is provided with a DRAM refresh control function. Either of two refreshing methods can be selected: CAS-before-RAS (CBR) refreshing, or self-refreshing. # (1) CAS-before-RAS (CBR) Refreshing To select CBR refreshing, set the RFSHE bit in DRAMCR to 1, and clear the RMODE bit to 0. With CBR refreshing, RTCNT counts up using the input clock selected by bits CKS2 to CKS0 in DRAMCR, and when the count matches the value set in RTCOR (compare match), refresh control is performed. At the same time, RTCNT is reset and starts counting again from H'00. Refreshing is thus repeated at fixed intervals determined by RTCOR and bits CKS2 to CKS0. Set a value in RTCOR and bits CKS2 to CKS0 that will meet the refreshing interval specification for the DRAM used When bits CKS2 to CKS0 are set, RTCNT starts counting up. RTCNT and RTCOR settings should therefore be completed before setting bits CKS2 to CKS0. Do not clear the CMF flag when refresh control is being performed (RFSHE = 1). RTCNT operation is shown in figure 6.23, compare match timing in figure 6.24, and CBR refresh timings in figure 6.25. Figure 6.23 RTCNT Operation Figure 6.24 Compare Match Timing Figure 6.25 CBR Refresh Timing When the RCW bit is set to 1, $\overline{RAS}$ signal output is delayed by one cycle. The width of the $\overline{RAS}$ signal should be adjusted with bits RLW1 and RLW0. These bits are only enabled in refresh operations. Figure 6.26 shows the timing when the RCW bit is set to 1. Figure 6.26 CBR Refresh Timing (When RCW = 1, RLW1 = 0, RLW0 = 1) ### (2) Self-Refreshing A self-refresh mode (battery backup mode) is provided for DRAM as a kind of standby mode. In this mode, refresh timing and refresh addresses are generated within the DRAM. To select self-refreshing, set the RFSHE bit and RMODE bit in DRAMCR to 1. Then, when a SLEEP instruction is executed to enter software standby mode, the $\overline{\text{CAS}}$ and $\overline{\text{RAS}}$ signals are output and DRAM enters self-refresh mode, as shown in figure 6.27. When software standby mode is exited, the RMODE bit is cleared to 0 and self-refresh mode is cleared. When switching to software standby mode, if there is a CBR refresh request, CBR refreshing is executed before self-refresh mode is entered. Figure 6.27 Self-Refresh Timing (When CW2 = 1, or CW2 = 0 and LCASS = 0) # 6.6 DMAC Single Address Mode and DRAM Interface When burst mode is selected with the DRAM interface, the $\overline{DACK}$ output timing can be selected with the DDS bit. When DRAM space is accessed in DMAC single address mode at the same time, whether or not burst access is to be performed is selected. ### 6.6.1 When DDS = 1 Burst access is performed by determining the address only, irrespective of the bus master. The $\overline{DACK}$ output goes low from the $T_{C1}$ state in the case of the DRAM interface. Figure 6.28 shows the $\overline{DACK}$ output timing for the DRAM interface when DDS = 1. Figure 6.28 DACK Output Timing when DDS = 1 (Example of DRAM Access) ### 6.6.2 When DDS = 0 When DRAM space is accessed in DMAC single address mode, full access (normal access) is always performed. The $\overline{DACK}$ output goes low from the $T_r$ state in the case of the DRAM interface. In modes other than DMAC single address mode, burst access can be used when accessing DRAM space. Figure 6.29 shows the $\overline{DACK}$ output timing for the DRAM interface when DDS = 0. Figure 6.29 DACK Output Timing when DDS = 0 (Example of DRAM Access) ### 6.7 Burst ROM Interface #### 6.7.1 Overview With the H8S/2350 Group, external space area 0 can be designated as burst ROM space, and burst ROM interfacing can be performed. The burst ROM space interface enables 16-bit configuration ROM with burst access capability to be accessed at high speed. Area 0 can be designated as burst ROM space by means of the BRSTRM bit in BCRH. Consecutive burst accesses of a maximum of 4 words or 8 words can be performed for CPU instruction fetches only. One or two states can be selected for burst access. ### 6.7.2 Basic Timing The number of states in the initial cycle (full access) of the burst ROM interface is in accordance with the setting of the AST0 bit in ASTCR. Also, when the AST0 bit is set to 1, wait state insertion is possible. One or two states can be selected for the burst cycle, according to the setting of the BRSTS1 bit in BCRH. Wait states cannot be inserted. When area 0 is designated as burst ROM space, it becomes 16-bit access space regardless of the setting of the ABW0 bit in ABWCR. When the BRSTS0 bit in BCRH is cleared to 0, burst access of up to 4 words is performed; when the BRSTS0 bit is set to 1, burst access of up to 8 words is performed. The basic access timing for burst ROM space is shown in figures 6.30 (a) and (b). The timing shown in figure 6.30 (a) is for the case where the AST0 and BRSTS1 bits are both set to 1, and that in figure 6.30 (b) is for the case where both these bits are cleared to 0. Figure 6.30 (a) Example of Burst ROM Access Timing (When AST0 = BRSTS1 = 1) Figure 6.30 (b) Example of Burst ROM Access Timing (When AST0 = BRSTS1 = 0) ### 6.7.3 Wait Control As with the basic bus interface, either program wait insertion or pin wait insertion using the $\overline{WAIT}$ pin can be used in the initial cycle (full access) of the burst ROM interface. See section 6.4.5, Wait Control. Wait states cannot be inserted in a burst cycle. # 6.8 Idle Cycle #### 6.8.1 Operation When the H8S/2350 Group accesses external space, it can insert a 1-state idle cycle $(T_l)$ between bus cycles in the following two cases: (1) when read accesses between different areas occur consecutively, and (2) when a write cycle occurs immediately after a read cycle. By inserting an idle cycle it is possible, for example, to avoid data collisions between ROM, with a long output floating time, and high-speed memory, I/O interfaces, and so on. #### (1) Consecutive Reads between Different Areas If consecutive reads between different areas occur while the ICIS1 bit in BCRH is set to 1, an idle cycle is inserted at the start of the second read cycle. This is enabled in advanced mode. Figure 6.31 shows an example of the operation in this case. In this example, bus cycle A is a read cycle from ROM with a long output floating time, and bus cycle B is a read cycle from SRAM, each being located in a different area. In (a), an idle cycle is not inserted, and a collision occurs in cycle B between the read data from ROM and that from SRAM. In (b), an idle cycle is inserted, and a data collision is prevented. Figure 6.31 Example of Idle Cycle Operation (1) #### (2) Write after Read If an external write occurs after an external read while the ICISO bit in BCRH is set to 1, an idle cycle is inserted at the start of the write cycle. Figure 6.32 shows an example of the operation in this case. In this example, bus cycle A is a read cycle from ROM with a long output floating time, and bus cycle B is a CPU write cycle. In (a), an idle cycle is not inserted, and a collision occurs in cycle B between the read data from ROM and the CPU write data. In (b), an idle cycle is inserted, and a data collision is prevented. Figure 6.32 Example of Idle Cycle Operation (2) # (3) Relationship between Chip Select (CS) Signal and Read (RD) Signal Depending on the system's load conditions, the $\overline{RD}$ signal may lag behind the $\overline{CS}$ signal. An example is shown in figure 6.33. In this case, with the setting for no idle cycle insertion (a), there may be a period of overlap between the bus cycle A RD signal and the bus cycle B CS signal. Setting idle cycle insertion, as in (b), however, will prevent any overlap between the $\overline{RD}$ and $\overline{CS}$ signals. In the initial state after reset release, idle cycle insertion (b) is set. Figure 6.33 Relationship between Chip Select (CS) and Read (RD) #### (4) Usage Notes When DRAM space is accessed, the ICIS0 and ICIS1 bit settings are disabled. In the case of consecutive reads between different areas, for example, if the second access is a DRAM access, only a T<sub>n</sub> cycle is inserted, and a T<sub>1</sub> cycle is not. The timing in this case is shown in figure 6.34. However, in burst access in RAS down mode these settings are enabled, and an idle cycle is inserted. The timing in this case is shown in figures 6.35 (a) and (b). Figure 6.34 Example of DRAM Access after External Read Figure 6.35 (a) Example of Idle Cycle Operation in RAS Down Mode (ICIS1 = 1) Figure 6.35 (b) Example of Idle Cycle Operation in RAS Down Mode (ICIS0 = 1) # 6.8.2 Pin States in Idle Cycle Table 6.8 shows pin states in an idle cycle. **Table 6.8** Pin States in Idle Cycle | Pins | Pin State | | |-----------------------------------|----------------------------|---| | A <sub>23</sub> to A <sub>0</sub> | Contents of next bus cycle | _ | | D <sub>15</sub> to D <sub>0</sub> | High impedance | | | CSn | High* | | | CAS | High | | | ĀS | High | | | RD | High | | | HWR | High | | | LWR | High | _ | | DACKn | High | _ | Note: \* Remains low in DRAM space RAS down mode or a refresh cycle. # 6.9 Write Data Buffer Function The H8S/2350 Group has a write data buffer function in the external data bus. Using the write data buffer function enables external writes and DMA single address mode transfers to be executed in parallel with internal accesses. The write data buffer function is made available by setting the WDBE bit in BCRL to 1. Figure 6.36 shows an example of the timing when the write data buffer function is used. When this function is used, if an external write or DMA single address mode transfer continues for 2 states or longer, and there is an internal access next, only an external write is executed in the first state, but from the next state onward an internal access (on-chip memory or internal I/O register read/write) is executed in parallel with the external write rather than waiting until it ends. Figure 6.36 Example of Timing when Write Data Buffer Function Is Used #### 6.10 Bus Release #### 6.10.1 Overview The H8S/2350 Group can release the external bus in response to a bus request from an external device. In the external bus released state, the internal bus master continues to operate as long as there is no external access. If an internal bus master wants to make an external access in the external bus released state, or if a refresh request is generated, it can issue a bus request off-chip. #### 6.10.2 Operation In external expansion mode, the bus can be released to an external device by setting the BRLE bit in BCRL to 1. Driving the $\overline{BREQ}$ pin low issues an external bus request to the H8S/2350 Group. When the $\overline{BREQ}$ pin is sampled, at the prescribed timing the $\overline{BACK}$ pin is driven low, and the address bus, data bus, and bus control signals are placed in the high-impedance state, establishing the external bus-released state. In the external bus released state, an internal bus master can perform accesses using the internal bus. When an internal bus master wants to make an external access, it temporarily defers activation of the bus cycle, and waits for the bus request from the external bus master to be dropped. Even if a refresh request is generated in the external bus released state, refresh control is deferred until the external bus master drops the bus request. If the BREQOE bit in BCRL is set to 1, when an internal bus master wants to make an external access in the external bus released state, or when a refresh request is generated, the $\overline{BREQO}$ pin is driven low and a request can be made off-chip to drop the bus request. When the $\overline{BREQ}$ pin is driven high, the $\overline{BACK}$ pin is driven high at the prescribed timing and the external bus released state is terminated. If an external bus release request and external access occur simultaneously, the order of priority is as follows: (High) External bus release > Internal bus master external access (Low) If a refresh request and external bus release request occur simultaneously, the order of priority is as follows: (High) Refresh > External bus release (Low) As a refresh and an external access by an internal bus master can be executed simultaneously, there is no relative order of priority for these two operations. ### 6.10.3 Pin States in External Bus Released State Table 6.9 shows pin states in the external bus released state. **Table 6.9** Pin States in Bus Released State | Pins | Pin State | |-----------------------------------|----------------| | A <sub>23</sub> to A <sub>0</sub> | High impedance | | D <sub>15</sub> to D <sub>0</sub> | High impedance | | CSn | High impedance | | CAS | High impedance | | ĀS | High impedance | | RD | High impedance | | HWR | High impedance | | LWR | High impedance | | DACKn | High | | | | ### 6.10.4 Transition Timing Figure 6.37 shows the timing for transition to the bus-released state. Figure 6.37 Bus-Released State Transition Timing # 6.10.5 Usage Note When MSTPCR is set to H'FFFF or H'EFFF and a transition is made to sleep mode, the external bus release function halts. Therefore, MSTPCR should not be set to H'FFFF or H'EFFF if the external bus release function is to be used in sleep mode. # 6.11 Bus Arbitration #### 6.11.1 Overview The H8S/2350 Group has a bus arbiter that arbitrates bus master operations. There are three bus masters, the CPU, DTC, and DMAC, which perform read/write operations when they have possession of the bus. Each bus master requests the bus by means of a bus request signal. The bus arbiter determines priorities at the prescribed timing, and permits use of the bus by means of a bus request acknowledge signal. The selected bus master then takes possession of the bus and begins its operation. #### 6.11.2 Operation The bus arbiter detects the bus masters' bus request signals, and if the bus is requested, sends a bus request acknowledge signal to the bus master making the request. If there are bus requests from more than one bus master, the bus request acknowledge signal is sent to the one with the highest priority. When a bus master receives the bus request acknowledge signal, it takes possession of the bus until that signal is canceled. The order of priority of the bus masters is as follows: An internal bus access by an internal bus master, external bus release, and refreshing, can be executed in parallel. In the event of simultaneous external bus release request, refresh request, and internal bus master external access request generation, the order of priority is as follows: (High) Refresh > External bus release (Low) $(High)\ External\ bus\ release > Internal\ bus\ master\ external\ access\ (Low)$ As a refresh and an external access by an internal bus master can be executed simultaneously, there is no relative order of priority for these two operations. #### 6.11.3 Bus Transfer Timing Even if a bus request is received from a bus master with a higher priority than that of the bus master that has acquired the bus and is currently operating, the bus is not necessarily transferred immediately. There are specific times at which each bus master can relinquish the bus. #### **CPU** The CPU is the lowest-priority bus master, and if a bus request is received from the DTC or DMAC, the bus arbiter transfers the bus to the bus master that issued the request. The timing for transfer of the bus is as follows: - The bus is transferred at a break between bus cycles. However, if a bus cycle is executed in discrete operations, as in the case of a longword-size access, the bus is not transferred between the operations. See appendix A.5, Bus States during Instruction Execution, for timings at which the bus is not transferred - If the CPU is in sleep mode, it transfers the bus immediately. #### DTC The DTC sends the bus arbiter a request for the bus when an activation request is generated. The DTC can release the bus after a vector read, a register information read (3 states), a single data transfer, or a register information write (3 states). It does not release the bus during a register information read (3 states), a single data transfer, or a register information write (3 states). #### **DMAC** The DMAC sends the bus arbiter a request for the bus when an activation request is generated. In the case of an external request in short address mode or normal mode, and in cycle steal mode, the DMAC releases the bus after a single transfer. In block transfer mode, it releases the bus after transfer of one block, and in burst mode, after completion of a transfer. #### 6.11.4 External Bus Release Usage Note External bus release can be performed on completion of an external bus cycle. The $\overline{RD}$ signal, DRAM interface $\overline{RAS}$ and $\overline{CAS}$ signals remain low until the end of the external bus cycle. Therefore, when external bus release is performed, the $\overline{RD}$ , $\overline{RAS}$ , and $\overline{CAS}$ signals may change from the low level to the high-impedance state. #### 6.12 Resets and the Bus Controller In a power-on reset, the H8S/2350, including the bus controller, enters the reset state at that point, and an executing bus cycle is discontinued. In a manual reset, the bus controller's registers and internal state are maintained, and an executing external bus cycle is completed. In this case, $\overline{WAIT}$ input is ignored. Also, since the DMAC is initialized by a manual reset, $\overline{DACK}$ and $\overline{TEND}$ output is disabled and these pins become I/O ports controlled by DDR and DR. # Section 7 DMA Controller (DMAC) #### 7.1 Overview The H8S/2350 Group has a built-in DMA controller (DMAC) which can carry out data transfer on up to 4 channels. #### 7.1.1 Features The features of the DMAC are listed below. - Choice of short address mode or full address mode - Short address mode: - Maximum of 4 channels can be used - Choice of dual address mode or single address mode - In dual address mode, one of the two addresses, transfer source and transfer destination, is specified as 24 bits and the other as 16 bits - In single address mode, transfer source or transfer destination address only is specified as 24 bits - In single address mode, transfer can be performed in one bus cycle - Choice of sequential mode, idle mode, or repeat mode for dual address mode and single address mode Full address mode: - Maximum of 2 channels can be used - Transfer source and transfer destination address specified as 24 bits - Choice of normal mode or block transfer mode - 16-Mbyte address space can be specified directly - Byte or word can be set as the transfer unit - Activation sources: internal interrupt, external request, auto-request (depending on transfer mode) - Six 16-bit timer-pulse unit (TPU) compare match/input capture interrupts - Serial communication interface (SCI0, SCI1) transmission complete interrupt, reception complete interrupt - A/D converter conversion end interrupt - External request - Auto-request - Module stop mode can be set - The initial setting enables DMAC registers to be accessed. DMAC operation is halted by setting module stop mode # 7.1.2 Block Diagram A block diagram of the DMAC is shown in figure 7.1. Figure 7.1 Block Diagram of DMAC ### 7.1.3 Overview of Functions Tables 7.1 (1) and (2) summarize DMAC functions in short address mode and full address mode, respectively. Table 7.1 (1) Overview of DMAC Functions (Short Address Mode) | | | | | Address Re | gister Bit Length | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------| | Tı | ansfer Mode | Tı | ansfer Source | Source | Destination | | • | ual address mode Sequential mode — 1-byte or 1-word transfer executed for one transfer request — Memory address incremented/decremented by 1 or 2 — 1 to 65536 transfers Idle mode — 1-byte or 1-word transfer executed for one transfer request — Memory address fixed — 1 to 65536 transfers Repeat mode — 1-byte or 1-word transfer executed for one transfer request — Memory address fixed — 1-byte or 1-word transfer executed for one transfer request — Memory address incremented/decremented by 1 or 2 — After specified number of transfers (1 to 256), initial state is restored and operation continues | • | TPU channel 0 to 5 compare match/input capture A interrupt SCI transmission complete interrupt SCI reception complete interrupt A/D converter conversion end interrupt External request | 24/16 | 16/24 | | •<br>• | ngle address mode 1-byte or 1-word transfer executed for one transfer request Transfer in 1 bus cycle using DACK pin in place of address specifying I/O Specifiable for sequential, idle, and repeat modes | • | External request | 24/DACK | DACK/24 | Table 7.1 (2) Overview of DMAC Functions (Full Address Mode) | | | Address R | egister Bit Length | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------|--| | Transfer Mode | Transfer Source | Source | Destination | | | Normal mode | | 24 | 24 | | | <ul> <li>Auto-request <ul> <li>Transfer request retained internally</li> <li>Transfers continue for the specified number of times (1 to 65536)</li> <li>Choice of burst or cycle steal transfer</li> </ul> </li> </ul> | Auto-request | | | | | <ul> <li>External request</li> <li>1-byte or 1-word transfer executed for one transfer request</li> <li>1 to 65536 transfers</li> </ul> | External request | | | | | Block transfer mode Specified block size transfer executed for one transfer request 1 to 65536 transfers Either source or destination specifiable as block area Block size: 1 to 256 bytes or words | <ul> <li>TPU channel 0 to 5 compare match/input capture A interrupt</li> <li>SCI transmission complete interrupt</li> <li>SCI reception complete interrupt</li> <li>External request</li> <li>A/D converter conversion end interrupt</li> </ul> | 24 | 24 | | ### 7.1.4 Pin Configuration Table 7.2 summarizes the DMAC pins. In short address mode, external request transfer, single address transfer, and transfer end output are not performed for channel A. The DMA transfer acknowledge function is used in channel B single address mode in short address mode. When the DREQ pin is used, do not designate the corresponding port for output. With regard to the $\overline{DACK}$ pins, setting single address transfer automatically sets the corresponding port to output, functioning as a $\overline{DACK}$ pin. With regard to the $\overline{\text{TEND}}$ pins, whether or not the corresponding port is used as a $\overline{\text{TEND}}$ pin can be specified by means of a register setting. Table 7.2 DMAC Pins | Channel | Pin Name | Symbol | I/O | Function | |---------|----------------------------|--------|--------|----------------------------------------------------| | 0 | DMA request 0 | DREQ0 | Input | DMAC channel 0 external request | | | DMA transfer acknowledge 0 | DACK0 | Output | DMAC channel 0 single address transfer acknowledge | | | DMA transfer end 0 | TEND0 | Output | DMAC channel 0 transfer end | | 1 | DMA request 1 | DREQ1 | Input | DMAC channel 1 external request | | | DMA transfer acknowledge 1 | DACK1 | Output | DMAC channel 1 single address transfer acknowledge | | | DMA transfer end 1 | TEND1 | Output | DMAC channel 1 transfer end | # 7.1.5 Register Configuration Table 7.3 summarizes the DMAC registers. **Table 7.3 DMAC Registers** | Channel | Name | Abbreviation | R/W | Initial<br>Value | Address* | Bus<br>Width | |---------|-------------------------------|--------------|-----|------------------|----------|--------------| | 0 | Memory address register 0A | MAR0A | R/W | Undefined | H'FEE0 | 16 bits | | | I/O address register 0A | IOAR0A | R/W | Undefined | H'FEE4 | 16 bits | | | Transfer count register 0A | ETCR0A | R/W | Undefined | H'FEE6 | 16 bits | | | Memory address register 0B | MAR0B | R/W | Undefined | H'FEE8 | 16 bits | | | I/O address register 0B | IOAR0B | R/W | Undefined | H'FEEC | 16 bits | | | Transfer count register 0B | ETCR0B | R/W | Undefined | H'FEEE | 16 bits | | 1 | Memory address register 1A | MAR1A | R/W | Undefined | H'FEF0 | 16 bits | | | I/O address register 1A | IOAR1A | R/W | Undefined | H'FEF4 | 16 bits | | | Transfer count register 1A | ETCR1A | R/W | Undefined | H'FEF6 | 16 bits | | | Memory address register 1B | MAR1B | R/W | Undefined | H'FEF8 | 16 bits | | | I/O address register 1B | IOAR1B | R/W | Undefined | H'FEFC | 16 bits | | | Transfer count register 1B | ETCR1B | R/W | Undefined | H'FEFE | 16 bits | | 0, 1 | DMA write enable register | DMAWER | R/W | H'00 | H'FF00 | 8 bits | | | DMA terminal control register | DMATCR | R/W | H'00 | H'FF01 | 8 bits | | | DMA control register 0A | DMACR0A | R/W | H'00 | H'FF02 | 16 bits | | | DMA control register 0B | DMACR0B | R/W | H'00 | H'FF03 | 16 bits | | | DMA control register 1A | DMACR1A | R/W | H'00 | H'FF04 | 16 bits | | | DMA control register 1B | DMACR1B | R/W | H'00 | H'FF05 | 16 bits | | | DMA band control register | DMABCR | R/W | H'0000 | H'FF06 | 16 bits | | | Module stop control register | MSTPCR | R/W | H'3FFF | H'FF3C | 8 bits | Note: \* Lower 16 bits of the address. # 7.2 Register Descriptions (1) (Short Address Mode) Short address mode transfer can be performed for channels A and B independently. Short address mode transfer is specified for each channel by clearing the FAE bit in DMABCR to 0, as shown in table 7.4. Short address mode or full address mode can be selected for channels 1 and 0 independently by means of bits FAE1 and FAE0. Table 7.4 Short Address Mode and Full Address Mode (For 1 Channel: Example of Channel 0) #### FAE0 Description O Short address mode specified (channels A and B operate independently) MAR0A Specifies transfer source/transfer destination address Channel 0A IOAR0A Specifies transfer destination/transfer source address Specifies number of transfers ETCR0A Specifies transfer size, mode, activation source, etc. DMACR0A MAR0B Specifies transfer source/transfer destination address IOAR0B Channel Specifies transfer destination/transfer source address ETCR0B Specifies number of transfers DMACR0B Specifies transfer size, mode, activation source, etc. 1 Full address mode specified (channels A and B operate in combination) MAR0A Specifies transfer source address Specifies transfer destination address MAR0B Not used IOAR0A Channel Not used IOAR0B Specifies number of transfers ETCR0A Specifies number of transfers (used in block transfer ETCR0B mode only) DMACR0A DMACR0B Specifies transfer size, mode, activation source, etc. # 7.2.1 Memory Address Registers (MAR) | Bit | : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|---|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----| | MAR | : | _ | _ | 1 | | _ | _ | | _ | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | * | * | * | * | * | * | * | * | | R/W | : | - | _ | _ | _ | _ | - | _ | _ | R/W | | | | | | | | | | | | | | | | | | | | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit<br>MAR | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | • | 15 | * | 13 | 12 | * | * | 9 | * | * | * | * | * | * | * | * | * | MAR is a 32-bit readable/writable register that specifies the transfer source address or destination address. \*: Undefined The upper 8 bits of MAR are reserved: they are always read as 0, and cannot be modified. Whether MAR functions as the source address register or as the destination address register can be selected by means of the DTDIR bit in DMACR. MAR is incremented or decremented each time a byte or word transfer is executed, so that the address specified by MAR is constantly updated. For details, see section 7.2.4, DMA Control Register (DMACR). MAR is not initialized by a reset or in standby mode. ### 7.2.2 I/O Address Register (IOAR) R/W: R/W \*: Undefined IOAR is a 16-bit readable/writable register that specifies the lower 16 bits of the transfer source address or destination address. The upper 8 bits of the transfer address are automatically set to H'FF. Whether IOAR functions as the source address register or as the destination address register can be selected by means of the DTDIR bit in DMACR. IOAR is invalid in single address mode. IOAR is not incremented or decremented each time a transfer is executed, so that the address specified by IOAR is fixed. IOAR is not initialized by a reset or in standby mode. # 7.2.3 Execute Transfer Count Register (ETCR) ETCR is a 16-bit readable/writable register that specifies the number of transfers. The setting of this register is different for sequential mode and idle mode on the one hand, and for repeat mode on the other. # (1) Sequential Mode and Idle Mode #### **Transfer Counter** $\mathsf{R/W} \qquad : \quad \mathsf{R/W} \; \mathsf{R/W}$ \*: Undefined In sequential mode and idle mode, ETCR functions as a 16-bit transfer counter (with a count range of 1 to 65536). ETCR is decremented by 1 each time a transfer is performed, and when the count reaches H'0000, the DTE bit in DMABCR is cleared, and transfer ends. # (2) Repeat Mode #### **Transfer Number Storage** | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |---------------|-------|-----|-----|-----|-----|-----|-----|-----|-----|---| | ETCRH | : | | | | | | | | | | | Initial value | e : | * | * | * | * | * | * | * | * | , | | R/W | : | R/W | | | | | | | | | | | | | | Transfer C | Count | ter | | | | | | | | | | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ETCRL | : | | | | | | | | | | | Initial value | e : | * | * | * | * | * | * | * | * | 1 | | R/W | | | | | | | | | | | \*: Undefined In repeat mode, ETCR functions as transfer counter ETCRL (with a count range of 1 to 256) and transfer number storage register ETCRH. ETCRL is decremented by 1 each time a transfer is performed, and when the count reaches H'00, ETCRL is loaded with the value in ETCRH. At this point, MAR is automatically restored to the value it had when the count was started. The DTE bit in DMABCR is not cleared, and so transfers can be performed repeatedly until the DTE bit is cleared by the user. ETCR is not initialized by a reset or in standby mode. # 7.2.4 DMA Control Register (DMACR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|------|-------|-----|-------|------|------|------|------| | DMACR | : | DTSZ | DTID5 | RPE | DTDIR | DTF3 | DTF2 | DTF1 | DTF0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W DMACR is an 8-bit readable/writable register that controls the operation of each DMAC channel. DMACR is initialized to H'00 by a reset, and in standby mode. Bit 7—Data Transfer Size (DTSZ): Selects the size of data to be transferred at one time. | Bit 7<br>DTSZ | Description | | |---------------|--------------------|-----------------| | 0 | Byte-size transfer | (Initial value) | | 1 | Word-size transfer | | **Bit 6—Data Transfer Increment/Decrement (DTID):** Selects incrementing or decrementing of MAR every data transfer in sequential mode or repeat mode. In idle mode, MAR is neither incremented nor decremented. | Bit 6<br>DTID | Description | | |---------------|-----------------------------------------------------------|-----------------| | 0 | MAR is incremented after a data transfer | (Initial value) | | | • When DTSZ = 0, MAR is incremented by 1 after a transfer | | | | • When DTSZ = 1, MAR is incremented by 2 after a transfer | | | 1 | MAR is decremented after a data transfer | | | | • When DTSZ = 0, MAR is decremented by 1 after a transfer | | | | • When DTSZ = 1, MAR is decremented by 2 after a transfer | | **Bit 5—Repeat Enable (RPE):** Used in combination with the DTIE bit in DMABCR to select the mode (sequential, idle, or repeat) in which transfer is to be performed. | Bit 5<br>RPE | DMABCR<br>DTIE | Description | | |--------------|----------------|-----------------------------------------------------------|-----------------| | 0 | 0 | Transfer in sequential mode (no transfer end interrupt) | (Initial value) | | | 1 | Transfer in sequential mode (with transfer end interrupt) | | | 1 | 0 | Transfer in repeat mode (no transfer end interrupt) | | | | 1 | Transfer in idle mode (with transfer end interrupt) | | For details of operation in sequential, idle, and repeat mode, see section 7.5.2, Sequential Mode, section 7.5.3, Idle Mode, and section 7.5.4, Repeat Mode. **Bit 4—Data Transfer Direction (DTDIR):** Used in combination with the SAE bit in DMABCR to specify the data transfer direction (source or destination). The function of this bit is therefore different in dual address mode and single address mode. | DMABCR<br>SAE | Bit 4<br>DTDIR | Description | | |---------------|----------------|-------------------------------------------------------------------------------------|--| | 0 | 0 | Transfer with MAR as source address and IOAR as destination address (Initial value) | | | | 1 | Transfer with IOAR as source address and MAR as destination address | | | 1 | 0 | Transfer with MAR as source address and DACK pin as write strobe | | | | 1 | Transfer with DACK pin as read strobe and MAR as destination address | | Bits 3 to 0—Data Transfer Factor (DTF3 to DTF0): These bits select the data transfer factor (activation source). There are some differences in activation sources for channel A and for channel B. # Channel A: | Bit 3<br>DTF3 | Bit 2<br>DTF2 | Bit 1<br>DTF1 | Bit 0<br>DTF0 | Description | |---------------|---------------|---------------|---------------|--------------------------------------------------------------------| | 0 | 0 | 0 | 0 | — (Initial value) | | | | | 1 | Activated by A/D converter conversion end interrupt | | | | 1 | 0 | _ | | | | | 1 | _ | | | 1 | 0 | 0 | Activated by SCI channel 0 transmission complete interrupt | | | | | 1 | Activated by SCI channel 0 reception complete interrupt | | | | 1 | 0 | Activated by SCI channel 1 transmission complete interrupt | | | | | 1 | Activated by SCI channel 1 reception complete interrupt | | 1 | 0 | 0 | 0 | Activated by TPU channel 0 compare match/input capture A interrupt | | | | | 1 | Activated by TPU channel 1 compare match/input capture A interrupt | | | | 1 | 0 | Activated by TPU channel 2 compare match/input capture A interrupt | | | | | 1 | Activated by TPU channel 3 compare match/input capture A interrupt | | | 1 | 0 | 0 | Activated by TPU channel 4 compare match/input capture A interrupt | | | | | 1 | Activated by TPU channel 5 compare match/input capture A interrupt | | | | 1 | 0 | _ | | | | | 1 | _ | #### Channel B: | Bit 3<br>DTF3 | Bit 2<br>DTF2 | Bit 1<br>DTF1 | Bit 0<br>DTF0 | Description | |---------------|---------------|---------------|---------------|--------------------------------------------------------------------| | 0 | 0 | 0 | 0 | — (Initial value) | | | | | 1 | Activated by A/D converter conversion end interrupt | | | | 1 | 0 | Activated by DREQ pin falling edge input* | | | | | 1 | Activated by DREQ pin low-level input | | | 1 | 0 | 0 | Activated by SCI channel 0 transmission complete interrupt | | | | | 1 | Activated by SCI channel 0 reception complete interrupt | | | | 1 | 0 | Activated by SCI channel 1 transmission complete interrupt | | | | | 1 | Activated by SCI channel 1 reception complete interrupt | | 1 | 0 | 0 | 0 | Activated by TPU channel 0 compare match/input capture A interrupt | | | | | 1 | Activated by TPU channel 1 compare match/input capture A interrupt | | | | 1 | 0 | Activated by TPU channel 2 compare match/input capture A interrupt | | | | | 1 | Activated by TPU channel 3 compare match/input capture A interrupt | | | 1 | 0 | 0 | Activated by TPU channel 4 compare match/input capture A interrupt | | | | | 1 | Activated by TPU channel 5 compare match/input capture A interrupt | | | | 1 | 0 | _ | | | | | 1 | _ | Note: \* Detected as a low level in the first transfer after transfer is enabled. The same factor can be selected for more than one channel. In this case, activation starts with the highest-priority channel according to the relative channel priorities. For relative channel priorities, see section 7.5.13, DMAC Multi-Channel Operation. ### 7.2.5 DMA Band Control Register (DMABCR) | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-----------------|-------|------|-------|------|--------|--------|--------|--------| | DMABCRH : | FAE1 | FAE0 | _ | _ | DTA1 | _ | DTA0 | _ | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | R/W | | | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DMABCRL : | DTME1 | DTE1 | DTME0 | DTE0 | DTIE1B | DTIE1A | DTIE0B | DTIE0A | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | R/W DMABCR is a 16-bit readable/writable register that controls the operation of each DMAC channel. DMABCR is initialized to H'0000 by a reset, and in standby mode. **Bit 15—Full Address Enable 1 (FAE1):** Specifies whether channel 1 is to be used in short address mode or full address mode. In short address mode, channels 1A and 1B are used as independent channels. | Bit 15<br>FAE1 | Description | | |----------------|--------------------|-----------------| | 0 | Short address mode | (Initial value) | | 1 | Full address mode | | **Bit 14—Full Address Enable 0 (FAE0):** Specifies whether channel 0 is to be used in short address mode or full address mode. In short address mode, channels 0A and 0B are used as independent channels. | Bit 14 | | | |--------|--------------------|-----------------| | FAE0 | Description | | | 0 | Short address mode | (Initial value) | | 1 | Full address mode | | Bit 13—Single Address Enable 1 (SAE1): Specifies whether channel 1B is to be used for transfer in dual address mode or single address mode. | Bit 13<br>SAE1 | Description | | |----------------|---------------------------------|-----------------| | 0 | Transfer in dual address mode | (Initial value) | | 1 | Transfer in single address mode | | This bit is invalid in full address mode Bit 12—Single Address Enable 0 (SAE0): Specifies whether channel 0B is to be used for transfer in dual address mode or single address mode. | Bit 12<br>SAE0 | Description | | |----------------|---------------------------------|-----------------| | 0 | Transfer in dual address mode | (Initial value) | | 1 | Transfer in single address mode | | This bit is invalid in full address mode. Bits 11 to 8—Data Transfer Acknowledge (DTA): These bits enable or disable clearing, when DMA transfer is performed, of the internal interrupt source selected by the data transfer factor setting. When DTE = 1 and DTA = 1, the internal interrupt source selected by the data transfer factor setting is cleared automatically by DMA transfer. When DTE = 1 and DTA = 1, the internal interrupt source selected by the data transfer factor setting does not issue an interrupt request to the CPU or DTC. When DTE = 1 and DTA = 0, the internal interrupt source selected by the data transfer factor setting is not cleared when a transfer is performed, and can issue an interrupt request to the CPU or DTC in parallel. In this case, the interrupt source should be cleared by the CPU or DTC transfer. When DTE = 0, the internal interrupt source selected by the data transfer factor setting issues an interrupt request to the CPU or DTC regardless of the DTA bit setting. **Bit 11—Data Transfer Acknowledge 1B (DTA1B):** Enables or disables clearing, when DMA transfer is performed, of the internal interrupt source selected by the channel 1B data transfer factor setting. | Bit 11<br>DTA1B | Description | |-----------------|----------------------------------------------------------------------------------------------------| | 0 | Clearing of selected internal interrupt source at time of DMA transfer is disabled (Initial value) | | 1 | Clearing of selected internal interrupt source at time of DMA transfer is enabled | **Bit 10—Data Transfer Acknowledge 1A (DTA1A):** Enables or disables clearing, when DMA transfer is performed, of the internal interrupt source selected by the channel 1A data transfer factor setting. | Bit 10 | | |--------|----------------------------------------------------------------------------------------------------| | DTA1A | Description | | 0 | Clearing of selected internal interrupt source at time of DMA transfer is disabled (Initial value) | | 1 | Clearing of selected internal interrupt source at time of DMA transfer is enabled | **Bit 9—Data Transfer Acknowledge 0B (DTA0B):** Enables or disables clearing, when DMA transfer is performed, of the internal interrupt source selected by the channel 0B data transfer factor setting. | Bit 9<br>DTA0B | Description | |----------------|----------------------------------------------------------------------------------------------------| | 0 | Clearing of selected internal interrupt source at time of DMA transfer is disabled (Initial value) | | 1 | Clearing of selected internal interrupt source at time of DMA transfer is enabled | **Bit 8—Data Transfer Acknowledge 0A (DTA0A):** Enables or disables clearing, when DMA transfer is performed, of the internal interrupt source selected by the channel 0A data transfer factor setting. | Bit 8<br>DTA0A | Description | |----------------|----------------------------------------------------------------------------------------------------| | 0 | Clearing of selected internal interrupt source at time of DMA transfer is disabled (Initial value) | | 1 | Clearing of selected internal interrupt source at time of DMA transfer is enabled | **Bits 7 to 4—Data Transfer Enable (DTE):** When DTE = 0, data transfer is disabled and the activation source selected by the data transfer factor setting is ignored. If the activation source is an internal interrupt, an interrupt request is issued to the CPU or DTC. If the DTIE bit is set to 1 when DTE = 0, the DMAC regards this as indicating the end of a transfer, and issues a transfer end interrupt request to the CPU or DTC. The conditions for the DTE bit being cleared to 0 are as follows: - When initialization is performed - When the specified number of transfers have been completed in a transfer mode other than repeat mode - When 0 is written to the DTE bit to forcibly abort the transfer, or for a similar reason When DTE = 1, data transfer is enabled and the DMAC waits for a request by the activation source selected by the data transfer factor setting. When a request is issued by the activation source, DMA transfer is executed. The condition for the DTE bit being set to 1 is as follows: • When 1 is written to the DTE bit after the DTE bit is read as 0 Bit 7—Data Transfer Enable 1B (DTE1B): Enables or disables data transfer on channel 1B. | Bit 7<br>DTE1B | Description | | |----------------|------------------------|-----------------| | 0 | Data transfer disabled | (Initial value) | | 1 | Data transfer enabled | | Bit 6—Data Transfer Enable 1A (DTE1A): Enables or disables data transfer on channel 1A. | Bit 6 | | | |-------|------------------------|-----------------| | DTE1A | Description | | | 0 | Data transfer disabled | (Initial value) | | 1 | Data transfer enabled | | Bit 5—Data Transfer Enable 0B (DTE0B): Enables or disables data transfer on channel 0B. | Bit 5 | | | |-------|------------------------|-----------------| | DTE0B | Description | | | 0 | Data transfer disabled | (Initial value) | | 1 | Data transfer enabled | | Bit 4—Data Transfer Enable 0A (DTE0A): Enables or disables data transfer on channel 0A. | Bit 4 | | | |-------|------------------------|-----------------| | DTE0A | Description | | | 0 | Data transfer disabled | (Initial value) | | 1 | Data transfer enabled | | **Bits 3 to 0—Data Transfer End Interrupt Enable (DTIE):** These bits enable or disable an interrupt to the CPU or DTC when transfer ends. If the DTIE bit is set to 1 when DTE = 0, the DMAC regards this as indicating the end of a transfer, and issues a transfer end interrupt request to the CPU or DTC. A transfer end interrupt can be canceled either by clearing the DTIE bit to 0 in the interrupt handling routine, or by performing processing to continue transfer by setting the transfer counter and address register again, and then setting the DTE bit to 1. Bit 3—Data Transfer Interrupt Enable 1B (DTIE1B): Enables or disables the channel 1B transfer end interrupt. | Bit 3<br>DTIE1B | Description | | | | | | | | |-----------------|---------------------------------|-----------------|--|--|--|--|--|--| | 0 | Transfer end interrupt disabled | (Initial value) | | | | | | | | 1 | Transfer end interrupt enabled | | | | | | | | Bit 2—Data Transfer Interrupt Enable 1A (DTIE1A): Enables or disables the channel 1A transfer end interrupt. | Bit 2<br>DTIE1A | Description | | |-----------------|---------------------------------|-----------------| | 0 | Transfer end interrupt disabled | (Initial value) | | 1 | Transfer end interrupt enabled | | **Bit 1—Data Transfer Interrupt Enable 0B (DTIE0B):** Enables or disables the channel 0B transfer end interrupt. | Bit 1<br>DTIE0B | Description | | |-----------------|---------------------------------|-----------------| | 0 | Transfer end interrupt disabled | (Initial value) | | 1 | Transfer end interrupt enabled | | **Bit 0—Data Transfer Interrupt Enable 0A (DTIE0A):** Enables or disables the channel 0A transfer end interrupt. | Bit 0 | | | |--------|---------------------------------|-----------------| | DTIE0A | Description | | | 0 | Transfer end interrupt disabled | (Initial value) | | 1 | Transfer end interrupt enabled | | # 7.3 Register Descriptions (2) (Full Address Mode) Full address mode transfer is performed with channels A and B together. For details of full address mode setting, see table 7.4. # 7.3.1 Memory Address Register (MAR) | Bit : | : _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|-----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----| | MAR | : [ | _ | _ | _ | _ | | _ | _ | _ | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | * | * | * | * | * | * | * | * | | R/W | : | _ | _ | _ | _ | _ | _ | _ | _ | R/W | | | | | | | | | | | | | | | | | | | | Bit | : _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MAR | : | | | | | | | | | | | | | | | | | | Initial value | : | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | | | | | | | | | | | | | | | | | | | | $\mathsf{R/W} \qquad : \quad \mathsf{R/W} \; \mathsf{R/W}$ \*: Undefined MAR is a 32-bit readable/writable register; MARA functions as the transfer source address register, and MARB as the destination address register. MAR is composed of two 16-bit registers, MARH and MARL. The upper 8 bits of MARH are reserved: they are always read as 0, and cannot be modified. MAR is incremented or decremented each time a byte or word transfer is executed, so that the source or destination memory address can be updated automatically. For details, see section 7.3.4, DMA Control Register (DMACR). MAR is not initialized by a reset or in standby mode. # 7.3.2 I/O Address Register (IOAR) IOAR is not used in full address transfer. ### 7.3.3 Execute Transfer Count Register (ETCR) ETCR is a 16-bit readable/writable register that specifies the number of transfers. The function of this register is different in normal mode and in block transfer mode. ETCR is not initialized by a reset or in standby mode. #### (1) Normal Mode #### ETCRA: #### **Transfer Counter** | Bit | : | _15_ | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | _0_ | | |---------------|---|------|----|----|----|----|----|---|---|---|---|---|---|---|---|---|-----|--| | ETCR | : | | | | | | | | | | | | | | | | | | | Initial value | : | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | | $\mathsf{R/W} \qquad : \quad \mathsf{R/W} \; \mathsf{R/W}$ \*: Undefined In normal mode, ETCRA functions as a 16-bit transfer counter. ETCRA is decremented by 1 each time a transfer is performed, and transfer ends when the count reaches H'0000. ETCRB is not used at this time. #### ETCRB: ETCRB is not used in normal mode. ## (2) Block Transfer Mode ### ETCRA: #### Holds block size | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | . 8 | | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----|--| | ETCRAH | : | | | | | | | | | | | Initial value | : | * | * | * | * | * | * | * | * | | | R/W | : | R/W | #### Block size counter | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | ETCRAL | : | | | | | | | | | | Initial valu | e : | * | * | * | * | * | * | * | * | | R/W | : | R/W \*: Undefined ### ETCRB: #### **Block Transfer Counter** | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | ETCRB | : | | | | | | | | | | | | | | | | | | Initial value | : | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | In block transfer mode, ETCRAL functions as an 8-bit block size counter and ETCRAH holds the block size. ETCRAL is decremented each time a 1-byte or 1-word transfer is performed, and when the count reaches H'00, ETCRAL is loaded with the value in ETCRAH. So by setting the block size in ETCRAH and ETCRAL, it is possible to repeatedly transfer blocks consisting of any desired number of bytes or words. ETCRB functions in block transfer mode, as a 16-bit block transfer counter. ETCRB is decremented by 1 each time a block is transferred, and transfer ends when the count reaches H'0000. # 7.3.4 DMA Control Register (DMACR) DMACR is a 16-bit readable/writable register that controls the operation of each DMAC channel. In full address mode, DMACRA and DMACRB have different functions. DMACR is initialized to H'0000 by a reset, and in standby mode. #### DMACRA: | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------------|------|------|-------|--------|------|-----|-----|-----| | DMACRA : | DTSZ | SAID | SAIDE | BLKDIR | BLKE | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | R/W #### DMACRB: | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|------|-------|-----|------|------|------|------| | DMACRB : | _ | DAID | DAIDE | _ | DTF3 | DTF2 | DTF1 | DTF0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | R/W Bit 15—Data Transfer Size (DTSZ): Selects the size of data to be transferred at one time. | Bit 15 | | | |--------|--------------------|-----------------| | DTSZ | Description | | | 0 | Byte-size transfer | (Initial value) | | 1 | Word-size transfer | | # Bit 14—Source Address Increment/Decrement (SAID) **Bit 13—Source Address Increment/Decrement Enable (SAIDE):** These bits specify whether source address register MARA is to be incremented, decremented, or left unchanged, when data transfer is performed. | Bit 14<br>SAID | Bit 13<br>SAIDE | Description | | |----------------|-----------------|------------------------------------------------------------|----------| | 0 | 0 | MARA is fixed (Initial | l value) | | | 1 | MARA is incremented after a data transfer | | | | | When DTSZ = 0, MARA is incremented by 1 after a transfer | | | | | When DTSZ = 1, MARA is incremented by 2 after a transfer | | | 1 | 0 | MARA is fixed | | | | 1 | MARA is decremented after a data transfer | | | | | • When DTSZ = 0, MARA is decremented by 1 after a transfer | | | | | When DTSZ = 1, MARA is decremented by 2 after a transfer | | ## Bit 12—Block Direction (BLKDIR) **Bit 11—Block Enable (BLKE):** These bits specify whether normal mode or block transfer mode is to be used. If block transfer mode is specified, the BLKDIR bit specifies whether the source side or the destination side is to be the block area | Bit 12<br>BLKDIR | Bit 11<br>BLKE | Description | | |------------------|----------------|--------------------------------------------------------------|-----------------| | 0 | 0 | Transfer in normal mode | (Initial value) | | | 1 | Transfer in block transfer mode, destination side is block a | rea | | 1 | 0 | Transfer in normal mode | | | | 1 | Transfer in block transfer mode, source side is block area | | For operation in normal mode and block transfer mode, see section 7.5, Operation. Bits 10 to 7—Reserved: Can be read or written to. # **Bit 6—Destination Address Increment/Decrement (DAID)** Bit 5—Destination Address Increment/Decrement Enable (DAIDE): These bits specify whether destination address register MARB is to be incremented, decremented, or left unchanged, when data transfer is performed. | Bit 6<br>DAID | Bit 5<br>DAIDE | Description | | |---------------|----------------|----------------------------------------------------------|----------------| | 0 | 0 | MARB is fixed ( | Initial value) | | | 1 | MARB is incremented after a data transfer | | | | | When DTSZ = 0, MARB is incremented by 1 after a transfer | er | | | | When DTSZ = 1, MARB is incremented by 2 after a transfer | er | | 1 | 0 | MARB is fixed | | | | 1 | MARB is decremented after a data transfer | | | | | When DTSZ = 0, MARB is decremented by 1 after a trans | fer | | | | When DTSZ = 1, MARB is decremented by 2 after a trans | fer | Bit 4—Reserved: Can be read or written to. Bits 3 to 0—Data Transfer Factor (DTF3 to DTF0): These bits select the data transfer factor (activation source). The factors that can be specified differ between normal mode and block transfer mode. #### Normal Mode | Bit 3<br>DTF3 | Bit 2<br>DTF2 | Bit 1<br>DTF1 | Bit 0<br>DTF0 | Description | | |---------------|---------------|---------------|---------------|------------------------------------------|-----------------| | 0 | 0 | 0 | 0 | _ | (Initial value) | | | | | 1 | _ | | | | | 1 | 0 | Activated by DREQ pin falling edge input | | | | | | 1 | Activated by DREQ pin low-level input | | | | 1 | 0 | * | _ | | | | | 1 | 0 | Auto-request (cycle steal) | | | | | | 1 | Auto-request (burst) | | | 1 | * | * | * | - | | \*: Don't care ### Block Transfer Mode | Bit 3<br>DTF3 | Bit 2<br>DTF2 | Bit 1<br>DTF1 | Bit 0<br>DTF0 | Description | |---------------|---------------|---------------|---------------|--------------------------------------------------------------------| | 0 | 0 | 0 | 0 | — (Initial value) | | | | | 1 | Activated by A/D converter conversion end interrupt | | | | 1 | 0 | Activated by DREQ pin falling edge input* | | | | | 1 | Activated by DREQ pin low-level input | | | 1 | 0 | 0 | Activated by SCI channel 0 transmission complete interrupt | | | | | 1 | Activated by SCI channel 0 reception complete interrupt | | | | 1 | 0 | Activated by SCI channel 1 transmission complete interrupt | | | | | 1 | Activated by SCI channel 1 reception complete interrupt | | 1 0 | 0 | 0 | 0 | Activated by TPU channel 0 compare match/input capture A interrupt | | | | | 1 | Activated by TPU channel 1 compare match/input capture A interrupt | | | | 1 | 0 | Activated by TPU channel 2 compare match/input capture A interrupt | | | | | 1 | Activated by TPU channel 3 compare match/input capture A interrupt | | | 1 | 0 | 0 | Activated by TPU channel 4 compare match/input capture A interrupt | | | | | 1 | Activated by TPU channel 5 compare match/input capture A interrupt | | | | 1 | 0 | _ | | | | | 1 | _ | Note: \* Detected as a low level in the first transfer after transfer is enabled. The same factor can be selected for more than one channel. In this case, activation starts with the highest-priority channel according to the relative channel priorities. For relative channel priorities, see section 7.5.13, DMAC Multi-Channel Operation. # 7.3.5 DMA Band Control Register (DMABCR) | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|---|-------|------|-------|------|--------|--------|--------|--------| | DMABCRH | : | FAE1 | FAE0 | _ | _ | DTA1 | _ | DTA0 | _ | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | | | | | | | | | | | | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DMABCRL | : | DTME1 | DTE1 | DTME0 | DTE0 | DTIE1B | DTIE1A | DTIE0B | DTIE0A | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W DMABCR is a 16-bit readable/writable register that controls the operation of each DMAC channel. DMABCR is initialized to H'0000 by a reset, and in standby mode. Bit 15—Full Address Enable 1 (FAE1): Specifies whether channel 1 is to be used in short address mode or full address mode. In full address mode, channels 1A and 1B are used together as a single channel. | Bit 15 | | | |--------|--------------------|-----------------| | FAE1 | Description | | | 0 | Short address mode | (Initial value) | | 1 | Full address mode | | **Bit 14—Full Address Enable 0 (FAE0):** Specifies whether channel 0 is to be used in short address mode or full address mode. In full address mode, channels 0A and 0B are used together as a single channel. | Bit 14 | | | |--------|--------------------|-----------------| | FAE0 | Description | | | 0 | Short address mode | (Initial value) | | 1 | Full address mode | | Bits 13 and 12—Reserved: Can be read or written to. Bits 11 and 9—Data Transfer Acknowledge (DTA): These bits enable or disable clearing, when DMA transfer is performed, of the internal interrupt source selected by the data transfer factor setting. When DTE = 1 and DTA = 1, the internal interrupt source selected by the data transfer factor setting is cleared automatically by DMA transfer. When DTE = 1 and DTA = 1, the internal interrupt source selected by the data transfer factor setting does not issue an interrupt request to the CPU or DTC. When the DTE = 1 and the DTA = 0, the internal interrupt source selected by the data transfer factor setting is not cleared when a transfer is performed, and can issue an interrupt request to the CPU or DTC in parallel. In this case, the interrupt source should be cleared by the CPU or DTC transfer. When the DTE = 0, the internal interrupt source selected by the data transfer factor setting issues an interrupt request to the CPU or DTC regardless of the DTA bit setting. The state of the DTME bit does not affect the above operations. **Bit 11—Data Transfer Acknowledge 1 (DTA1):** Enables or disables clearing, when DMA transfer is performed, of the internal interrupt source selected by the channel 1 data transfer factor setting. | Bit 11<br>DTA1 | Description | |----------------|----------------------------------------------------------------------------------------------------| | 0 | Clearing of selected internal interrupt source at time of DMA transfer is disabled (Initial value) | | 1 | Clearing of selected internal interrupt source at time of DMA transfer is enabled | Bit 9—Data Transfer Acknowledge 0 (DTA0): Enables or disables clearing, when DMA transfer is performed, of the internal interrupt source selected by the channel 0 data transfer factor setting. | Bit 9<br>DTA0 | Description | |---------------|----------------------------------------------------------------------------------------------------| | 0 | Clearing of selected internal interrupt source at time of DMA transfer is disabled (Initial value) | | 1 | Clearing of selected internal interrupt source at time of DMA transfer is enabled | Bits 10 and 8—Reserved: Can be read or written to. **Bits 7 and 5—Data Transfer Master Enable (DTME):** Together with the DTE bit, these bits control enabling or disabling of data transfer on the relevant channel. When both the DTME bit and the DTE bit are set to 1, transfer is enabled for the channel. If the relevant channel is in the middle of a burst mode transfer when an NMI interrupt is generated, the DTME bit is cleared, the transfer is interrupted, and bus mastership passes to the CPU. When the DTME bit is subsequently set to 1 again, the interrupted transfer is resumed. In block transfer mode, however, the DTME bit is not cleared by an NMI interrupt, and transfer is not interrupted. The conditions for the DTME bit being cleared to 0 are as follows: - When initialization is performed - When NMI is input in burst mode - When 0 is written to the DTME bit The condition for DTME being set to 1 is as follows: • When 1 is written to DTME after DTME is read as 0 **Bit 7—Data Transfer Master Enable 1 (DTME1):** Enables or disables data transfer on channel | Bit 7<br>DTME1 | Description | | |----------------|-------------------------------------------------------------------------|-----------------| | 0 | Data transfer disabled. In burst mode, cleared to 0 by an NMI interrupt | (Initial value) | | 1 | Data transfer enabled | | **Bit 5—Data Transfer Master Enable 0 (DTME0):** Enables or disables data transfer on channel 0. | Bit 5<br>DTME0 | Description | | |----------------|--------------------------------------------------------------------------|-----------------| | 0 | Data transfer disabled. In normal mode, cleared to 0 by an NMI interrupt | (Initial value) | | 1 | Data transfer enabled | | Bits 6 and 4—Data Transfer Enable (DTE): When DTE = 0, data transfer is disabled and the activation source selected by the data transfer factor setting is ignored. If the activation source is an internal interrupt, an interrupt request is issued to the CPU or DTC. If the DTIE bit is set to 1 when DTE = 0, the DMAC regards this as indicating the end of a transfer, and issues a transfer end interrupt request to the CPU. The conditions for the DTE bit being cleared to 0 are as follows: - When initialization is performed - When the specified number of transfers have been completed - When 0 is written to the DTE bit to forcibly abort the transfer, or for a similar reason When DTE = 1 and DTME = 1, data transfer is enabled and the DMAC waits for a request by the activation source selected by the data transfer factor setting. When a request is issued by the activation source, DMA transfer is executed. The condition for the DTE bit being set to 1 is as follows: • When 1 is written to the DTE bit after the DTE bit is read as 0 Bit 6—Data Transfer Enable 1 (DTE1): Enables or disables data transfer on channel 1. | Bit 6 | | | |-------|------------------------|-----------------| | DTE1 | Description | | | 0 | Data transfer disabled | (Initial value) | | 1 | Data transfer enabled | | Bit 4—Data Transfer Enable 0 (DTE0): Enables or disables data transfer on channel 0. | Bit 4<br>DTE0 | Description | | |---------------|------------------------|-----------------| | 0 | Data transfer disabled | (Initial value) | | 1 | Data transfer enabled | | **Bits 3 and 1—Data Transfer Interrupt Enable B (DTIEB):** These bits enable or disable an interrupt to the CPU or DTC when transfer is interrupted. If the DTIEB bit is set to 1 when DTME = 0, the DMAC regards this as indicating a break in the transfer, and issues a transfer break interrupt request to the CPU or DTC. A transfer break interrupt can be canceled either by clearing the DTIEB bit to 0 in the interrupt handling routine, or by performing processing to continue transfer by setting the DTME bit to 1. **Bit 3—Data Transfer Interrupt Enable 1B (DTIE1B):** Enables or disables the channel 1 transfer break interrupt. | Bit 3 | | | |--------|-----------------------------------|-----------------| | DTIE1B | Description | | | 0 | Transfer break interrupt disabled | (Initial value) | | 1 | Transfer break interrupt enabled | | **Bit 1—Data Transfer Interrupt Enable 0B (DTIE0B):** Enables or disables the channel 0 transfer break interrupt. | Bit 1<br>DTIE0B | Description | | |-----------------|-----------------------------------|-----------------| | 0 | Transfer break interrupt disabled | (Initial value) | | 1 | Transfer break interrupt enabled | | **Bits 2 and 0—Data Transfer End Interrupt Enable A (DTIEA):** These bits enable or disable an interrupt to the CPU or DTC when transfer ends. If DTIEA bit is set to 1 when DTE = 0, the DMAC regards this as indicating the end of a transfer, and issues a transfer end interrupt request to the CPU or DTC. A transfer end interrupt can be canceled either by clearing the DTIEA bit to 0 in the interrupt handling routine, or by performing processing to continue transfer by setting the transfer counter and address register again, and then setting the DTE bit to 1. **Bit 2—Data Transfer Interrupt Enable 1A (DTIE1A):** Enables or disables the channel 1 transfer end interrupt. | Bit 2<br>DTIE1A | Description | | |-----------------|---------------------------------|-----------------| | 0 | Transfer end interrupt disabled | (Initial value) | | 1 | Transfer end interrupt enabled | | **Bit 0—Data Transfer Interrupt Enable 0A (DTIE0A):** Enables or disables the channel 0 transfer end interrupt. | Bit 0<br>DTIE0A | Description | | |-----------------|---------------------------------|-----------------| | 0 | Transfer end interrupt disabled | (Initial value) | | 1 | Transfer end interrupt enabled | | # 7.4 Register Descriptions (3) ## 7.4.1 DMA Write Enable Register (DMAWER) The DMAC can activate the DTC with a transfer end interrupt, rewrite the channel on which the transfer ended using a DTC chain transfer, and reactivate the DTC. DMAWER applies restrictions so that specific bits of DMACR for the specific channel, and also DMATCR and DMABCR, can be changed to prevent inadvertent rewriting of registers other than those for the channel concerned. The restrictions applied by DMAWER are valid for the DTC. Figure 7.2 shows the transfer areas for activating the DTC with a channel 0A transfer end interrupt, and reactivating channel 0A. The address register and count register area is re-set by the first DTC transfer, then the control register area is re-set by the second DTC chain transfer. When re-setting the control register area, perform masking by setting bits in DMAWER to prevent modification of the contents of the other channels. Figure 7.2 Areas for Register Re-Setting by DTC (Example: Channel 0A) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|------|------|------|------| | DMAWER | : | _ | _ | _ | _ | WE1B | WE1A | WE0B | WE0A | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | DMAWER is an 8-bit readable/writable register that controls enabling or disabling of writes to the DMACR, DMABCR, and DMATCR by the DTC. DMAWER is initialized to H'00 by a reset, and in standby mode. Bits 7 to 4—Reserved: Read-only bits, always read as 0. **Bit 3—Write Enable 1B (WE1B):** Enables or disables writes to all bits in DMACR1B, bits 11, 7, and 3 in DMABCR, and bit 5 in DMATCR by the DTC. | Bit 3<br>WE1B | Description | |---------------|--------------------------------------------------------------------------------------------------------------| | 0 | Writes to all bits in DMACR1B, bits 11, 7, and 3 in DMABCR, and bit 5 in DMATCR are disabled (Initial value) | | 1 | Writes to all bits in DMACR1B, bits 11, 7, and 3 in DMABCR, and bit 5 in DMATCR are enabled | **Bit 2—Write Enable 1A (WE1A):** Enables or disables writes to all bits in DMACR1A, and bits 10, 6, and 2 in DMABCR by the DTC. | Bit 2<br>WE1A | Description | |---------------|---------------------------------------------------------------------------------------------| | 0 | Writes to all bits in DMACR1A, and bits 10, 6, and 2 in DMABCR are disabled (Initial value) | | 1 | Writes to all bits in DMACR1A, and bits 10, 6, and 2 in DMABCR are enabled | **Bit 1—Write Enable 0B (WE0B):** Enables or disables writes to all bits in DMACR0B, bits 9, 5, and 1 in DMABCR, and bit 4 in DMATCR. | Bit 1<br>WE0B | Description | |---------------|-------------------------------------------------------------------------------------------------------------| | 0 | Writes to all bits in DMACR0B, bits 9, 5, and 1 in DMABCR, and bit 4 in DMATCR are disabled (Initial value) | | 1 | Writes to all bits in DMACR0B, bits 9, 5, and 1 in DMABCR, and bit 4 in DMATCR are enabled | **Bit 0—Write Enable 0A (WE0A):** Enables or disables writes to all bits in DMACR0A, and bits 8, 4, and 0 in DMABCR. | Bit 0<br>WE0A | Description | |---------------|--------------------------------------------------------------------------------------------| | 0 | Writes to all bits in DMACR0A, and bits 8, 4, and 0 in DMABCR are disabled (Initial value) | | 1 | Writes to all bits in DMACR0A, and bits 8, 4, and 0 in DMABCR are enabled | Writes by the DTC to bits 15 to 12 (FAE and SAE) in DMABCR are invalid regardless of the DMAWER settings. These bits should be changed, if necessary, by CPU processing. In writes by the DTC to bits 7 to 4 (DTE) in DMABCR, 1 can be written without first reading 0. To reactivate a channel set to full address mode, write 1 to both Write Enable A and Write Enable B for the channel to be reactivated. MAR, IOAR, and ETCR are always write-enabled regardless of the DMAWER settings. When modifying these registers, the channel for which the modification is to be made should be halted. # 7.4.2 DMA Terminal Control Register (DMATCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|------|------|---|---|---|---| | DMATCR | : | _ | _ | TEE1 | TEE0 | _ | _ | _ | _ | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | R/W | R/W | _ | _ | _ | _ | DMATCR is an 8-bit readable/writable register that controls enabling or disabling of DMAC transfer end pin output. A port can be set for output automatically, and a transfer end signal output, by setting the appropriate bit. DMATCR is initialized to H'00 by a reset, and in standby mode. **Bits 7 and 6—Reserved:** Read-only bits, always read as 0. Bit 5—Transfer End Enable 1 (TEE1): Enables or disables transfer end pin 1 (TEND1) output. | Bit 5 | | | |-------|---------------------------|-----------------| | TEE1 | Description | | | 0 | TEND1 pin output disabled | (Initial value) | | 1 | TEND1 pin output enabled | | Bit 4—Transfer End Enable 0 (TEE0): Enables or disables transfer end pin 0 (TENDO) output. | Bit 4 | | | |-------|---------------------------|-----------------| | TEE0 | Description | | | 0 | TEND0 pin output disabled | (Initial value) | | 1 | TEND0 pin output enabled | | The TEND pins are assigned only to channel B in short address mode. The transfer end signal indicates the transfer cycle in which the transfer counter reached 0, regardless of the transfer source. An exception is block transfer mode, in which the transfer end signal indicates the transfer cycle in which the block counter reached 0. Bits 3 to 0—Reserved: Read-only bits, always read as 0. # 7.4.3 Module Stop Control Register (MSTPCR) MSTPCR is a 16-bit readable/writable register that performs module stop mode control. When the MSTP15 bit in MSTPCR is set to 1, the DMAC operation stops at the end of the bus cycle and a transition is made to module stop mode. For details, see section 20.5, Module Stop Mode. MSTPCR is initialized to H'3FFF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 15—Module Stop (MSTP15): Specifies the DMAC module stop mode. | Bits 15<br>MSTP15 | Description | | |-------------------|-------------------------------|-----------------| | 0 | DMAC module stop mode cleared | (Initial value) | | 1 | DMAC module stop mode set | | # 7.5 Operation # 7.5.1 Transfer Modes Table 7.5 lists the DMAC modes. **Table 7.5 DMAC Transfer Modes** | | Trans | fer Mode | Transfer Source | Remarks | |--------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Short<br>address<br>mode | Dual<br>address<br>mode | <ul><li>(1) Sequential mode</li><li>(2) Idle mode</li><li>(3) Repeat mode</li><li>(4) Single address mode</li></ul> | TPU channel 0 to 5 compare match/input capture A interrupt SCI transmission complete interrupt SCI reception complete interrupt A/D converter conversion end interrupt External request | <ul> <li>Up to 4 channels can operate independently</li> <li>External request applies to channel B only</li> <li>Single address mode applies to channel B only</li> <li>Modes (1) to (3) can also be specified for single address mode</li> </ul> | | Full<br>address<br>mode | | (5) Normal mode | External request Auto-request | <ul> <li>Max. 2-channel operation, combining channels A and B</li> <li>With auto-request, burst mode transfer or cycle steal transfer can be selected</li> </ul> | | | | (6) Block transfer mode | TPU channel 0 to 5 compare match/input capture A interrupt SCI transmission complete interrupt SCI reception complete interrupt A/D converter conversion end interrupt External request | | Operation in each mode is summarized below. ## (1) Sequential mode In response to a single transfer request, the specified number of transfers are carried out, one byte or one word at a time. An interrupt request can be sent to the CPU or DTC when the specified number of transfers have been completed. One address is specified as 24 bits, and the other as 16 bits. The transfer direction is programmable. ### (2) Idle mode In response to a single transfer request, the specified number of transfers are carried out, one byte or one word at a time. An interrupt request can be sent to the CPU or DTC when the specified number of transfers have been completed. One address is specified as 24 bits, and the other as 16 bits. The transfer source address and transfer destination address are fixed. The transfer direction is programmable. ## (3) Repeat mode In response to a single transfer request, the specified number of transfers are carried out, one byte or one word at a time. When the specified number of transfers have been completed, the addresses and transfer counter are restored to their original settings, and operation is continued. No interrupt request is sent to the CPU or DTC. One address is specified as 24 bits, and the other as 16 bits. The transfer direction is programmable. # (4) Single address mode In response to a single transfer request, the specified number of transfers are carried out between external memory and an external device, one byte or one word at a time. Unlike dual address mode, source and destination accesses are performed in parallel. Therefore, either the source or the destination is an external device which can be accessed with a strobe alone, using the $\overline{DACK}$ pin. One address is specified as 24 bits, and for the other, the pin is set automatically. The transfer direction is programmable. Modes (1), (2) and (3) can also be specified for single address mode. ### (5) Normal mode **Auto-request:** By means of register settings only, the DMAC is activated, and transfer continues until the specified number of transfers have been completed. An interrupt request can be sent to the CPU or DTC when transfer is completed. Both addresses are specified as 24 bits. - Cycle steal mode: The bus is released to another bus master every byte or word transfer. - Burst mode: The bus is held and transfer continued until the specified number of transfers have been completed. **External request:** In response to a single transfer request, the specified number of transfers are carried out, one byte or one word at a time. An interrupt request can be sent to the CPU or DTC when the specified number of transfers have been completed. Both addresses are specified as 24 bits. ### (6) Block transfer mode In response to a single transfer request, a block transfer of the specified block size is carried out. This is repeated the specified number of times, once each time there is a transfer request. At the end of each single block transfer, one address is restored to its original setting. An interrupt request can be sent to the CPU or DTC when the specified number of block transfers have been completed. Both addresses are specified as 24 bits. $\mathbf{Renesas}$ ## 7.5.2 Sequential Mode Sequential mode can be specified by clearing the RPE bit in DMACR to 0. In sequential mode, MAR is updated after each byte or word transfer in response to a single transfer request, and this is executed the number of times specified in ETCR. One address is specified by MAR, and the other by IOAR. The transfer direction can be specified by the DTDIR bit in DMACR. Table 7.6 summarizes register functions in sequential mode. **Table 7.6** Register Functions in Sequential Mode | | Fun | nction | | | | |------------|-----|-------------------------------|-------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------| | Register | | DTDIR = 0 | DTDIR = 1 | Initial Setting | Operation | | 23 MAR | 0 | Source<br>address<br>register | Destination address register | Start address of transfer destination or transfer source | Incremented/<br>decremented<br>every transfer | | 23 15 IOAR | 0 | Destination address register | Source<br>address<br>register | Start address of transfer source or transfer destination | Fixed | | 15<br>ETCR | 0 | Transfer cou | ınter | Number of transfers | Decremented<br>every transfer;<br>transfer ends<br>when count<br>reaches H'0000 | Legend: MAR: Memory address register IOAR: I/O address register ETCR: Transfer count register DTDIR: Data transfer direction bit MAR specifies the start address of the transfer source or transfer destination as 24 bits. MAR is incremented or decremented by 1 or 2 each time a byte or word is transferred. IOAR specifies the lower 16 bits of the other address. The 8 bits above IOAR have a value of H'FF. Figure 7.3 illustrates operation in sequential mode. Figure 7.3 Operation in Sequential Mode The number of transfers is specified as 16 bits in ETCR. ETCR is decremented by 1 each time a transfer is executed, and when its value reaches H'0000, the DTE bit is cleared and transfer ends. If the DTIE bit is set to 1 at this time, an interrupt request is sent to the CPU or DTC. The maximum number of transfers, when H'0000 is set in ETCR, is 65,536. Transfer requests (activation sources) consist of A/D converter conversion end interrupts, external requests, SCI transmission complete and reception complete interrupts, and TPU channel 0 to 5 compare match/input capture A interrupts. External requests can be set for channel B only. Figure 7.4 shows an example of the setting procedure for sequential mode. Figure 7.4 Example of Sequential Mode Setting Procedure ### **7.5.3 Idle Mode** Idle mode can be specified by setting the RPE bit and DTIE bit in DMACR to 1. In idle mode, one byte or word is transferred in response to a single transfer request, and this is executed the number of times specified in ETCR. One address is specified by MAR, and the other by IOAR. The transfer direction can be specified by the DTDIR bit in DMACR. Table 7.7 summarizes register functions in idle mode. **Table 7.7** Register Functions in Idle Mode | | Fur | nction | | | |----------------------|------------------------------------|-------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------| | Register | DTDIR = 0 | DTDIR = 1 | Initial Setting | Operation | | 23 0<br>MAR | Source<br>address<br>register | Destination address register | Start address of transfer destination or transfer source | Fixed | | 23 15 0<br>H'FF IOAR | Destination<br>address<br>register | Source<br>address<br>register | Start address of transfer source or transfer destination | Fixed | | 15 0<br>ETCR | Transfer cou | unter | Number of transfers | Decremented<br>every transfer;<br>transfer ends<br>when count<br>reaches H'0000 | Legend: MAR: Memory address register IOAR: I/O address register ETCR: Transfer count register DTDIR: Data transfer direction bit MAR specifies the start address of the transfer source or transfer destination as 24 bits. MAR is neither incremented nor decremented each time a byte or word is transferred. IOAR specifies the lower 16 bits of the other address. The 8 bits above IOAR have a value of H'FF. Figure 7.5 illustrates operation in idle mode. Figure 7.5 Operation in Idle Mode The number of transfers is specified as 16 bits in ETCR. ETCR is decremented by 1 each time a transfer is executed, and when its value reaches H'0000, the DTE bit is cleared and transfer ends. If the DTIE bit is set to 1 at this time, an interrupt request is sent to the CPU or DTC. The maximum number of transfers, when H'0000 is set in ETCR, is 65,536. Transfer requests (activation sources) consist of A/D converter conversion end interrupts, external requests, SCI transmission complete and reception complete interrupts, and TPU channel 0 to 5 compare match/input capture A interrupts. External requests can be set for channel B only. When the DMAC is used in single address mode, only channel B can be set. Figure 7.6 shows an example of the setting procedure for idle mode. Figure 7.6 Example of Idle Mode Setting Procedure ## 7.5.4 Repeat Mode Repeat mode can be specified by setting the RPE bit in DMACR to 1, and clearing the DTIE bit to 0. In repeat mode, MAR is updated after each byte or word transfer in response to a single transfer request, and this is executed the number of times specified in ETCR. On completion of the specified number of transfers, MAR and ETCRL are automatically restored to their original settings and operation continues. One address is specified by MAR, and the other by IOAR. The transfer direction can be specified by the DTDIR bit in DMACR. Table 7.8 summarizes register functions in repeat mode. **Table 7.8** Register Functions in Repeat Mode | Function | | | | | |----------------------|------------------------------------|------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------| | Register | DTDIR = 0 | DTDIR = 1 | Initial Setting | Operation | | 23 0<br>MAR | Source<br>address<br>register | Destination<br>address<br>register | Start address<br>of transfer<br>destination or<br>transfer source | Incremented/ decremented every transfer. Initial setting is restored when value reaches H'0000 | | 23 15 0<br>H'FF IOAR | Destination<br>address<br>register | Source<br>address<br>register | Start address<br>of transfer<br>source or<br>transfer<br>destination | Fixed | | 7 0<br>ETCRH | Holds number | er of | Number of transfers | Fixed | | 7 ▼ 0<br>ETCRL | Transfer cou | ınter | Number of transfers | Decremented every<br>transfer. Loaded<br>with ETCRH value<br>when count reaches<br>H'00 | Legend: MAR: Memory address register IOAR: I/O address register ETCR: Transfer count register DTDIR: Data transfer direction bit Rev. 3.00 Sep 15, 2006 page 242 of 988 REJ09B0330-0300 MAR specifies the start address of the transfer source or transfer destination as 24 bits. MAR is incremented or decremented by 1 or 2 each time a byte or word is transferred. IOAR specifies the lower 16 bits of the other address. The 8 bits above IOAR have a value of H'FF. The number of transfers is specified as 8 bits by ETCRH and ETCRL. The maximum number of transfers, when H'00 is set in both ETCRH and ETCRL, is 256. In repeat mode, ETCRL functions as the transfer counter, and ETCRH is used to hold the number of transfers. ETCRL is decremented by 1 each time a transfer is executed, and when its value reaches H'00, it is loaded with the value in ETCRH. At the same time, the value set in MAR is restored in accordance with the values of the DTSZ and DTID bits in DMACR. The MAR restoration operation is as shown below. $$MAR = MAR - (-1)^{DTID} \cdot 2^{DTSZ} \cdot ETCRH$$ The same value should be set in ETCRH and ETCRL. In repeat mode, operation continues until the DTE bit is cleared. To end the transfer operation, therefore, you should clear the DTE bit to 0. A transfer end interrupt request is not sent to the CPU or DTC. By setting the DTE bit to 1 again after it has been cleared, the operation can be restarted from the transfer after that terminated when the DTE bit was cleared. Figure 7.7 illustrates operation in repeat mode. Figure 7.7 Operation in Repeat mode Transfer requests (activation sources) consist of A/D converter conversion end interrupts, external requests, SCI transmission complete and reception complete interrupts, and TPU channel 0 to 5 compare match/input capture A interrupts. External requests can be set for channel B only. Figure 7.8 shows an example of the setting procedure for repeat mode. Figure 7.8 Example of Repeat Mode Setting Procedure ## 7.5.5 Single Address Mode Single address mode can only be specified for channel B. This mode can be specified by setting the SAE bit in DMABCR to 1 in short address mode. One address is specified by MAR, and the other is set automatically to the data transfer acknowledge pin (DACK). The transfer direction can be specified by the DTDIR in DMACR. Table 7.9 summarizes register functions in single address mode. Table 7.9 Register Functions in Single Address Mode | | Fur | nction | | | |--------------|-------------------------------|------------------------------|----------------------------------------------------------|----------------------------| | Register | DTDIR = 0 | DTDIR = 1 | Initial Setting | Operation | | 23 0<br>MAR | Source<br>address<br>register | Destination address register | Start address of transfer destination or transfer source | * | | DACK pin | Write<br>strobe | Read<br>strobe | (Set automatically<br>by SAE bit; IOAR is<br>invalid) | Strobe for external device | | 15 0<br>ETCR | Transfer cou | unter | Number of transfers | * | Legend: MAR: Memory address register IOAR: I/O address register ETCR: Transfer count register DTDIR: Data transfer direction bit DACK: Data transfer acknowledge Note: \* See the operation descriptions in sections 7.5.2, Sequential Mode, 7.5.3, Idle Mode, and 7.5.4, Repeat Mode. MAR specifies the start address of the transfer source or transfer destination as 24 bits. IOAR is invalid; in its place the strobe for external devices (DACK) is output. Figure 7.9 illustrates operation in single address mode (when sequential mode is specified). Figure 7.9 Operation in Single Address Mode (When Sequential Mode is Specified) Figure 7.10 shows an example of the setting procedure for single address mode (when sequential mode is specified). Figure 7.10 Example of Single Address Mode Setting Procedure (When Sequential Mode is Specified) #### 7.5.6 Normal Mode In normal mode, transfer is performed with channels A and B used in combination. Normal mode can be specified by setting the FAE bit in DMABCR to 1 and clearing the BLKE bit in DMACRA to 0. In normal mode, MAR is updated after each byte or word transfer in response to a single transfer request, and this is executed the number of times specified in ETCRA. The transfer source is specified by MARA, and the transfer destination by MARB. Table 7.10 summarizes register functions in normal mode. **Table 7.10 Register Functions in Normal Mode** | Register | | Function | Initial Setting | Operation | |-------------|---|------------------------------|---------------------------------------|------------------------------------------------------------------------------| | 23 MARA | 0 | Source address register | Start address of transfer source | Incremented/decremented every transfer, or fixed | | 23 MARB | 0 | Destination address register | Start address of transfer destination | Incremented/decremented every transfer, or fixed | | 15<br>ETÇRA | 0 | Transfer counter | Number of transfers | Decremented every<br>transfer; transfer ends<br>when count reaches<br>H'0000 | Legend: MARA: Memory address register A MARB: Memory address register B ETCRA: Transfer count register A MARA and MARB specify the start addresses of the transfer source and transfer destination, respectively, as 24 bits. MAR can be incremented or decremented by 1 or 2 each time a byte or word is transferred, or can be fixed. Incrementing, decrementing, or holding a fixed value can be set separately for MARA and MARB. The number of transfers is specified by ETCRA as 16 bits. ETCRA is decremented each time a transfer is performed, and when its value reaches H'0000 the DTE bit is cleared and transfer ends. If the DTIE bit is set to 1 at this time, an interrupt request is sent to the CPU or DTC. The maximum number of transfers, when H'0000 is set in ETCRA, is 65,536. Figure 7.11 illustrates operation in normal mode. Figure 7.11 Operation in Normal Mode Transfer requests (activation sources) are external requests and auto-requests. With auto-request, the DMAC is only activated by register setting, and the specified number of transfers are performed automatically. With auto-request, cycle steal mode or burst mode can be selected. In cycle steal mode, the bus is released to another bus master each time a transfer is performed. In burst mode, the bus is held continuously until transfer ends. For setting details, see section 7.3.4, DMA Controller Register (DMACR). Figure 7.12 shows an example of the setting procedure for normal mode. Figure 7.12 Example of Normal Mode Setting Procedure ### 7.5.7 Block Transfer Mode In block transfer mode, transfer is performed with channels A and B used in combination. Block transfer mode can be specified by setting the FAE bit in DMABCR and the BLKE bit in DMACRA to 1 In block transfer mode, a transfer of the specified block size is carried out in response to a single transfer request, and this is executed the specified number of times. The transfer source is specified by MARA, and the transfer destination by MARB. Either the transfer source or the transfer destination can be selected as a block area (an area composed of a number of bytes or words). Table 7.11 summarizes register functions in block transfer mode. Table 7.11 Register Functions in Block Transfer Mode | Register | Function | Initial Setting | Operation | |-----------|--------------------------------|---------------------------------------|------------------------------------------------------------------------------------| | 23 MARA | O Source address register | Start address of transfer source | Incremented/decremented every transfer, or fixed | | 23 MARB | O Destination address register | Start address of transfer destination | Incremented/decremented every transfer, or fixed | | 7 ETCRAH | O Holds block size | Block size | Fixed | | 7 VETCRAL | Block size<br>counter | Block size | Decremented every<br>transfer; ETCRH value<br>copied when count<br>reaches H'00 | | 15 ( | Block transfer counter | Number of block transfers | Decremented every block<br>transfer; transfer ends<br>when count reaches<br>H'0000 | Legend: MARA: Memory address register A MARB: Memory address register B ETCRA: Transfer count register A ETCRB: Transfer count register B MARA and MARB specify the start addresses of the transfer source and transfer destination, respectively, as 24 bits. MAR can be incremented or decremented by 1 or 2 each time a byte or word is transferred, or can be fixed. Incrementing, decrementing, or holding a fixed value can be set separately for MARA and MARB. Whether a block is to be designated for MARA or for MARB is specified by the BLKDIR bit in DMACRA. To specify the number of transfers, if M is the size of one block (where M = 1 to 256) and N transfers are to be performed (where N = 1 to 65,536), M is set in both ETCRAH and ETCRAL, and N in ETCRB. Figure 7.13 illustrates operation in block transfer mode when MARB is designated as a block area. Figure 7.13 Operation in Block Transfer Mode (BLKDIR = 0) Figure 7.14 illustrates operation in block transfer mode when MARA is designated as a block area. Figure 7.14 Operation in Block Transfer Mode (BLKDIR = 1) ### Section 7 DMA Controller (DMAC) ETCRAL is decremented by 1 each time a byte or word transfer is performed. In response to a single transfer request, burst transfer is performed until the value in ETCRAL reaches H'00. ETCRAL is then loaded with the value in ETCRAH. At this time, the value in the MAR register for which a block designation has been given by the BLKDIR bit in DMACRA is restored in accordance with the DTSZ, SAID/DAID, and SAIDE/DAIDE bits in DMACR. ETCRB is decremented by 1 every block transfer, and when the count reaches H'0000 the DTE bit is cleared and transfer ends. If the DTIE bit is set to 1 at this point, an interrupt request is sent to the CPU or DTC. Figure 7.15 shows the operation flow in block transfer mode. Figure 7.15 Operation Flow in Block Transfer Mode Transfer requests (activation sources) consist of A/D converter conversion end interrupts, external requests, SCI transmission complete and reception complete interrupts, and TPU channel 0 to 5 compare match/input capture A interrupts. For details, see section 7.3.4, DMA Control Register (DMACR). Figure 7.16 shows an example of the setting procedure for block transfer mode. Figure 7.16 Example of Block Transfer Mode Setting Procedure ### 7.5.8 DMAC Activation Sources DMAC activation sources consist of internal interrupts, external requests, and auto-requests. The activation sources that can be specified depend on the transfer mode and the channel, as shown in table 7.12. **Table 7.12 DMAC Activation Sources** | | | <b>Short Address Mode</b> | | Full Address Mode | | |------------------------|-----------------------------|---------------------------|-----------------------|-------------------|---------------------------| | Activation Source | | Channels<br>0A and 1A | Channels<br>0B and 1B | Normal<br>Mode | Block<br>Transfer<br>Mode | | Internal<br>Interrupts | ADI | 0 | 0 | Χ | 0 | | | TXI0 | 0 | 0 | Х | 0 | | | RXI0 | 0 | 0 | Х | 0 | | | TXI1 | 0 | 0 | Х | 0 | | | RXI1 | 0 | 0 | Х | 0 | | | TGI0A | 0 | 0 | Х | 0 | | | TGI1A | 0 | 0 | Х | 0 | | | TGI2A | 0 | 0 | Х | 0 | | | TGI3A | 0 | 0 | Χ | 0 | | | TGI4A | 0 | 0 | Χ | 0 | | | TGI5A | 0 | 0 | Х | 0 | | External<br>Requests | DREQ pin falling edge input | Х | 0 | 0 | 0 | | | DREQ pin low-level input | Х | 0 | 0 | 0 | | Auto-request | | Χ | Χ | 0 | Х | Legend: Can be specifiedX : Cannot be specified ### **Activation by Internal Interrupt** An interrupt request selected as a DMAC activation source can be sent simultaneously to the CPU and DTC. For details, see section 5, Interrupt Controller. With activation by an internal interrupt, the DMAC accepts the request independently of the interrupt controller. Consequently, interrupt controller priority settings are not accepted. If the DMAC is activated by a CPU interrupt source or an interrupt source that is not used as a DTC activation source (DTA = 1), the interrupt source flag is cleared automatically by the DMA transfer. With ADI, TXI, and RXI interrupts, however, the interrupt source flag is not cleared unless the prescribed register is accessed in a DMA transfer. If the same interrupt is used as an activation source for more than one channel, the interrupt request flag is cleared when the highest-priority channel is activated first. Transfer requests for other channels are held pending in the DMAC, and activation is carried out in order of priority. When DTE = 0, such as after completion of a transfer, a request from the selected activation source is not sent to the DMAC, regardless of the DTA bit. In this case, the relevant interrupt request is sent to the CPU or DTC. In case of overlap with a CPU interrupt source or DTC activation source (DTA = 0), the interrupt request flag is not cleared by the DMAC. # **Activation by External Request** If an external request $(\overline{DREQ} \text{ pin})$ is specified as an activation source, the relevant port should be set to input mode in advance. Level sensing or edge sensing can be used for external requests. External request operation in normal mode (short address mode or full address mode) is described below. When edge sensing is selected, a 1-byte or 1-word transfer is executed each time a high-to-low transition is detected on the $\overline{\text{DREQ}}$ pin. The next transfer may not be performed if the next edge is input before transfer is completed. When level sensing is selected, the DMAC stands by for a transfer request while the DREQ pin is held high. While the $\overline{DREQ}$ pin is held low, transfers continue in succession, with the bus being released each time a byte or word is transferred. If the $\overline{DREQ}$ pin goes high in the middle of a transfer, the transfer is interrupted and the DMAC stands by for a transfer request. ### **Activation by Auto-Request** Auto-request activation is performed by register setting only, and transfer continues to the end. With auto-request activation, cycle steal mode or burst mode can be selected. In cycle steal mode, the DMAC releases the bus to another bus master each time a byte or word is transferred. DMA and CPU cycles usually alternate. In burst mode, the DMAC keeps possession of the bus until the end of the transfer, and transfer is performed continuously. ### Single Address Mode The DMAC can operate in dual address mode in which read cycles and write cycles are separate cycles, or single address mode in which read and write cycles are executed in parallel. In dual address mode, transfer is performed with the source address and destination address specified separately. In single address mode, on the other hand, transfer is performed between external space in which either the transfer source or the transfer destination is specified by an address, and an external device for which selection is performed by means of the $\overline{DACK}$ strobe, without regard to the address. Figure 7.17 shows the data bus in single address mode. Figure 7.17 Data Bus in Single Address Mode When using the DMAC for single address mode reading, transfer is performed from external memory to the external device, and the $\overline{DACK}$ pin functions as a write strobe for the external device. When using the DMAC for single address mode writing, transfer is performed from the external device to external memory, and the $\overline{DACK}$ pin functions as a write strobe for the external device. Since there is no directional control for the external device, one or other of the above single directions should be used. Bus cycles in single address mode are in accordance with the settings of the bus controller for the external memory area. On the external device side, $\overline{DACK}$ is output in synchronization with the address strobe. For details of bus cycles, see section 7.5.11, DMAC Bus Cycles (Single Address Mode). Do not specify internal space for transfer addresses in single address mode. ### 7.5.9 Basic DMAC Bus Cycles An example of the basic DMAC bus cycle timing is shown in figure 7.18. In this example, word-size transfer is performed from 16-bit, 2-state access space to 8-bit, 3-state access space. When the bus is transferred from the CPU to the DMAC, a source address read and destination address write are performed. The bus is not released in response to another bus request, etc., between these read and write operations. As with CPU cycles, DMA cycles conform to the bus controller settings. Figure 7.18 Example of DMA Transfer Bus Timing The address is not output to the external address bus in an access to on-chip memory or an internal I/O register. RENESAS ### 7.5.10 DMAC Bus Cycles (Dual Address Mode) #### **Short Address Mode** Figure 7.19 shows a transfer example in which $\overline{\text{TEND}}$ output is enabled and byte-size short address mode transfer (sequential/idle/repeat mode) is performed from external 8-bit, 2-state access space to internal I/O space. Figure 7.19 Example of Short Address Mode Transfer A one-byte or one-word transfer is performed for one transfer request, and after the transfer the bus is released. While the bus is released one or more bus cycles are inserted by the CPU or DTC. In the transfer end cycle (the cycle in which the transfer counter reaches 0), a one-state DMA dead cycle is inserted after the DMA write cycle. In repeat mode, when $\overline{TEND}$ output is enabled, $\overline{TEND}$ output goes low in the transfer cycle in which the transfer counter reaches 0. ### Full Address Mode (Cycle Steal Mode) Figure 7.20 shows a transfer example in which TEND output is enabled and word-size full address mode transfer (cycle steal mode) is performed from external 16-bit, 2-state access space to external 16-bit, 2-state access space. Figure 7.20 Example of Full Address Mode (Cycle Steal) Transfer A one-byte or one-word transfer is performed, and after the transfer the bus is released. While the bus is released one bus cycle is inserted by the CPU or DTC. In the transfer end cycle (the cycle in which the transfer counter reaches 0), a one-state DMA dead cycle is inserted after the DMA write cycle. ### Full Address Mode (Burst Mode) Figure 7.21 shows a transfer example in which $\overline{\text{TEND}}$ output is enabled and word-size full address mode transfer (burst mode) is performed from external 16-bit, 2-state access space to external 16-bit, 2-state access space. Figure 7.21 Example of Full Address Mode (Burst Mode) Transfer In burst mode, one-byte or one-word transfers are executed consecutively until transfer ends. In the transfer end cycle (the cycle in which the transfer counter reaches 0), a one-state DMA dead cycle is inserted after the DMA write cycle. If a request from another higher-priority channel is generated after burst transfer starts, that channel has to wait until the burst transfer ends. If an NMI is generated while a channel designated for burst transfer is in the transfer enabled state, the DTME bit is cleared and the channel is placed in the transfer disabled state. If burst transfer has already been activated inside the DMAC, the bus is released on completion of a one-byte or one-word transfer within the burst transfer, and burst transfer is suspended. If the last transfer cycle of the burst transfer has already been activated inside the DMAC, execution continues to the end of the transfer even if the DTME bit is cleared. ### Full Address Mode (Block Transfer Mode) Figure 7.22 shows a transfer example in which TEND output is enabled and word-size full address mode transfer (block transfer mode) is performed from internal 16-bit, 1-state access space to external 16-bit, 2-state access space. Figure 7.22 Example of Full Address Mode (Block Transfer Mode) Transfer A one-block transfer is performed for one transfer request, and after the transfer the bus is released. While the bus is released, one or more bus cycles are inserted by the CPU or DTC. In the transfer end cycle of each block (the cycle in which the transfer counter reaches 0), a one-state DMA dead cycle is inserted after the DMA write cycle. One block is transmitted without interruption. NMI generation does not affect block transfer operation. ## **DREO** Pin Falling Edge Activation Timing Set the DTA bit for the channel for which the $\overline{DREQ}$ pin is selected to 1. Figure 7.23 shows an example of $\overline{DREQ}$ pin falling edge activated normal mode transfer. Figure 7.23 Example of DREQ Pin Falling Edge Activated Normal Mode Transfer $\overline{DREQ}$ pin sampling is performed every cycle, with the rising edge of the next $\phi$ cycle after the end of the DMABCR write cycle for setting the transfer enabled state as the starting point. When the $\overline{DREQ}$ pin low level is sampled while acceptance by means of the $\overline{DREQ}$ pin is possible, the request is held in the DMAC. Then, when activation is initiated in the DMAC, the request is cleared, and $\overline{DREQ}$ pin high level sampling for edge detection is started. If $\overline{DREQ}$ pin high level sampling has been completed by the time the DMA write cycle ends, acceptance resumes after the end of the write cycle, $\overline{DREQ}$ pin low level sampling is performed again, and this operation is repeated until the transfer ends. Figure 7.24 shows an example of $\overline{DREQ}$ pin falling edge activated block transfer mode transfer. Figure 7.24 Example of DREQ Pin Falling Edge Activated Block Transfer Mode Transfer $\overline{DREQ}$ pin sampling is performed every cycle, with the rising edge of the next $\phi$ cycle after the end of the DMABCR write cycle for setting the transfer enabled state as the starting point. When the $\overline{DREQ}$ pin low level is sampled while acceptance by means of the $\overline{DREQ}$ pin is possible, the request is held in the DMAC. Then, when activation is initiated in the DMAC, the request is cleared, and $\overline{DREQ}$ pin high level sampling for edge detection is started. If $\overline{DREQ}$ pin high level sampling has been completed by the time the DMA dead cycle ends, acceptance resumes after the end of the dead cycle, $\overline{DREQ}$ pin low level sampling is performed again, and this operation is repeated until the transfer ends. ## **DREO** Level Activation Timing (Normal Mode) Set the DTA bit for the channel for which the $\overline{DREQ}$ pin is selected to 1. Figure 7.25 shows an example of $\overline{DREQ}$ level activated normal mode transfer. Figure 7.25 Example of **DREQ** Level Activated Normal Mode Transfer $\overline{DREQ}$ pin sampling is performed every cycle, with the rising edge of the next $\phi$ cycle after the end of the DMABCR write cycle for setting the transfer enabled state as the starting point. When the $\overline{DREQ}$ pin low level is sampled while acceptance by means of the $\overline{DREQ}$ pin is possible, the request is held in the DMAC. Then, when activation is initiated in the DMAC, the request is cleared. After the end of the write cycle, acceptance resumes, $\overline{DREQ}$ pin low level sampling is performed again, and this operation is repeated until the transfer ends. Figure 7.26 shows an example of $\overline{\text{DREQ}}$ level activated block transfer mode transfer. Figure 7.26 Example of **DREQ** Level Activated Block Transfer Mode Transfer $\overline{DREQ}$ pin sampling is performed every cycle, with the rising edge of the next $\phi$ cycle after the end of the DMABCR write cycle for setting the transfer enabled state as the starting point. When the $\overline{DREQ}$ pin low level is sampled while acceptance by means of the $\overline{DREQ}$ pin is possible, the request is held in the DMAC. Then, when activation is initiated in the DMAC, the request is cleared. After the end of the dead cycle, acceptance resumes, $\overline{DREQ}$ pin low level sampling is performed again, and this operation is repeated until the transfer ends. ## 7.5.11 DMAC Bus Cycles (Single Address Mode) ## Single Address Mode (Read) Figure 7.27 shows a transfer example in which TEND output is enabled and byte-size single address mode transfer (read) is performed from external 8-bit, 2-state access space to an external device. Figure 7.27 Example of Single Address Mode (Byte Read) Transfer Figure 7.28 shows a transfer example in which $\overline{\text{TEND}}$ output is enabled and word-size single address mode transfer (read) is performed from external 8-bit, 2-state access space to an external device. Figure 7.28 Example of Single Address Mode (Word Read) Transfer A one-byte or one-word transfer is performed for one transfer request, and after the transfer the bus is released. While the bus is released, one or more bus cycles are inserted by the CPU or DTC. In the transfer end cycle (the cycle in which the transfer counter reaches 0), a one-state DMA dead cycle is inserted after the DMA write cycle. ## **Single Address Mode (Write)** Figure 7.29 shows a transfer example in which $\overline{\text{TEND}}$ output is enabled and byte-size single address mode transfer (write) is performed from an external device to external 8-bit, 2-state access space. Figure 7.29 Example of Single Address Mode (Byte Write) Transfer Figure 7.30 shows a transfer example in which $\overline{\text{TEND}}$ output is enabled and word-size single address mode transfer (write) is performed from an external device to external 8-bit, 2-state access space. Figure 7.30 Example of Single Address Mode (Word Write) Transfer A one-byte or one-word transfer is performed for one transfer request, and after the transfer the bus is released. While the bus is released one or more bus cycles are inserted by the CPU or DTC. In the transfer end cycle (the cycle in which the transfer counter reaches 0), a one-state DMA dead cycle is inserted after the DMA write cycle. ## **DREQ** Pin Falling Edge Activation Timing Set the DTA bit for the channel for which the $\overline{DREQ}$ pin is selected to 1. Figure 7.31 shows an example of $\overline{DREQ}$ pin falling edge activated single address mode transfer. Figure 7.31 Example of DREQ Pin Falling Edge Activated Single Address Mode Transfer $\overline{DREQ}$ pin sampling is performed every cycle, with the rising edge of the next $\phi$ cycle after the end of the DMABCR write cycle for setting the transfer enabled state as the starting point. When the DREQ pin low level is sampled while acceptance by means of the DREQ pin is possible, the request is held in the DMAC. Then, when activation is initiated in the DMAC, the request is cleared, and $\overline{\text{DREQ}}$ pin high level sampling for edge detection is started. If $\overline{\text{DREQ}}$ pin high level sampling has been completed by the time the DMA single cycle ends, acceptance resumes after the end of the single cycle, $\overline{\text{DREQ}}$ pin low level sampling is performed again, and this operation is repeated until the transfer ends. ## **DREQ** Pin Low Level Activation Timing Set the DTA bit for the channel for which the $\overline{DREQ}$ pin is selected to 1. Figure 7.32 shows an example of DREQ pin low level activated single address mode transfer. Figure 7.32 Example of DREQ Pin Low Level Activated Single Address Mode Transfer $\overline{DREQ}$ pin sampling is performed every cycle, with the rising edge of the next $\phi$ cycle after the end of the DMABCR write cycle for setting the transfer enabled state as the starting point. When the $\overline{DREQ}$ pin low level is sampled while acceptance by means of the $\overline{DREQ}$ pin is possible, the request is held in the DMAC. Then, when activation is initiated in the DMAC, the request is cleared. After the end of the single cycle, acceptance resumes, $\overline{DREQ}$ pin low level sampling is performed again, and this operation is repeated until the transfer ends. #### 7.5.12 Write Data Buffer Function DMAC internal-to-external dual address transfers and single address transfers can be executed at high speed using the write data buffer function, enabling system throughput to be improved. When the WDBE bit of BCRL in the bus controller is set to 1, enabling the write data buffer function, dual address transfer external write cycles or single address transfers and internal accesses (on-chip memory or internal I/O registers) are executed in parallel. Internal accesses are independent of the bus master, and DMAC dead cycles are regarded as internal accesses. A low level can always be output from the $\overline{TEND}$ pin if the bus cycle in which a low level is to be output is an external bus cycle. However, a low level is not output from the $\overline{TEND}$ pin if the bus cycle in which a low level is to be output from the $\overline{TEND}$ pin is an internal bus cycle, and an external write cycle is executed in parallel with this cycle. Figure 7.33 shows an example of burst mode transfer from on-chip RAM to external memory using the write data buffer function. Figure~7.33~~Example~of~Dual~Address~Transfer~Using~Write~Data~Buffer~Function Figure 7.34 shows an example of single address transfer using the write data buffer function. In this example, the CPU program area is in on-chip memory. Figure 7.34 Example of Single Address Transfer Using Write Data Buffer Function When the write data buffer function is activated, the DMAC recognizes that the bus cycle concerned has ended, and starts the next operation. Therefore, $\overline{DREQ}$ pin sampling is started one state after the start of the DMA write cycle or single address transfer. ## 7.5.13 DMAC Multi-Channel Operation The DMAC channel priority order is: channel 0 > channel 1, and channel A > channel B. Table 7.13 summarizes the priority order for DMAC channels. Table 7.13 DMAC Channel Priority Order | Short Address Mode | Full Address Mode | Priority | |--------------------|-------------------|----------| | Channel 0A | Channel 0 | High | | Channel 0B | | <b>↑</b> | | Channel 1A | Channel 1 | | | Channel 1B | | Low | If transfer requests are issued simultaneously for more than one channel, or if a transfer request for another channel is issued during a transfer, when the bus is released the DMAC selects the highest-priority channel from among those issuing a request according to the priority order shown in table 7.13 During burst transfer, or when one block is being transferred in block transfer, the channel will not be changed until the end of the transfer. Figure 7.35 shows a transfer example in which transfer requests are issued simultaneously for channels 0A, 0B, and 1. Figure 7.35 Example of Multi-Channel Transfer ## 7.5.14 Relation between External Bus Requests, Refresh Cycles, the DTC, and the DMAC There can be no break between a DMA cycle read and a DMA cycle write. This means that a refresh cycle, external bus release cycle, or DTC cycle is not generated between the external read and external write in a DMA cycle. In the case of successive read and write cycles, such as in burst transfer or block transfer, a refresh or external bus released state may be inserted after a write cycle. Since the DTC has a lower priority than the DMAC, the DTC does not operate until the DMAC releases the bus. When DMA cycle reads or writes are accesses to on-chip memory or internal I/O registers, these DMA cycles can be executed at the same time as refresh cycles or external bus release. However, simultaneous operation may not be possible when a write buffer is used. ## 7.5.15 NMI Interrupts and DMAC When an NMI interrupt is requested, burst mode transfer in full address mode is interrupted. An NMI interrupt does not affect the operation of the DMAC in other modes. In full address mode, transfer is enabled for a channel when both the DTE bit and the DTME bit are set to 1. With burst mode setting, the DTME bit is cleared when an NMI interrupt is requested. If the DTME bit is cleared during burst mode transfer, the DMAC discontinues transfer on completion of the 1-byte or 1-word transfer in progress, then releases the bus, which passes to the CPU. The channel on which transfer was interrupted can be restarted by setting the DTME bit to 1 again. Figure 7.36 shows the procedure for continuing transfer when it has been interrupted by an NMI interrupt on a channel designated for burst mode transfer. Figure 7.36 Example of Procedure for Continuing Transfer on Channel Interrupted by NMI Interrupt ## 7.5.16 Forced Termination of DMAC Operation If the DTE bit for the channel currently operating is cleared to 0, the DMAC stops on completion of the 1-byte or 1-word transfer in progress. DMAC operation resumes when the DTE bit is set to 1 again. In full address mode, the same applies to the DTME bit. Figure 7.37 shows the procedure for forcibly terminating DMAC operation by software. Figure 7.37 Example of Procedure for Forcibly Terminating DMAC Operation ### 7.5.17 Clearing Full Address Mode Figure 7.38 shows the procedure for releasing and initializing a channel designated for full address mode. After full address mode has been cleared, the channel can be set to another transfer mode using the appropriate setting procedure. Figure 7.38 Example of Procedure for Clearing Full Address Mode ## 7.6 Interrupts The sources of interrupts generated by the DMAC are transfer end and transfer break. Table 7.13 shows the interrupt sources and their priority order. **Table 7.13 Interrupt Source Priority Order** | Interrupt | Inter | Interrupt | | |-----------|------------------------------------------------|-------------------------------------------------|------------------| | Name . | Short Address Mode Full Address Mode | | Priority Order | | DEND0A | Interrupt due to end of transfer on channel 0A | Interrupt due to end of transfer on channel 0 | High<br><b>↑</b> | | DEND0B | Interrupt due to end of transfer on channel 0B | Interrupt due to break in transfer on channel 0 | | | DEND1A | Interrupt due to end of transfer on channel 1A | Interrupt due to end of transfer on channel 1 | | | DEND1B | Interrupt due to end of transfer on channel 1B | Interrupt due to break in transfer on channel 1 | Low | Enabling or disabling of each interrupt source is set by means of the DTIE bit for the corresponding channel in DMABCR, and interrupts from each source are sent to the interrupt controller independently. The relative priority of transfer end interrupts on each channel is decided by the interrupt controller, as shown in table 7.13. Figure 7.39 shows a block diagram of a transfer end/transfer break interrupt. An interrupt is always generated when the DTIE bit is set to 1 while DTE bit is cleared to 0. Figure 7.39 Block Diagram of Transfer End/Transfer Break Interrupt In full address mode, a transfer break interrupt is generated when the DTME bit is cleared to o while DTIEB bit is set to 1. In both short address mode and full address mode, DMABCR should be set so as to prevent the occurrence of a combination that constitutes a condition for interrupt generation during setting. ## 7.7 Usage Notes ## **DMAC Register Access during Operation** Except for forced termination, the operating (including transfer waiting state) channel setting should not be changed. The operating channel setting should only be changed when transfer is disabled. Also, the DMAC register should not be written to in a DMA transfer. DMAC register reads during operation (including the transfer waiting state) are described below. (a) DMAC control starts one cycle before the bus cycle, with output of the internal address. Consequently, MAR is updated in the bus cycle before DMAC transfer. Figure 7.40 shows an example of the update timing for DMAC registers in dual address transfer mode. Figure 7.40 DMAC Register Update Timing (b) If a DMAC transfer cycle occurs immediately after a DMAC register read cycle, the DMAC register is read as shown in figure 7.41. Figure 8.41 Contention between DMAC Register Update and CPU Read ### **Module Stop** When the MSTP15 bit in MSTPCR is set to 1, the DMAC clock stops, and the module stop state is entered. However, 1 cannot be written to the MSTP15 bit if any of the DMAC channels is enabled. This setting should therefore be made when DMAC operation is stopped. When the DMAC clock stops, DMAC register accesses can no longer be made. Since the following DMAC register settings are valid even in the module stop state, they should be invalidated, if necessary, before a module stop. - Transfer end/suspend interrupt (DTE = 0 and DTIE = 1) - TEND pin enable (TEE = 1) - $\overline{DACK}$ pin enable (FAE = 0 and SAE = 1) # **Medium-Speed Mode** When the DTA bit is 0, internal interrupt signals specified as DMAC transfer sources are edge-detected. In medium-speed mode, the DMAC operates on a medium-speed clock, while on-chip supporting modules operate on a high-speed clock. Consequently, if the period in which the relevant interrupt source is cleared by the CPU, DTC, or another DMAC channel, and the next interrupt is generated, is less than one state with respect to the DMAC clock (bus master clock), edge detection may not be possible and the interrupt may be ignored. Also, in medium-speed mode, $\overline{DREQ}$ pin sampling is performed on the rising edge of the medium-speed clock. #### Write Data Buffer Function When the WDBE bit of BCRL in the bus controller is set to 1, enabling the write data buffer function, dual address transfer external write cycles or single address transfers and internal accesses (on-chip memory or internal I/O registers) are executed in parallel. ## (a) Write Data Buffer Function and DMAC Register Setting If the setting of is changed during execution of an external access by means of the write data buffer function, the external access may not be performed normally. The register that controls external accesses should only be manipulated when external reads, etc., are used with DMAC operation disabled, and the operation is not performed in parallel with external access. ### (b) Write Data Buffer Function and DMAC Operation Timing The DMAC can start its next operation during external access using the write data buffer function. Consequently, the $\overline{DREQ}$ pin sampling timing, $\overline{TEND}$ output timing, etc., are different from the case in which the write data buffer function is disabled. Also, internal bus cycles maybe hidden, and not visible. # (c) Write Data Buffer Function and TEND Output A low level is not output from the TEND pin if the bus cycle in which a low level is to be output from the TEND pin is an internal bus cycle, and an external write cycle is executed in parallel with this cycle. Note, for example, that a low level may not be output from the TEND pin if the write data buffer function is used when data transfer is performed between an internal I/O register and on-chip memory. If at least one of the DMAC transfer addresses is an external address, a low level is output from the TEND pin. Figure 7.42 shows an example in which a low level is not output at the TEND pin. Figure 7.42 Example in Which Low Level Is Not Output at TEND Pin # Activation by Falling Edge on DREQ Pin DREQ pin falling edge detection is performed in synchronization with DMAC internal operations. The operation is as follows: - [1] Activation request wait state: Waits for detection of a low level on the $\overline{DREQ}$ pin, and switches to [2]. - [2] Transfer wait state: Waits for DMAC data transfer to become possible, and switches to [3]. - [3] Activation request disabled state: Waits for detection of a high level on the $\overline{DREQ}$ pin, and switches to [1]. After DMAC transfer is enabled, a transition is made to [1]. Thus, initial activation after transfer is enabled is performed by detection of a low level. ### **Activation Source Acceptance** At the start of activation source acceptance, a low level is detected in both $\overline{DREQ}$ pin falling edge sensing and low level sensing. Similarly, in the case of an internal interrupt, the interrupt request is detected. Therefore, a request is accepted from an internal interrupt or $\overline{DREQ}$ pin low level that occurs before execution of the DMABCRL write to enable transfer. When the DMAC is activated, take any necessary steps to prevent an internal interrupt or $\overline{DREQ}$ pin low level remaining from the end of the previous transfer, etc. ### **Internal Interrupt after End of Transfer** When the DTE bit is cleared to 0 by the end of transfer or an abort, the selected internal interrupt request will be sent to the CPU or DTC even if DTA is set to 1. Also, if internal DMAC activation has already been initiated when operation is aborted, the transfer is executed but flag clearing is not performed for the selected internal interrupt even if DTA is set to 1. An internal interrupt request following the end of transfer or an abort should be handled by the CPU as necessary. ### **Channel Re-Setting** To reactivate a number of channels when multiple channels are enabled, use exclusive handling of transfer end interrupts, and perform DMABCR control bit operations exclusively. Note, in particular, that in cases where multiple interrupts are generated between reading and writing of DMABCR, and a DMABCR operation is performed during new interrupt handling, the DMABCR write data in the original interrupt handling routine will be incorrect, and the write may invalidate the results of the operations by the multiple interrupts. Ensure that overlapping DMABCR operations are not performed by multiple interrupts, and that there is no separation between read and write operations by the use of a bit-manipulation instruction. Also, when the DTE and DTME bits are cleared by the DMAC or are written with 0, they must first be read while cleared to 0 before the CPU can write a 1 to them. # Section 8 Data Transfer Controller (DTC) # 8.1 Overview The H8S/2350 Group includes a data transfer controller (DTC). The DTC can be activated by an interrupt or software, to transfer data. #### 8.1.1 Features The features of the DTC are: - Transfer possible over any number of channels - Transfer information is stored in memory - One activation source can trigger a number of data transfers (chain transfer) - Wide range of transfer modes - Normal, repeat, and block transfer modes available - Incrementing, decrementing, and fixing of source and destination addresses can be selected - Direct specification of 16-Mbyte address space possible - 24-bit transfer source and destination addresses can be specified - Transfer can be set in byte or word units - A CPU interrupt can be requested for the interrupt that activated the DTC - An interrupt request can be issued to the CPU after one data transfer ends - An interrupt request can be issued to the CPU after the specified data transfers have completely ended - Activation by software is possible - Module stop mode can be set - The initial setting enables DTC registers to be accessed. DTC operation is halted by setting module stop mode. RENESAS # 8.1.2 Block Diagram Figure 8.1 shows a block diagram of the DTC. The DTC's register information is stored in the on-chip RAM\*. A 32-bit bus connects the DTC to the on-chip RAM (1 kbyte), enabling 32-bit/1-state reading and writing of the DTC register information and hence helping to increase processing speed. Note: \* When the DTC is used, the RAME bit in SYSCR must be set to 1. Figure 8.1 Block Diagram of DTC #### **Register Configuration** 8.1.3 Table 8.1 summarizes the DTC registers. **DTC Registers** Table 8.1 | Name | Abbreviation | R/W | Initial Value | Address*1 | |----------------------------------|--------------|-----|---------------|------------------| | DTC mode register A | MRA | *2 | Undefined | *3 | | DTC mode register B | MRB | *2 | Undefined | *3 | | DTC source address register | SAR | *2 | Undefined | *3 | | DTC destination address register | DAR | *2 | Undefined | *3 | | DTC transfer count register A | CRA | *2 | Undefined | *3 | | DTC transfer count register B | CRB | *2 | Undefined | *3 | | DTC enable registers | DTCER | R/W | H'00 | H'FF30 to H'FF35 | | DTC vector register | DTVECR | R/W | H'00 | H'FF37 | | Module stop control register | MSTPCR | R/W | H'3FFF | H'FF3C | Notes: 1. Lower 16 bits of the address. - 2. Registers within the DTC cannot be read or written to directly. - 3. Register information is located in on-chip RAM addresses H'F800 to H'FBFF. It cannot be located in external space. When the DTC is used, do not clear the RAME bit in SYSCR to 0. # **8.2** Register Descriptions # 8.2.1 DTC Mode Register A (MRA) MRA is an 8-bit register that controls the DTC operating mode. | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|---|-------|-------|-------|-------|-------|-------|-------|-------|--| | | | SM1 | SM0 | DM1 | DM0 | MD1 | MD0 | DTS | Sz | | | Initial value: | | Unde- | | | | fined | | R/W | : | _ | _ | _ | _ | _ | _ | _ | _ | | Bits 7 and 6—Source Address Mode 1 and 0 (SM1, SM0): These bits specify whether SAR is to be incremented, decremented, or left fixed after a data transfer. | Bit 7<br>SM1 | Bit 6<br>SM0 | Description | |--------------|--------------|----------------------------------------------------------------------------| | 0 | _ | SAR is fixed | | 1 | 0 | SAR is incremented after a transfer (by +1 when Sz = 0; by +2 when Sz = 1) | | | 1 | SAR is decremented after a transfer (by –1 when Sz = 0; by –2 when Sz = 1) | Bits 5 and 4—Destination Address Mode 1 and 0 (DM1, DM0): These bits specify whether DAR is to be incremented, decremented, or left fixed after a data transfer. | Bit 5<br>DM1 | Bit 4<br>DM0 | Description | |--------------|--------------|--------------------------------------------------------------------------------| | 0 | _ | DAR is fixed | | 1 | 0 | DAR is incremented after a transfer (by +1 when Sz = 0; by +2 when Sz = 1) | | | 1 | DAR is decremented after a transfer (by $-1$ when Sz = 0; by $-2$ when Sz = 1) | Bits 3 and 2—DTC Mode (MD1, MD0): These bits specify the DTC transfer mode. | Bit 3<br>MD1 | Bit 2<br>MD0 | Description | |--------------|--------------|---------------------| | 0 | 0 | Normal mode | | | 1 | Repeat mode | | 1 | 0 | Block transfer mode | | | 1 | _ | **Bit 1—DTC Transfer Mode Select (DTS):** Specifies whether the source side or the destination side is set to be a repeat area or block area, in repeat mode or block transfer mode. | Bit 1 | | |-------|-----------------------------------------------| | DTS | Description | | 0 | Destination side is repeat area or block area | | 1 | Source side is repeat area or block area | Bit 0—DTC Data Transfer Size (Sz): Specifies the size of data to be transferred. | Bit 0<br>Sz | Description | |-------------|--------------------| | 0 | Byte-size transfer | | 1 | Word-size transfer | ### 8.2.2 DTC Mode Register B (MRB) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |----------------|---|-------|-------|-------|-------|-------|-------|-------|-------|---| | | | CHNE | DISEL | _ | _ | | _ | | | | | Initial value: | | Unde- | | | | fined | | R/W | : | _ | _ | _ | _ | _ | _ | _ | _ | | MRB is an 8-bit register that controls the DTC operating mode. **Bit 7—DTC Chain Transfer Enable (CHNE):** Specifies chain transfer. With chain transfer, a number of data transfers can be performed consecutively in response to a single transfer request. In data transfer with CHNE set to 1, determination of the end of the specified number of transfers, clearing of the interrupt source flag, and clearing of DTCER is not performed. | Bit 7 | | |-------|---------------------------------------------------------------------------------| | CHNE | Description | | 0 | End of DTC data transfer (activation waiting state is entered) | | 1 | DTC chain transfer (new register information is read, then data is transferred) | **Bit 6—DTC Interrupt Select (DISEL):** Specifies whether interrupt requests to the CPU are disabled or enabled after a data transfer. | Bit 6<br>DISEL | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | After a data transfer ends, the CPU interrupt is disabled unless the transfer counter is 0 (the DTC clears the interrupt source flag of the activating interrupt to 0) | | 1 | After a data transfer ends, the CPU interrupt is enabled (the DTC does not clear the interrupt source flag of the activating interrupt to 0) | **Bits 5 to 0—Reserved:** These bits have no effect on DTC operation in the H8S/2350 Group, and should always be written with 0. # 8.2.3 DTC Source Address Register (SAR) | Bit | : | 23 | 22 | 21 | 20 | 19 | <br>4 | 3 | 2 | 1 | 0 | | |------------|-------|-------|-------|-------|-------|-------|--------------------------|-------|-------|-------|-------|--| | | | | | | | | | | | | | | | Initial va | lue : | Unde- | Unde- | Unde- | Unde- | Unde- | <br>Unde-Unde-Unde-Unde- | | | | | | | | | fined | | R/W | : | _ | _ | _ | _ | _ | <br>_ | _ | | _ | _ | | SAR is a 24-bit register that designates the source address of data to be transferred by the DTC. For word-size transfer, specify an even source address. # 8.2.4 DTC Destination Address Register (DAR) | Bit | : | 23 | 22 | 21 | 20 | 19 | <br>4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|--------------------------|-------|-------|-------|-------| | | | | | | | | | | | | | | Initial value | : | Unde- | Unde- | Unde- | Unde- | Unde- | <br>Unde-Unde-Unde-Unde- | | | | Unde- | | | | fined | R/W | : | _ | _ | _ | _ | _ | <br>_ | _ | _ | _ | _ | DAR is a 24-bit register that designates the destination address of data to be transferred by the DTC. For word-size transfer, specify an even destination address. ## 8.2.5 DTC Transfer Count Register A (CRA) CRA is a 16-bit register that designates the number of times data is to be transferred by the DTC. In normal mode, the entire CRA functions as a 16-bit transfer counter (1 to 65536). It is decremented by 1 every time data is transferred, and transfer ends when the count reaches H'0000. In repeat mode or block transfer mode, the CRA is divided into two parts: the upper 8 bits (CRAH) and the lower 8 bits (CRAL). CRAH holds the number of transfers while CRAL functions as an 8-bit transfer counter (1 to 256). CRAL is decremented by 1 every time data is transferred, and the contents of CRAH are sent when the count reaches H'00. This operation is repeated. # 8.2.6 DTC Transfer Count Register B (CRB) | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | | | | | | | | | | | | | | | | | | | | Initial val | ue: | Unde- | | | fined | R/W | : | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | CRB is a 16-bit register that designates the number of times data is to be transferred by the DTC in block transfer mode. It functions as a 16-bit transfer counter (1 to 65536) that is decremented by 1 every time data is transferred, and transfer ends when the count reaches H'0000. ### 8.2.7 DTC Enable Registers (DTCER) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | | | DTCE7 | DTCE6 | DTCE5 | DTCE4 | DTCE3 | DTCE2 | DTCE1 | DTCE0 | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W The DTC enable registers comprise six 8-bit readable/writable registers, DTCERA to DTCERF, with bits corresponding to the interrupt sources that can activate the DTC. These bits enable or disable DTC service for the corresponding interrupt sources. The DTC enable registers are initialized to H'00 by a reset and in hardware standby mode. # Bit n—DTC Activation Enable (DTCEn) | Bit n<br>DTCEn | Description | |----------------|------------------------------------------------------------------------------| | 0 | DTC activation by this interrupt is disabled (Initial value) | | | [Clearing conditions] | | | When the DISEL bit is 1 and the data transfer has ended | | | When the specified number of transfers have ended | | 1 | DTC activation by this interrupt is enabled | | | [Holding condition] | | | When the DISEL bit is 0 and the specified number of transfers have not ended | | Nata: n | - 7 to 0 | Note: n = 7 to 0 A DTCE bit can be set for each interrupt source that can activate the DTC. The correspondence between interrupt sources and DTCE bits is shown in table 8.4, together with the vector number generated for each interrupt controller. For DTCE bit setting, use bit manipulation instructions such as BSET and BCLR. If all interrupts are masked, multiple activation sources can be set at one time by writing data after executing a dummy read on the relevant register. # 8.2.8 DTC Vector Register (DTVECR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|--------|--------|--------|--------|--------|--------|--------|--------| | | | SWDTE | DTVEC6 | DTVEC5 | DTVEC4 | DTVEC3 | DTVEC2 | DTVEC1 | DTVEC0 | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)* | R/W Note: \* A value of 1 can always be written to the SWDTE bit, but 0 can only be written after 1 is read. DTVECR is an 8-bit readable/writable register that enables or disables DTC activation by software, and sets a vector number for the software activation interrupt. DTVECR is initialized to H'00 by a reset and in hardware standby mode. **Bit 7—DTC Software Activation Enable (SWDTE):** Enables or disables DTC activation by software. When clearing the SWDTE bit to 0 by software, write 0 to SWDTE after reading SWDTE set to 1. | Bit 7 | <b>-</b> | | | | | |-------|------------------------------------------------------------------------------|-----------------|--|--|--| | SWDTE | Description | | | | | | 0 | DTC software activation is disabled | (Initial value) | | | | | | [Clearing condition] | | | | | | | When the DISEL bit is 0 and the specified number of transfers have not ended | | | | | | 1 | DTC software activation is enabled | | | | | | | [Holding conditions] | | | | | | | When the DISEL bit is 1 and data transfer has ended | | | | | | | When the specified number of transfers have ended | | | | | | | During data transfer due to software activation | | | | | Bits 6 to 0—DTC Software Activation Vectors 6 to 0 (DTVEC6 to DTVEC0): These bits specify a vector number for DTC software activation. The vector address is expressed as $H'0400 + ((vector number) \le 1)$ . $\le 1$ indicates a one-bit left-shift. For example, when DTVEC6 to DTVEC0 = H'10, the vector address is H'0420. # 8.2.9 Module Stop Control Register (MSTPCR) MSTPCR is a 16-bit readable/writable register that performs module stop mode control. When the MSTP14 bit in MSTPCR is set to 1, the DTC operation stops at the end of the bus cycle and a transition is made to module stop mode. However, 1 cannot be written in the MSTP14 bit while the DTC is operating. For details, see section 20.5, Module Stop Mode. MSTPCR is initialized to H'3FFF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 14—Module Stop (MSTP14): Specifies the DTC module stop mode. | Bit 14 | | |--------|-------------| | MSTP14 | Description | | 0 | DTC module stop mode cleared | (Initial value) | |---|------------------------------|-----------------| | 1 | DTC module stop mode set | | # 8.3 Operation #### 8.3.1 Overview When activated, the DTC reads register information that is already stored in memory and transfers data on the basis of that register information. After the data transfer, it writes updated register information back to memory. Pre-storage of register information in memory makes it possible to transfer data over any required number of channels. Setting the CHNE bit to 1 makes it possible to perform a number of transfers with a single activation. Figure 8.2 shows a flowchart of DTC operation. Figure 8.2 Flowchart of DTC Operation The DTC transfer mode can be normal mode, repeat mode, or block transfer mode. The 24-bit SAR designates the DTC transfer source address and the 24-bit DAR designates the transfer destination address. After each transfer, SAR and DAR are independently incremented, decremented, or left fixed. Table 8.2 outlines the functions of the DTC. **Table 8.2 DTC Functions** | | | | Address F | Registers | |----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------| | Tr | ansfer Mode | Activation Source | Transfer<br>Source | Transfer<br>Destination | | • | Normal mode One transfer request transfers one byte or one word Memory addresses are incremented or decremented by 1 or 2 Up to 65,536 transfers possible Repeat mode One transfer request transfers one byte or one word Memory addresses are incremented or decremented by 1 or 2 | <ul> <li>IRQ</li> <li>TPU TGI</li> <li>SCI TXI or RXI</li> <li>A/D converter ADI</li> <li>DMAC DEND</li> <li>Software</li> </ul> | 24 bits | 24 bits | | | <ul> <li>After the specified number of transfers<br/>(1 to 256), the initial state resumes and<br/>operation continues</li> </ul> | | | | | • | <ul> <li>Block transfer mode</li> <li>One transfer request transfers a block of the specified size</li> <li>Block size is from 1 to 256 bytes or words</li> <li>Up to 65,536 transfers possible</li> <li>A block area can be designated at either the source or destination</li> </ul> | | | | ### 8.3.2 Activation Sources The DTC operates when activated by an interrupt or by a write to DTVECR by software. An interrupt request can be directed to the CPU or DTC, as designated by the corresponding DTCER bit. An interrupt becomes a DTC activation source when the corresponding bit is set to 1, and a CPU interrupt source when the bit is cleared to 0. At the end of a data transfer (or the last consecutive transfer in the case of chain transfer), the activation source or corresponding DTCER bit is cleared. Table 8.3 shows activation source and DTCER clearance. The activation source flag, in the case of RXIO, for example, is the RDRF flag of SCIO. Table 8.3 Activation Source and DTCER Clearance | Activation Source | When the DISEL Bit Is 0 and<br>the Specified Number of<br>Transfers Have Not Ended | When the DISEL Bit Is 1, or when the Specified Number of Transfers Have Ended | |----------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------| | Software activation | The SWDTE bit is cleared to 0 | The SWDTE bit remains set to 1 | | | | An interrupt is issued to the CPU | | Interrupt activation | The corresponding DTCER bit remains set to 1 | The corresponding DTCER bit is cleared to 0 | | | The activation source flag is cleared to 0 | The activation source flag remains set to 1 | | | | A request is issued to the CPU for the activation source interrupt | Figure 8.3 shows a block diagram of activation source control. For details see section 5, Interrupt Controller Figure 8.3 Block Diagram of DTC Activation Source Control When an interrupt has been designated a DTC activation source, existing CPU mask level and interrupt controller priorities have no effect. If there is more than one activation source at the same time, the DTC operates in accordance with the default priorities. #### 8.3.3 **DTC Vector Table** Figure 8.4 shows the correspondence between DTC vector addresses and register information. Table 8.4 shows the correspondence between activation, vector addresses, and DTCER bits. When the DTC is activated by software, the vector address is obtained from: H'0400 + (DTVECR[6:0] << 1) (where << 1 indicates a 1-bit left shift). For example, if DTVECR is H'10, the vector address is H'0420 The DTC reads the start address of the register information from the vector address set for each activation source, and then reads the register information from that start address. The register information can be placed at predetermined addresses in the on-chip RAM. The start address of the register information should be an integral multiple of four. The configuration of the vector address is the same in both normal and advanced modes, a 2-byte unit being used in both cases. These two bytes specify the lower bits of the address in the on-chip RAM. RENESAS Table 8.4 Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs | Interrupt Source | Origin of<br>Interrupt<br>Source | Vector<br>Number | Vector<br>Address | DTCE* | Priority | |-------------------------------------------|----------------------------------|------------------|---------------------------------|--------|----------| | Write to DTVECR | Software | DTVECR | H'0400+<br>(DTVECR<br>[6:0]<<1) | _ | High | | IRQ0 | External | 16 | H'0420 | DTCEA7 | _ | | IRQ1 | pin | 17 | H'0422 | DTCEA6 | _ | | IRQ2 | | 18 | H'0424 | DTCEA5 | _ | | IRQ3 | | 19 | H'0426 | DTCEA4 | _ | | IRQ4 | | 20 | H'0428 | DTCEA3 | _ | | IRQ5 | | 21 | H'042A | DTCEA2 | _ | | IRQ6 | | 22 | H'042C | DTCEA1 | _ | | IRQ7 | | 23 | H'042E | DTCEA0 | _ | | ADI (A/D conversion end) | A/D | 28 | H'0438 | DTCEB6 | _ | | TGI0A (GR0A compare match/ input capture) | TPU<br>channel 0 | 32 | H'0440 | DTCEB5 | | | TGI0B (GR0B compare match/ input capture) | | 33 | H'0442 | DTCEB4 | _ | | TGI0C (GR0C compare match/input capture) | | 34 | H'0444 | DTCEB3 | | | TGI0D (GR0D compare match/input capture) | | 35 | H'0446 | DTCEB2 | | | TGI1A (GR1A compare match/input capture) | TPU<br>channel 1 | 40 | H'0450 | DTCEB1 | | | TGI1B (GR1B compare match/ input capture) | | 41 | H'0452 | DTCEB0 | _ | | TGI2A (GR2A compare match/ input capture) | TPU<br>channel 2 | 44 | H'0458 | DTCEC7 | | | TGI2B (GR2B compare match/ input capture) | | 45 | H'045A | DTCEC6 | Low | | Interrupt Source | Origin of<br>Interrupt<br>Source | Vector<br>Number | Vector<br>Address | DTCE* | Priority | |-------------------------------------------|----------------------------------|------------------|-------------------|--------|----------| | TGI3A (GR3A compare match/ input capture) | TPU<br>channel 3 | 48 | H'0460 | DTCEC5 | High | | TGI3B (GR3B compare match/ input capture) | _ | 49 | H'0462 | DTCEC4 | _ | | TGI3C (GR3C compare match/input capture) | _ | 50 | H'0464 | DTCEC3 | _ | | TGI3D (GR3D compare match/input capture) | _ | 51 | H'0466 | DTCEC2 | _ | | TGI4A (GR4A compare match/ input capture) | TPU<br>channel 4 | 56 | H'0470 | DTCEC1 | _ | | TGI4B (GR4B compare match/ input capture) | _ | 57 | H'0472 | DTCEC0 | _ | | TGI5A (GR5A compare match/input capture) | TPU<br>channel 5 | 60 | H'0478 | DTCED5 | _ | | TGI5B (GR5B compare match/input capture) | _ | 61 | H'047A | DTCED4 | _ | | DMTEND0A (DMAC transfer end 0) | DMAC | 72 | H'0490 | DTCEE7 | _ | | DMTEND0B (DMAC transfer end 1) | <del>-</del> | 73 | H'0492 | DTCEE6 | _ | | DMTEND1A (DMAC transfer end 2) | _ | 74 | H'0494 | DTCEE5 | _ | | DMTEND1B (DMAC transfer end 3) | _ | 75 | H'0496 | DTCEE4 | _ | | RXI0 (reception complete 0) | SCI | 81 | H'04A2 | DTCEE3 | _ | | TXI0 (transmit data empty 0) | channel 0 | 82 | H'04A4 | DTCEE2 | _ | | RXI1 (reception complete 1) | SCI | 85 | H'04AA | DTCEE1 | _ | | TXI1 (transmit data empty 1) | channel 1 | 86 | H'04AC | DTCEE0 | Low | Note: \* DTCE bits with no corresponding interrupt are reserved, and should be written with 0. Figure 8.4 Correspondence between DTC Vector Address and Register Information ## 8.3.4 Location of Register Information in Address Space Figure 8.5 shows how the register information should be located in the address space. Locate the MRA, SAR, MRB, DAR, CRA, and CRB registers, in that order, from the start address of the register information (contents of the vector address). In the case of chain transfer, register information should be located in consecutive areas. Locate the register information in the on-chip RAM (addresses: H'FFF800 to H'FFFBFF). Figure 8.5 Location of Register Information in Address Space ### 8.3.5 Normal Mode In normal mode, one operation transfers one byte or one word of data. From 1 to 65,536 transfers can be specified. Once the specified number of transfers have ended, a CPU interrupt can be requested. Table 8.5 lists the register information in normal mode and figure 8.6 shows memory mapping in normal mode. Table 8.5 Register Information in Normal Mode | Name | Abbreviation | Function | |----------------------------------|--------------|--------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register A | CRA | Designates transfer count | | DTC transfer count register B | CRB | Not used | Figure 8.6 Memory Mapping in Normal Mode ### 8.3.6 Repeat Mode In repeat mode, one operation transfers one byte or one word of data. From 1 to 256 transfers can be specified. Once the specified number of transfers have ended, the initial state of the transfer counter and the address register specified as the repeat area is restored, and transfer is repeated. In repeat mode the transfer counter value does not reach H'00, and therefore CPU interrupts cannot be requested when DISEL = 0. Table 8.6 lists the register information in repeat mode and figure 8.7 shows memory mapping in repeat mode. **Table 8.6** Register Information in Repeat Mode | Name | Abbreviation | Function | |----------------------------------|--------------|-----------------------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register AH | CRAH | Holds number of transfers | | DTC transfer count register AL | CRAL | Designates transfer count (8 bits $\times$ 2) | | DTC transfer count register B | CRB | Not used | Figure 8.7 Memory Mapping in Repeat Mode #### 8.3.7 Block Transfer Mode In block transfer mode, one operation transfers one block of data. The block size is 1 to 256. When the transfer of one block ends, the initial state of the block size counter and the address register specified as the block area is restored. The other address register is then incremented, decremented, or left fixed. From 1 to 65,536 transfers can be specified. Once the specified number of transfers have ended, a CPU interrupt is requested. Table 8.7 lists the register information in block transfer mode and figure 8.8 shows memory mapping in block transfer mode. **Table 8.7** Register Information in Block Transfer Mode | Name | Abbreviation | Function | |----------------------------------|--------------|------------------------------------| | DTC source address register | SAR | Designates transfer source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register AH | CRAH | Holds block size | | DTC transfer count register AL | CRAL | Designates block size count | | DTC transfer count register B | CRB | Transfer count | Figure 8.8 Memory Mapping in Block Transfer Mode #### 8.3.8 Chain Transfer Setting the CHNE bit to 1 enables a number of data transfers to be performed consectutively in response to a single transfer request. SAR, DAR, CRA, CRB, MRA, and MRB, which define data transfers, can be set independently. Figure 8.9 shows the memory map for chain transfer. Figure 8.9 Chain Transfer Memory Map In the case of transfer with CHNE set to 1, an interrupt request to the CPU is not generated at the end of the specified number of transfers or by setting of the DISEL bit to 1, and the interrupt source flag for the activation source is not affected. # 8.3.9 Operation Timing Figures 8.10 to 8.12 show an example of DTC operation timing. Figure 8.10 DTC Operation Timing (Example in Normal Mode or Repeat Mode) Figure 8.11 DTC Operation Timing (Example of Block Transfer Mode, with Block Size of 2) Figure 8.12 DTC Operation Timing (Example of Chain Transfer) ### 8.3.10 Number of DTC Execution States Table 8.8 lists execution statuses for a single DTC data transfer, and table 8.9 shows the number of states required for each execution status. **Table 8.8 DTC Execution Statuses** | Mode | Vector Read<br>I | Register Information<br>Read/Write<br>J | Data Read<br>K | Data Write<br>L | Internal<br>Operations<br>M | |----------------|------------------|-----------------------------------------|----------------|-----------------|-----------------------------| | Normal | 1 | 6 | 1 | 1 | 3 | | Repeat | 1 | 6 | 1 | 1 | 3 | | Block transfer | 1 | 6 | N | N | 3 | Note: N: Block size (initial setting of CRAH and CRAL) Table 8.9 Number of States Required for Each Execution Status | Obje | On-<br>Chip<br>RAM | On-<br>Chip<br>ROM | | nip I/O<br>sters | External Devices | | | es | | | | |------------|---------------------------------|---------------------|----|------------------|------------------|----|---|---------|---|-----|--| | Bus width | | | 32 | 16 | 8 | 16 | : | 8 16 | | | | | Access sta | tes | | 1 | 1 | 2 | 2 | 2 | 2 3 2 3 | | | | | Execution | Vector read | Sı | _ | 1 | _ | _ | 4 | 4 6+2m | | 3+m | | | status | Register information read/write | n<br>S <sub>J</sub> | 1 | _ | _ | _ | _ | _ | _ | _ | | | | Byte data read | S <sub>K</sub> | 1 | 1 | 2 | 2 | 2 | 3+m | 2 | 3+m | | | | Word data read | Sĸ | 1 | 1 | 4 | 2 | 4 | 6+2m | 2 | 3+m | | | | Byte data write | S <sub>L</sub> | 1 | 1 | 2 | 2 | 2 | 3+m | 2 | 3+m | | | | Word data write | S <sub>L</sub> | 1 | 1 | 4 | 2 | 4 | 6+2m | 2 | 3+m | | | | Internal operation | S <sub>M</sub> | | | | 1 | 1 | | | | | The number of execution states is calculated from the formula below. Note that $\Sigma$ means the sum of all transfers activated by one activation event (the number in which the CHNE bit is set to 1, plus 1). Number of execution states = $$I \cdot S_I + \Sigma (J \cdot S_J + K \cdot S_K + L \cdot S_L) + M \cdot S_M$$ For example, when the DTC vector address table is located in on-chip ROM, normal mode is set, and data is transferred from the on-chip ROM to an internal I/O register, the time required for the DTC operation is 13 states. The time from activation to the end of the data write is 10 states. ### 8.3.11 Procedures for Using DTC ### **Activation by Interrupt** The procedure for using the DTC with interrupt activation is as follows: - [1] Set the MRA, MRB, SAR, DAR, CRA, and CRB register information in the on-chip RAM. - [2] Set the start address of the register information in the DTC vector address. - [3] Set the corresponding bit in DTCER to 1. - [4] Set the enable bits for the interrupt sources to be used as the activation sources to 1. The DTC is activated when an interrupt used as an activation source is generated. - [5] After the end of one data transfer, or after the specified number of data transfers have ended, the DTCE bit is cleared to 0 and a CPU interrupt is requested. If the DTC is to continue transferring data, set the DTCE bit to 1. # **Activation by Software** The procedure for using the DTC with software activation is as follows: - [1] Set the MRA, MRB, SAR, DAR, CRA, and CRB register information in the on-chip RAM. - [2] Set the start address of the register information in the DTC vector address. - [3] Check that the SWDTE bit is 0. - [4] Write 1 to SWDTE bit and the vector number to DTVECR. - [5] Check the vector number written to DTVECR. - [6] After the end of one data transfer, if the DISEL bit is 0 and a CPU interrupt is not requested, the SWDTE bit is cleared to 0. If the DTC is to continue transferring data, set the SWDTE bit to 1. When the DISEL bit is 1, or after the specified number of data transfers have ended, the SWDTE bit is held at 1 and a CPU interrupt is requested. ### 8.3.12 Examples of Use of the DTC ### (1) Normal Mode An example is shown in which the DTC is used to receive 128 bytes of data via the SCI. - [1] Set MRA to fixed source address (SM1 = SM0 = 0), incrementing destination address (DM1 = 1, DM0 = 0), normal mode (MD1 = MD0 = 0), and byte size (Sz = 0). The DTS bit can have any value. Set MRB for one data transfer by one interrupt (CHNE = 0, DISEL = 0). Set the SCI RDR address in SAR, the start address of the RAM area where the data will be received in DAR, and 128 (H'0080) in CRA. CRB can be set to any value. - [2] Set the start address of the register information at the DTC vector address. - [3] Set the corresponding bit in DTCER to 1. - [4] Set the SCI to the appropriate receive mode. Set the RIE bit in SCR to 1 to enable the reception complete (RXI) interrupt. Since the generation of a receive error during the SCI reception operation will disable subsequent reception, the CPU should be enabled to accept receive error interrupts. - [5] Each time reception of one byte of data ends on the SCI, the RDRF flag in SSR is set to 1, an RXI interrupt is generated, and the DTC is activated. The receive data is transferred from RDR to RAM by the DTC. DAR is incremented and CRA is decremented. The RDRF flag is automatically cleared to 0. - [6] When CRA becomes 0 after the 128 data transfers have ended, the RDRF flag is held at 1, the DTCE bit is cleared to 0, and an RXI interrupt request is sent to the CPU. The interrupt handling routine should perform wrap-up processing. # (2) Chain Transfer An example of DTC chain transfer is shown in which pulse output is performed using the PPG. Chain transfer can be used to perform pulse output data transfer and PPG output trigger cycle updating. Repeat mode transfer to the PPG's NDR is performed in the first half of the chain transfer, and normal mode transfer to the TPU's TGR in the second half. This is because clearing of the activation source and interrupt generation at the end of the specified number of transfers are restricted to the second half of the chain transfer (transfer when CHNE = 0). [1] Perform settings for transfer to the PPG's NDR. Set MRA to source address incrementing (SM1 = 1, SM0 = 0), fixed destination address (DM1 = DM0 = 0), repeat mode (MD1 = 0, MD0 = 1), and word size (Sz = 1). Set the source side as a repeat area (DTS = 1). Set MRB to - chain mode (CHNE = 1, DISEL = 0). Set the data table start address in SAR, the NDRH address in DAR, and the data table size in CRAH and CRAL. CRB can be set to any value. - [2] Perform settings for transfer to the TPU's TGR. Set MRA to source address incrementing (SM1 = 1, SM0 = 0), fixed destination address (DM1 = DM0 = 0), normal mode (MD1 = MD0 = 0), and word size (Sz = 1). Set the data table start address in SAR, the TGRA address in DAR, and the data table size in CRA. CRB can be set to any value. - [3] Locate the TPU transfer register information consecutively after the NDR transfer register information. - [4] Set the start address of the NDR transfer register information to the DTC vector address. - [5] Set the bit corresponding to TGIA in DTCER to 1. - [6] Set TGRA as an output compare register (output disabled) with TIOR, and enable the TGIA interrupt with TIER. - [7] Set the initial output value in PODR, and the next output value in NDR. Set bits in DDR and NDER for which output is to be performed to 1. Using PCR, select the TPU compare match to be used as the output trigger. - [8] Set the CST bit in TSTR to 1, and start the TCNT count operation. - [9] Each time a TGRA compare match occurs, the next output value is transferred to NDR and the set value of the next output trigger period is transferred to TGRA. The activation source TGFA flag is cleared. - [10] When the specified number of transfers are completed (the TPU transfer CRA value is 0), the TGFA flag is held at 1, the DTCE bit is cleared to 0, and a TGIA interrupt request is sent to the CPU. Termination processing should be performed in the interrupt handling routine. ### (3) Software Activation An example is shown in which the DTC is used to transfer a block of 128 bytes of data by means of software activation. The transfer source address is H'1000 and the destination address is H'2000. The vector number is H'60, so the vector address is H'04C0. [1] Set MRA to incrementing source address (SM1 = 1, SM0 = 0), incrementing destination address (DM1 = 1, DM0 = 0), block transfer mode (MD1 = 1, MD0 = 0), and byte size (Sz = 0). The DTS bit can have any value. Set MRB for one block transfer by one interrupt (CHNE = 0). Set the transfer source address (H'1000) in SAR, the destination address (H'2000) in DAR, and 128 (H'8080) in CRA. Set 1 (H'0001) in CRB. - [2] Set the start address of the register information at the DTC vector address (H'04C0). - [3] Check that the SWDTE bit in DTVECR is 0. Check that there is currently no transfer activated by software. - [4] Write 1 to the SWDTE bit and the vector number (H'60) to DTVECR. The write data is H'E0. - [5] Read DTVECR again and check that it is set to the vector number (H'60). If it is not, this indicates that the write failed. This is presumably because an interrupt occurred between steps 3 and 4 and led to a different software activation. To activate this transfer, go back to step 3. - [6] If the write was successful, the DTC is activated and a block of 128 bytes of data is transferred. - [7] After the transfer, an SWDTEND interrupt occurs. The interrupt handling routine should clear the SWDTE bit to 0 and perform other wrap-up processing. # 8.4 Interrupts An interrupt request is issued to the CPU when the DTC finishes the specified number of data transfers, or a data transfer for which the DISEL bit was set to 1. In the case of interrupt activation, the interrupt set as the activation source is generated. These interrupts to the CPU are subject to CPU mask level and interrupt controller priority level control. In the case of activation by software, a software activated data transfer end interrupt (SWDTEND) is generated. When the DISEL bit is 1 and one data transfer has ended, or the specified number of transfers have ended, after data transfer ends, the SWDTE bit is held at 1 and an SWDTEND interrupt is generated. The interrupt handling routine should clear the SWDTE bit to 0. When the DTC is activated by software, an SWDTEND interrupt is not generated during a data transfer wait or during data transfer even if the SWDTE bit is set to 1. # 8.5 Usage Notes ### **Module Stop** When the MSTP14 bit in MSTPCR is set to 1, the DTC clock stops, and the DTC enters the module stop state. However, 1 cannot be written in the MSTP14 bit while the DTC is operating. # **On-Chip RAM** The MRA, MRB, SAR, DAR, CRA, and CRB registers are all located in on-chip RAM. When the DTC is used, the RAME bit in SYSCR must not be cleared to 0. # **DMAC Transfer End Interrupt** When DTC transfer is activated by a DMAC transfer end interrupt, regardless of the transfer counter and DISEL bit, the DMAC's DTE bit is not subject to DTC control, and the write data has priority. Consequently, an interrupt request may not be sent to the CPU when the DTC transfer counter reaches 0. ### **DTCE Bit Setting** For DTCE bit setting, use bit manipulation instructions such as BSET and BCLR. If all interrupts are masked, multiple activation sources can be set at one time by writing data after executing a dummy read on the relevant register. # Section 9 I/O Ports ### 9.1 Overview The H8S/2350 Group has 12 I/O ports (ports 1 to 3, 5, 6, and A to G), and one input-only port (port 4). Table 9.1 summarizes the port functions. The pins of each port also have other functions. Each port includes a data direction register (DDR) that controls input/output (not provided for the input-only port), a data register (DR) that stores output data, and a port register (PORT) used to read the pin states. Ports A to E in the H8S/2351 have a built-in pull-up MOS function, and in addition to DR and DDR, have a MOS input pull-up control register (PCR) to control the on/off state of MOS input pull-up. Port 3, and port A in the H8S/2351, have an open-drain control register (ODR) that controls the on/off state of the output buffer PMOS. Ports A to E can drive a single TTL load and 90 pF capacitive load, and ports 1 to 3, 5, 6, F, and G can drive a single TTL load and 30 pF capacitive load. All the I/O ports can drive a Darlington transistor when in output mode. Ports 1, A, B, and C can drive an LED (10 mA sink current). Port 2, and pins $6_4$ to $6_7$ and $A_4$ to $A_7$ , are Schmitt-triggered inputs. For block diagrams of the ports see appendix C, I/O Port Block Diagrams. **Table 9.1 Port Functions** | Port | Description | Pins | Mode 1 | Mode 2*1 | Mode 3*1 | Mode 4 | Mode 5 | Mode 6*1 | Mode 7*1 | |--------|--------------------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------|--------|--------|----------|----------| | Port 1 | 8-bit I/O port | P1 <sub>7</sub> /PO15/<br>TIOCB2/<br>TCLKD | 8-bit I/O port also functioning as DMA controller output pins (DACKO and DACK1), TPU I/O pins (TCLKA, TCLKB, TCLKC, TCLKD, TIOCA0, TIOCB0, TIOCC0, TIOCD0, TIOCA1, TIOCB1, TIOCA2, TIOCB2) and PPG | | | | | | | | | | P1 <sub>6</sub> /PO14/<br>TIOCA2 | output pin | | | | | | | | | | P1₅/PO13/<br>TIOCB1/<br>TCLKC | | | | | | | | | | | P1₄/PO12/<br>TIOCA1 | | | | | | | | | | | P1 <sub>3</sub> /PO11/<br>TIOCD0/<br>TCLKB | | | | | | | | | | | P1 <sub>2</sub> /PO10/<br>TIOCC0/<br>TCLKA | | | | | | | | | | | P1 <sub>1</sub> /PO9/<br>TIOCB0/<br>DACK1 | | | | | | | | | | | P1 <sub>0</sub> /PO8/<br>TIOCA0/<br>DACK0 | | | | | | | | | Port 2 | 8-bit I/O port | P2 <sub>7</sub> /PO7/<br>TIOCB5 | TIOCD3, | ort also fund<br>TIOCA4, TIO | | | | | | | | <ul> <li>Schmitt-<br/>triggered</li> </ul> | P2 <sub>6</sub> /PO6/<br>TIOCA5 | to PO0) | | | | | | | | | input | P2 <sub>5</sub> /PO5/<br>TIOCB4 | | | | | | | | | | | P2₄/PO4/<br>TIOCA4 | | | | | | | | | | | P2 <sub>3</sub> /PO3/<br>TIOCD3 | | | | | | | | | | | P2 <sub>2</sub> /PO2/<br>TIOCC3 | | | | | | | | | | | P2 <sub>1</sub> /PO1/<br>TIOCB3 | | | | | | | | | | | P2 <sub>0</sub> /PO0/<br>TIOCA3 | | | | | | | | | Port | Description | Pins | Mode 1 | Mode 2*1 | Mode 3*1 | Mode 4 | Mode 5 | Mode 6*1 | Mode 7*1 | | |--------|--------------------------------------------|--------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------|-------------|------------|--------------|-------------|----------------------|--| | Port 3 | • 6-bit I/O | P3₅/SCK1 | | | | | nels 0 and | 1) I/O pins | (TxD0, | | | | port | P3 <sub>4</sub> /SCK0 | RxD0, SC | K0, TxD1, F | RxD1, SCK | 1) | | | | | | | <ul> <li>Open-drain<br/>output</li> </ul> | P3 <sub>3</sub> /RxD1 | | | | | | | | | | | capability | P3 <sub>2</sub> /RxD0 | | | | | | | | | | | | P3₁/TxD1 | | | | | | | | | | | | P3 <sub>0</sub> /TxD0 | | | | | | | | | | Port 4 | 8-bit input<br>port | P4 <sub>7</sub> /AN7/<br>DA1 | | t input port also functioning as A/D converter analog inputs (AN7 to 0) and D/A converter analog outputs (DA1 and DA0) | | | | | | | | | | P4 <sub>6</sub> /AN6/<br>DA0 | | | | | | | | | | | | P4 <sub>5</sub> /AN5 | | | | | | | | | | | | P4 <sub>4</sub> /AN4 | | | | | | | | | | | | P4 <sub>3</sub> /AN3 | | | | | | | | | | | | P4 <sub>2</sub> /AN2 | | | | | | | | | | | | P4 <sub>1</sub> /AN1 | | | | | | | | | | | | P4 <sub>0</sub> /AN0 | | | | | | | | | | Port 5 | • 4-bit I/O | P5₃/ADTRG | 4-bit I/O p | ort also fun | ctioning as | A/D convei | ter input p | in (ADTRG | ) | | | | port | P5 <sub>2</sub> | | | | | | | | | | | | P5 <sub>1</sub> | | | | | | | | | | | | P5 <sub>0</sub> | | | | | | | | | | Port 6 | 8-bit I/O<br>port | P6 <sub>7</sub> /IRQ3/<br>CS7 | DMA cont | roller I/O pi | ns | DMA contr | oller I/O pi | | port also | | | | <ul> <li>Schmitt-<br/>triggered</li> </ul> | P6 <sub>6</sub> /IRQ2/<br>CS6 | TEND1) a | | | | us control | output pins | | | | | input | P6 <sub>5</sub> /IRQ1 | (ĪRQ0 to Ī | HQ3) | | (CS4 to CS | | | interrupt input pins | | | | (P6 <sub>4</sub> to P6 <sub>7</sub> ) | P6 <sub>4</sub> /IRQ0 | | | | | ` | , | (ĪRQ0 to | | | | , | P6 <sub>3</sub> /TEND1 | | | | | | | IRQ3) | | | | | P6 <sub>2</sub> /DREQ1 | | | | | | | | | | | | P6 <sub>1</sub> /TEND0/<br>CS5 | | | | | | | | | | | | P6 <sub>0</sub> /DREQ0/<br>CS4 | | | | | | | | | | Port | Description | Pins | Mode 1 | Mode 2*1 | Mode 3*1 | Mode 4 | Mode 5 | Mode 6*1 | Mode 7*1 | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | Port A | 8-bit I/O port Built-in MOS input pull-up*1 Open-drain output capability*1 Schmitt-triggered input (PA <sub>4</sub> to PA <sub>7</sub> ) | PA <sub>7</sub> /A <sub>23</sub> /IRQ7 PA <sub>6</sub> /A <sub>22</sub> /IRQ6 PA <sub>5</sub> /A <sub>21</sub> /IRQ5 PA <sub>4</sub> /A <sub>20</sub> /IRQ4 | | ion as I/O p<br>put pins (IF | | When DDF<br>reset): dua<br>as input po<br>interrupt in<br>(IRQ7 to IF<br>When DDF<br>address ou<br>Address ou | I function orts and put pins RQ5) R = 1: | When DDR = 0 (after reset): dual function as input ports and interrupt input pins (IRQ7 to IRQ4) When DDR = 1: address output | Dual function as I/O ports and interrupt input pins (IRQ7 to IRQ4) | | | | PA <sub>3</sub> /A <sub>19</sub> to<br>PA <sub>0</sub> /A <sub>16</sub> | I/O ports | | | Address or | utput | When DDR = 0 (after reset): input ports When DDR = 1: address output | I/O ports | | Port B | 8-bit I/O port*1 Built-in MOS input pull-up*1 | PB <sub>7</sub> /A <sub>15</sub> to<br>PB <sub>0</sub> /A <sub>8</sub> | Address<br>output | When DDR = 0 (after reset): input port When DDR = 1: address output | I/O port | Address of | utput | When DDR = 0 (after reset): input port When DDR = 1: address output | I/O port | | Port C | 8-bit I/O port*1 Built-in MOS input pull-up*1 | PC <sub>7</sub> /A <sub>7</sub> to<br>PC <sub>0</sub> /A <sub>0</sub> | Address<br>output | When DDR = 0 (after reset): input port When DDR = 1: address output | I/O port | Address of | utput | When DDR = 0 (after reset): input port When DDR = 1: address output | I/O port | | Port | Description | Pins | Mode 1 | Mode 2*1 | Mode 3*1 | Mode 4 | Mode 5 | Mode 6*1 | Mode 7*1 | |--------|----------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------| | Port D | 8-bit I/O port*1 Built-in MOS input pull-up*1 | PD <sub>7</sub> /D <sub>15</sub> to<br>PD <sub>0</sub> /D <sub>8</sub> | Data bus in output | nput/ | I/O port | Data bus i | Data bus input/output | | | | Port E | 8-bit I/O port Built-in MOS input pull-up*1 | PE <sub>7</sub> /D <sub>7</sub> to<br>PE <sub>0</sub> /D <sub>0</sub> | In 8-bit bus<br>I/O port<br>In 16-bit budata bus ir | | I/O port | In 8-bit bus<br>In 16-bit bus<br>input/outpu | us mode: d | • | I/O port | | Port F | • 8-bit I/O<br>port | PF <sub>7</sub> /φ | When DDF<br>input port<br>When DDF<br>reset):<br>φ output | | When DDR = 0 (after reset): input port When DDR = 1: $\phi$ output | When DDF<br>When DDF<br>φ output | • | • | When DDR = 0 (after reset): input port When DDR = 1: φ output | | | | PF <sub>6</sub> /AS<br>PF <sub>5</sub> /RD<br>PF <sub>4</sub> /HWR<br>PF <sub>3</sub> /LWR | AS, RD, H<br>output | WR, LWR | I/O port | AS, RD, H | WR, LWR | output | I/O port | | | | PF₂/LCAS/<br>WAIT/<br>BREQO<br>PF₁/BACK<br>PF₀/BREQ | When WA and BREQ (after rese When WA and BREQ BREQO in When BRL (after rese When BRL) | IOE = 0<br>t): I/O port<br>ITE = 1<br>IOE = 0:<br>t<br>ITE = 0<br>IOE = 1:<br>put | I/O port | BREQOE port When WA BREQOE When WA BREQOE When RM' B'001 to B LCASS = 0 When BRI I/O port When BRI | ITE = 1: ar<br>= 0: WAIT<br>ITE = 0 and<br>= 1: BREQ<br>TS2 to RM<br>1011, CW2<br>D: LCAS ou<br>E = 0 (after | eset): I/O and input d iO output TS0 = = 0, and utput er reset): | I/O port | | | | | When BRL<br>BREQ inpo<br>output | | | When BRI<br>BACK outp | | EQ input, | | # Section 9 I/O Ports | Port | Description | Pins | Mode 1 | Mode 2*1 | Mode 3*1 | Mode 4 | Mode 5 | Mode 6*1 | Mode 7*1 | |--------|------------------|----------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------|--------------------------------|----------|----------| | Port G | • 5-bit I/O port | PG <sub>4</sub> /CS0 | input port When DD | When DDR= $0^{*2}$ : input port when DDR = $0^{*2}$ : input port When DDR = $1^{*3}$ : $\overline{CSO}$ output $\overline{CSO}$ output | | | | • | I/O port | | | | PG <sub>3</sub> /CS1<br>PG <sub>2</sub> /CS2<br>PG <sub>1</sub> /CS3<br>PG <sub>0</sub> /CAS | I/O port | | | When DDF input port When DDF CS3 outpu DRAM spa Otherwise | R = 1: CS1,<br>t<br>ce set: CA | CS2, | | Notes: 1. Only applies to the H8S/2351. - 2. After a reset in mode 2 or 6 - 3. After a reset in mode 1, 4 or 5 # 9.2 Port 1 #### 9.2.1 Overview Port 1 is an 8-bit I/O port. Port 1 pins also function as PPG output pins (PO15 to PO8), TPU I/O pins (TCLKA, TCLKB, TCLKC, TCLKD, TIOCA0, TIOCB0, TIOCC0, TIOCD0, TIOCA1, TIOCB1, TIOCA2, and TIOCB2), and DMAC output pins (DACK0 and DACK1). Port 1 pin functions are the same in all operating modes. Figure 9.1 shows the port 1 pin configuration. Figure 9.1 Port 1 Pin Functions # 9.2.2 Register Configuration Table 9.2 shows the port 1 register configuration. **Table 9.2 Port 1 Registers** | Name | Abbreviation | R/W | Initial Value | Address* | |--------------------------------|--------------|-----|---------------|----------| | Port 1 data direction register | P1DDR | W | H'00 | H'FEB0 | | Port 1 data register | P1DR | R/W | H'00 | H'FF60 | | Port 1 register | PORT1 | R | Undefined | H'FF50 | Note: \* Lower 16 bits of the address. ## Port 1 Data Direction Register (P1DDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | P17DDR | P16DDR | P15DDR | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | P1DDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port 1. P1DDR cannot be read; if it is, an undefined value will be read. Setting a P1DDR bit to 1 makes the corresponding port 1 pin an output pin, while clearing the bit to 0 makes the pin an input pin. P1DDR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. As the PPG, TPU, and DMAC are initialized by a manual reset, the pin states are determined by the P1DDR and P1DR specifications. ## Port 1 Data Register (P1DR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | P17DR | P16DR | P15DR | P14DR | P13DR | P12DR | P11DR | P10DR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W P1DR is an 8-bit readable/writable register that stores output data for the port 1 pins (P1<sub>7</sub> to P1<sub>0</sub>). P1DR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. ## Port 1 Register (PORT1) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | | Initial value | : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins P1<sub>7</sub> to P1<sub>0</sub>. PORT1 is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port 1 pins (P1<sub>7</sub> to P1<sub>0</sub>) must always be performed on P1DR. If a port 1 read is performed while P1DDR bits are set to 1, the P1DR values are read. If a port 1 read is performed while P1DDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORT1 contents are determined by the pin states, as P1DDR and P1DR are initialized. PORT1 retains its prior state after a manual reset, and in software standby mode. #### 9.2.3 Pin Functions Port 1 pins also function as PPG output pins (PO15 to PO8), TPU I/O pins (TCLKA, TCLKB, TCLKC, TCLKD, TIOCA0, TIOCB0, TIOCC0, TIOCD0, TIOCA1, TIOCB1, TIOCA2, and TIOCB2), and DMAC output pins (DACK0 and DACK1). Port 1 pin functions are shown in table 9.3. **Table 9.3 Port 1 Pin Functions** #### Pin Selection Method and Pin Functions P1<sub>7</sub>/PO15/TIOCB2/ The pin function is switched as shown below according to the combination of TCLKD the TPU channel 2 setting by bits MD3 to MD0 in TMDR2, bits IOB3 to IOB0 in TIOR2, bits CCLR1 and CCLR0 in TCR2, bits TPSC2 to TPSC0 in TCR0 and TCR5, bit NDER15 in NDERH, and bit P17DDR. | , | • | | | | | | | |--------------|-----------------|-----------------------|-----------------|--------|--|--|--| | TPU Channel | | | | | | | | | 2 Setting | Table Below (1) | Та | ble Below | (2) | | | | | P17DDR | _ | 0 | 1 | 1 | | | | | NDER15 | _ | _ | 0 | 1 | | | | | Pin function | TIOCB2 output | P1 <sub>7</sub> | P1 <sub>7</sub> | PO15 | | | | | | | input | output | output | | | | | | | TI | OCB2 inpu | ıt*1 | | | | | | TCLKD | ) input <sup>*2</sup> | | | | | | Notes: 1. TIOCB2 input when MD3 to MD0 = B'0000, B'01xx, and IOB3 = 1. TCLKD input when the setting for either TCR0 or TCR5 is: TPSC2 to TPSC0 = B'111. TCLKD input when channels 2 and 4 are set to phase counting. TCLKD input when channels 2 and 4 are set to phase counting mode. | TPU Channel<br>2 Setting | (2) | (1) | (2) | (2) | (1) | (2) | |--------------------------|---------|-----------|--------|--------|-----------|-----------| | | ` ' | . , | . , | (2) | . , | (2) | | MD3 to MD0 | B'0000, | , B'01xx | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000 | B'0001 to | _ | B'xx00 | Other tha | an B'xx00 | | | B'0100 | B'0011 | | | | | | | B'1xxx | B'0101 to | | | | | | | | B'0111 | | | | | | CCLR1, | _ | _ | _ | | Other | B'10 | | CCLR0 | | | | | than B'10 | | | Output | _ | Output | _ | _ | PWM | | | function | | compare | | | mode 2 | | | | | output | | | output | | #### **Selection Method and Pin Functions** P1<sub>6</sub>/PO14/TIOCA2 The pin function is switched as shown below according to the combination of the TPU channel 2 setting by bits MD3 to MD0 in TMDR2, bits IOA3 to IOA0 in TIOR2, bits CCLR1 and CCLR0 in TCR2, bit NDER14 in NDERH, and bit P16DDR. | TPU Channel 2 Setting | Table Below (1) | Та | ble Below | (2) | | |-----------------------|-----------------|--------------------------|---------------------------|----------------|--| | P16DDR | _ | 0 | 1 | 1 | | | NDER14 | _ | _ | 0 | 1 | | | Pin function | TIOCA2 output | P1 <sub>6</sub><br>input | P1 <sub>6</sub><br>output | PO14<br>output | | | | | TIOCA2 input*1 | | | | 1. TIOCA2 input when MD3 to MD0 = B'0000, B'01xx, and IOA3 = 1. Note: | TPU Channel<br>2 Setting | (2) | (1) | (2) | (1) | (1) | (2) | | |--------------------------|----------------------------|--------------------------------------------|--------|---------------------------|-------------------------|------|--| | MD3 to MD0 | B'0000 | B'01xx | B'001x | B'0011 | B'0 | 011 | | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Oth | er than B'xx00 | | | | CCLR1,<br>CCLR0 | _ | _ | _ | _ | Other than B'01 | B'01 | | | Output<br>function | _ | Output compare output | _ | PWM<br>mode 1<br>output*2 | PWM<br>mode 2<br>output | _ | | Legend: x: Don't care Note: 2. TIOCB2 output is disabled. #### Selection Method and Pin Functions TCLKC P1<sub>5</sub>/PO13/TIOCB1/ The pin function is switched as shown below according to the combination of the TPU channel 1 setting by bits MD3 to MD0 in TMDR1, bits IOB3 to IOB0 in TIOR1, bits CCLR1 and CCLR0 in TCR1, bits TPSC2 to TPSC0 in TCR0, TCR2, TCR4, and TCR5, bit NDER13 in NDERH, and bit P15DDR. | TPU Channel<br>1 Setting | Table Below (1) Table Below (2) | | | | | | |--------------------------|---------------------------------|----------------|---------------|----------------|--|--| | P15DDR | _ | 0 | 1 | 1 | | | | NDER13 | _ | _ | 0 | 1 | | | | Pin function | TIOCB1 output | P1₅<br>input | P1₅<br>output | PO13<br>output | | | | | | TIOCB1 input*1 | | | | | | | TCLKC input*2 | | | | | | - Notes: 1. TIOCB1 input when MD3 to MD0 = B'0000, B'01xx and IOB3 to IOB0 = B'10xx. - 2. TCLKC input when the setting for either TCR0 or TCR2 is: TPSC2 to TPSC0 = B'110; or when the setting for either TCR4 or TCR5 is TPSC2 to TPSC0 = B'101. TCLKC input when channels 2 and 4 are set to phase counting mode. | TPU Channel | | | | | | | |--------------|---------|-----------|--------|--------|-----------|-----------| | 1 Setting | (2) | (1) | (2) | (2) | (1) | (2) | | MD3 to MD0 | B'0000, | B'01xx | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000 | B'0001 to | _ | B'xx00 | Other tha | an B'xx00 | | | B'0100 | B'0011 | | | | | | | B'1xxx | B'0101 to | | | | | | | | B'0111 | | | | | | CCLR1, | _ | _ | _ | _ | Other | B'10 | | CCLR0 | | | | | than | | | | | | | | B'10 | | | Output | _ | Output | _ | _ | PWM | _ | | function | | compare | | | mode 2 | | | | | output | | | output | | #### **Selection Method and Pin Functions** P1<sub>4</sub>/PO12/TIOCA1 The pin function is switched as shown below according to the combination of the TPU channel 1 setting by bits MD3 to MD0 in TMDR1, bits IOA3 to IOA0 in TIOR1, bits CCLR1 and CCLR0 in TCR1, bit NDER12 in NDERH, and bit P14DDR. | TPU Channel 1 Setting | Table Below (1) | Table Below (2) | | | | |-----------------------|-----------------|--------------------------|---------------------------|----------------|--| | P14DDR | _ | 0 | 1 | 1 | | | NDER12 | _ | _ | 0 | 1 | | | Pin function | TIOCA1 output | P1 <sub>4</sub><br>input | P1 <sub>4</sub><br>output | PO12<br>output | | | | | TIOCA1 input*1 | | | | Note: 1. TIOCA1 input when MD3 to MD0 = B'0000, B'01xx, IOA3 to IOA0 = B'10xx. | TPU Channel 1 Setting | (2) | (1) | (2) | (1) | (1) | (2) | |-----------------------|----------------------------|--------------------------------------------|--------|---------------------------|-------------------------|-----------| | MD3 to MD0 | B'0000 | , B'01xx | B'001x | B'0010 | B'0 | 011 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other<br>than<br>B'xx00 | Other tha | an B'xx00 | | CCLR1,<br>CCLR0 | _ | _ | _ | | Other than B'01 | B'01 | | Output<br>function | _ | Output compare output | _ | PWM<br>mode 1<br>output*2 | PWM<br>mode 2<br>output | _ | Legend: x: Don't care 2. TIOCB1 output is disabled. Note: #### Selection Method and Pin Functions TCLKB P1<sub>3</sub>/PO11/TIOCD0/ The pin function is switched as shown below according to the combination of the TPU channel 0 setting by bits MD3 to MD0 in TMDR0, bits IOD3 to IOD0 in TIOROL, bits CCLR2 to CCLR0 in TCR0, bits TPSC2 to TPSC0 in TCR0 to TCR2, bit NDER11 in NDERH, and bit P13DDR. | TPU Channel 0 Setting | Table Below (1) | Та | ble Below | (2) | | | |-----------------------|-----------------|--------------------------|---------------------------|----------------|--|--| | P13DDR | _ | 0 | 1 | 1 | | | | NDER11 | _ | _ | 0 | 1 | | | | Pin function | TIOCD0 output | P1 <sub>3</sub><br>input | P1 <sub>3</sub><br>output | PO11<br>output | | | | | | TIOCD0 input*1 | | | | | | | TCLKB input*2 | | | | | | Notes: 1. TIOCD0 input when MD3 to MD0 = B'0000, IOD3 to IOD0 =B'10xx. 2. TCLKB input when the setting for TCR0 to TCR2 is: TPSC2 to TPSC0 = B'101: TCLKB input when channels 1 and 5 are set to phase counting mode. | TPU Channel | (0) | (4) | (0) | (0) | (4) | (0) | |--------------|------------------|---------------------|--------|--------|-----------|-----------| | 0 Setting | (2) | (1) | (2) | (2) | (1) | (2) | | MD3 to MD0 | B'0 | 000 | B'0010 | | B'0011 | | | IOD3 to IOD0 | B'0000<br>B'0100 | B'0001 to<br>B'0011 | _ | B'xx00 | Other tha | an B'xx00 | | | B'1xxx | B'0101 to | | | | | | | | B'0111 | | | | | | CCLR2 to | _ | _ | _ | _ | Other | B'110 | | CCLR0 | | | | | than | | | | | | | | B'110 | | | Output | _ | Output | _ | _ | PWM | _ | | function | | compare | | | mode 2 | | | | | output | | | output | | #### Selection Method and Pin Functions TCLKA P1<sub>2</sub>/PO10/TIOCC0/ The pin function is switched as shown below according to the combination of the TPU channel 0 setting by bits MD3 to MD0 in TMDR0, bits IOC3 to IOC0 in TIOR0L, bits CCLR2 to CCLR0 in TCR0, bits TPSC2 to TPSC0 in TCR0 to TCR5, bit NDER10 in NDERH, and bit P12DDR. | TPU Channel 0 Setting | Table Below (1) | Table Below (2) | | | | | |-----------------------|-----------------|-----------------------|---------------------------|----------------|--|--| | P12DDR | _ | 0 | 1 | 1 | | | | NDER10 | _ | _ | 0 | 1 | | | | Pin function | TIOCC0 output | P1 <sub>2</sub> input | P1 <sub>2</sub><br>output | PO10<br>output | | | | | | TIOCC0 input*1 | | | | | | | TCLKA input*2 | | | | | | - Notes: 1. TIOCC0 input when MD3 to MD0 = B'0000, and IOC3 to IOC0 = B'10xx. - 2. TCLKA input when the setting for TCR0 to TCR5 is: TPSC2 to TPSC0 = B'100: TCLKA input when channels 1 and 5 are set to phase counting mode. | TPU Channel<br>0 Setting | (2) | (1) | (2) | (1) | (1) | (2) | | |--------------------------|----------------------------|--------------------------------------------|--------|---------------------------|-------------------------|-------|--| | MD3 to MD0 | B'0 | 000 | B'001x | B'0010 | B'0011 | | | | IOC3 to IOC0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | | | | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'101 | B'101 | | | Output<br>function | _ | Output compare output | _ | PWM<br>mode 1<br>output*3 | PWM<br>mode 2<br>output | _ | | Legend: x: Don't care Note: 3. TIOCD0 output is disabled. When BFA = 1 or BFB = 1 in TMDR0, output is disabled and setting (2) applies. #### Selection Method and Pin Functions # DACK1 P1<sub>1</sub>/PO9/TIOCB0/ The pin function is switched as shown below according to the combination of the TPU channel 0 setting by bits MD3 to MD0 in TMDR0, bits IOB3 to IOB0 in TIOR0H, bits CCLR2 to CCLR0 in TCR0, bit NDER9 in NDERH, bit SAE1 in DMABCRH, and bit P11DDR. | SAE1 | 0 | | | | 1 | | | |-----------------------|--------------------|---------------------------------------------------------------|---|---|---|--|--| | TPU Channel 0 Setting | Table<br>Below (1) | Table Below (2) | | | | | | | P11DDR | _ | 0 1 1 - | | | | | | | NDER9 | _ | _ | 0 | 1 | _ | | | | Pin function | TIOCB0<br>output | P1 <sub>1</sub> P1 <sub>1</sub> PO9 DACK1 input output output | | | | | | | | | TIOCB0 input*1 | | | | | | Note: 1. TIOCB0 input when MD3 to MD0 = B'0000, and IOB3 to IOB0 = B'10xx. | TPU Channel | (0) | 440 | (0) | (0) | | (2) | |--------------|--------|-----------|--------|--------|-----------|-----------| | 0 Setting | (2) | (1) | (2) | (2) | (1) | (2) | | MD3 to MD0 | B'0 | 000 | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000 | B'0001 to | _ | B'xx00 | Other tha | an B'xx00 | | | B'0100 | B'0011 | | | | | | | B'1xxx | B'0101 to | | | | | | | | B'0111 | | | | | | CCLR2 to | _ | _ | | _ | Other | B'010 | | CCLR0 | | | | | than | | | | | | | | B'010 | | | Output | _ | Output | _ | _ | PWM | _ | | function | | compare | | | mode 2 | | | | | output | | | output | | #### **Selection Method and Pin Functions** # P1<sub>0</sub>/PO8/TIOCA0/ DACK0 The pin function is switched as shown below according to the combination of the TPU channel 0 setting by bits MD3 to MD0 in TMDR0, bits IOA3 to IOA0 in TIOR0H, bits CCLR2 to CCLR0 in TCR0, bit NDER8 in NDERH, bit SAE0 in DMABCRH, and bit P10DDR. | SAE0 | | 0 | | | | | | |-----------------------|--------------------|-----------------------|-----------------|---|---|--|--| | TPU Channel 0 Setting | Table<br>Below (1) | T | _ | | | | | | P10DDR | _ | 0 | 0 1 1 | | | | | | NDER8 | _ | _ | 0 | 1 | _ | | | | Pin function | TIOCA0<br>output | P1 <sub>0</sub> input | DACK0<br>output | | | | | | | | TIOCA0 input*1 | | | | | | Note: 1. TIOCA0 input when MD3 to MD0 = B'0000, and IOA3 to IOA0 = B'10xx. | TPU Channel | | | | | | | |--------------------|----------------------------|--------------------------------------------|--------|---------------------------|-------------------------|-------| | 0 Setting | (2) | (1) | (2) | (1) | (1) | (2) | | MD3 to MD0 | B'0 | 000 | B'001x | B'0010 | B'0 | 011 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | | | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'001 | B'001 | | Output<br>function | _ | Output compare output | _ | PWM<br>mode 1<br>output*2 | PWM<br>mode 2<br>output | _ | Legend: x: Don't care Note: 2. TIOCB0 output is disabled. # 9.3 Port 2 #### 9.3.1 Overview Port 2 is an 8-bit I/O port. Port 2 pins also function as PPG output pins (PO7 to PO0) and TPU I/O pins (TIOCA3, TIOCB3, TIOCC3, TIOCD3, TIOCA4, TIOCB4, TIOCA5, and TIOCB5). Port 2 pin functions are the same in all operating modes. Port 2 uses Schmitt-triggered input. Figure 9.2 shows the port 2 pin configuration. Figure 9.2 Port 2 Pin Functions # 9.3.2 Register Configuration Table 9.4 shows the port 2 register configuration. Table 9.4Port 2 Registers | Name | Abbreviation | R/W | Initial Value | Address* | |--------------------------------|--------------|-----|---------------|----------| | Port 2 data direction register | P2DDR | W | H'00 | H'FEB1 | | Port 2 data register | P2DR | R/W | H'00 | H'FF61 | | Port 2 register | PORT2 | R | Undefined | H'FF51 | Note: \* Lower 16 bits of the address. ## Port 2 Data Direction Register (P2DDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | P27DDR | P26DDR | P25DDR | P24DDR | P23DDR | P22DDR | P21DDR | P20DDR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | P2DDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port 2. P2DDR cannot be read; if it is, an undefined value will be read. Setting a P2DDR bit to 1 makes the corresponding port 2 pin an output pin, while clearing the bit to 0 makes the pin an input pin. P2DDR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. As the PPG and TPU are initialized by a manual reset, the pin states are determined by the P2DDR and P2DR specifications. # Port 2 Data Register (P2DR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | | | P27DR | P26DR | P25DR | P24DR | P23DR | P22DR | P21DR | P20DR | | Initial value | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W P2DR is an 8-bit readable/writable register that stores output data for the port 2 pins (P27 to P20). P2DR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. # Port 2 Register (PORT2) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | | Initial va | lue : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins P2<sub>7</sub> to P2<sub>0</sub>. PORT2 is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port 2 pins (P2<sub>7</sub> to P2<sub>0</sub>) must always be performed on P2DR. If a port 2 read is performed while P2DDR bits are set to 1, the P2DR values are read. If a port 2 read is performed while P2DDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORT2 contents are determined by the pin states, as P2DDR and P2DR are initialized. PORT2 retains its prior state after a manual reset, and in software standby mode. #### 9.3.3 Pin Functions Port 2 pins also function as PPG output pins (PO7 to PO0) and TPU I/O pins (TIOCA3, TIOCB3, TIOCC3, TIOCD3, TIOCA4, TIOCB4, TIOCA5, and TIOCB5). Port 2 pin functions are shown in table 9.5. **Table 9.5** Port 2 Pin Functions #### Pin Selection Method and Pin Functions P27/PO7/TIOCB5 The pin function is switched as shown below according to the combination of the TPU channel 5 setting by bits MD3 to MD0 in TMDR5, bits IOB3 to IOB0 in TIOR5, bits CCLR1 and CCLR0 in TCR5, bit NDER7 in NDERL, and bit P27DDR. | TPU Channel 5 Setting | Table<br>Below (1) | Table Below (2) | | | | | |-----------------------|--------------------|--------------------------|---------------------------|---------------|--|--| | P27DDR | _ | 0 | 1 | 1 | | | | NDER7 | _ | _ | 0 | 1 | | | | Pin function | TIOCB5<br>output | P2 <sub>7</sub><br>input | P2 <sub>7</sub><br>output | PO7<br>output | | | | | | TIOCB5 input* | | | | | Note: \* TIOCB5 input when MD3 to MD0 = B'0000, B'01xx, and IOB3 = 1. | TPU Channel | (6) | (4) | (0) | (6) | (4) | (0) | |--------------|------------------|---------------------|--------|--------|-----------|-----------| | 5 Setting | (2) | (1) | (2) | (2) | (1) | (2) | | MD3 to MD0 | B'0000 | , B'01xx | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100 | B'0001 to<br>B'0011 | _ | B'xx00 | Other tha | ın B'xx00 | | | B'1xxx | B'0101 to | | | | | | | | B'0111 | | | | | | CCLR1, | _ | _ | _ | _ | Other | B'10 | | CCLR0 | | | | | than B'10 | | | Output | _ | Output | _ | _ | PWM | _ | | function | | compare | | | mode 2 | | | | | output | | | output | | #### **Selection Method and Pin Functions** # P2<sub>6</sub>/PO<sub>6</sub>/TIOCA<sub>5</sub> The pin function is switched as shown below according to the combination of the TPU channel 5 setting by bits MD3 to MD0 in TMDR5, bits IOA3 to IOA0 in TIOR5, bits CCLR1 and CCLR0 in TCR5, bit NDER6 in NDERL, and bit P26DDR. | TPU Channel 5 Setting | Table<br>Below (1) | Table Below (2) | | | | | |-----------------------|--------------------|--------------------------|---------------------------|---------------|--|--| | P26DDR | _ | 0 | 1 | 1 | | | | NDER6 | _ | _ | 0 | 1 | | | | Pin function | TIOCA5<br>output | P2 <sub>6</sub><br>input | P2 <sub>6</sub><br>output | PO6<br>output | | | | | | TIOCA5 input*1 | | | | | Note: 1. TIOCA5 input when MD3 to MD0 = B'0000, B'01xx, and IOA3 = 1. | TPU Channel | | | | | | | |-----------------|------------------|---------------------|--------|-------------------|-----------------|------| | 5 Setting | (2) | (1) | (2) | (1) | (1) | (2) | | MD3 to MD0 | B'0000, | , B'01xx | B'001x | B'0010 | B'00 | 011 | | IOA3 to IOA0 | B'0000<br>B'0100 | B'0001 to<br>B'0011 | B'xx00 | Other than B'xx00 | | | | | B'1xxx | B'0101 to | | | | | | | | B'0111 | | | | | | CCLR1,<br>CCLR0 | _ | _ | 1 | _ | Other than B'01 | B'01 | | Output | _ | Output | _ | PWM | PWM | _ | | function | | compare | | mode 1 | mode 2 | | | | | output | | output*2 | output | | Legend: x: Don't care Note: 2. TIOCB5 output is disabled. #### **Selection Method and Pin Functions** # P2<sub>5</sub>/PO5/TIOCB4 The pin function is switched as shown below according to the combination of the TPU channel 4 setting by bits MD3 to MD0 in TMDR4 and bits IOB3 to IOB0 in TIOR4, bits CCLR1 and CCLR0 in TCR4, bit NDER5 in NDERL, and bit P25DDR. | TPU Channel 4 Setting | Table Below (1) | Table Below (2) | | | | |-----------------------|-----------------|-----------------|---------------|---------------|--| | P25DDR | _ | 0 | 1 | 1 | | | NDER5 | _ | _ | 0 | 1 | | | Pin function | TIOCB4 output | P2₅<br>input | P2₅<br>output | PO5<br>output | | | | | TIOCB4 input*1 | | | | Note: 1. TIOCB4 input when MD3 to MD0 = B'0000, B'01xx, and IOB3 to IOB0 = B'10xx. | TPU Channel | | | | | | | | |--------------------|----------------------------|--------------------------------------------|--------|--------|--------------------------|------|--| | 4 Setting | (2) | (1) | (2) | (2) | (1) | (2) | | | MD3 to MD0 | B'0000 | , B'01xx | B'0010 | | B'0011 | | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | | B'xx00 | B'xx00 Other than B'xx00 | | | | CCLR1,<br>CCLR0 | _ | _ | _ | _ | Other than B'10 | B'10 | | | Output<br>function | _ | Output compare output | _ | _ | PWM<br>mode 2<br>output | _ | | #### **Selection Method and Pin Functions** #### P2<sub>4</sub>/PO4/TIOCA4 The pin function is switched as shown below according to the combination of the TPU channel 4 setting by bits MD3 to MD0 in TMDR4, bits IOA3 to IOA0 in TIOR4, bits CCLR1 and CCLR0 in TCR4, bit NDER4 in NDERL, and bit P24DDR. | TPU Channel 4 Setting | Table Below (1) | Table Below (2) | | | | |-----------------------|-----------------|--------------------------|---------------------------|---------------|--| | P24DDR | _ | 0 | 1 | 1 | | | NDER4 | _ | _ | 0 | 1 | | | Pin function | TIOCA4 output | P2 <sub>4</sub><br>input | P2 <sub>4</sub><br>output | PO4<br>output | | | | | TIOCA4 input*1 | | | | Note: 1. TIOCA4 input when MD3 to MD0 = B'0000, B'01xx, and IOA3 to IOA0 = B'10xx. | TPU Channel | | | | | | | |-----------------|------------------|---------------------|--------|-------------------|-----------------|------| | 4 Setting | (2) | (1) | (2) | (1) | (1) | (2) | | MD3 to MD0 | B'0000 | B'01xx | B'001x | B'0010 | B'00 | 011 | | IOA3 to IOA0 | B'0000<br>B'0100 | B'0001 to<br>B'0011 | B'xx00 | Other than B'xx00 | | | | | B'1xxx | B'0101 to | | | | | | | | B'0111 | | | | | | CCLR1,<br>CCLR0 | _ | _ | _ | _ | Other than B'01 | B'01 | | Output | _ | Output | | PWM | PWM | _ | | function | | compare | | mode 1 | mode 2 | | | | | output | | output*2 | output | | Legend: x: Don't care Note: 2. TIOCB4 output is disabled. #### **Selection Method and Pin Functions** # P2<sub>3</sub>/PO3/TIOCD3 The pin function is switched as shown below according to the combination of the TPU channel 3 setting by bits MD3 to MD0 in TMDR3, bits IOD3 to IOD0 in TIOR3L, bits CCLR2 to CCLR0 in TCR3, bit NDER3 in NDERL, and bit P23DDR. | TPU Channel 3 Setting | Table Below (1) | Table Below (2) | | | | |-----------------------|-----------------|--------------------------|---------------------------|---------------|--| | P23DDR | _ | 0 | 1 | 1 | | | NDER3 | _ | _ | 0 | 1 | | | Pin function | TIOCD3 output | P2 <sub>3</sub><br>input | P2 <sub>3</sub><br>output | PO3<br>output | | | | | TIOCD3 input*1 | | | | Note: 1. TIOCD3 input when MD3 to MD0 = B'0000, and IOD3 to IOD0 = B'10xx. | TPU Channel | (0) | (4) | (0) | (0) | (4) | (0) | | |-------------------|------------------|-----------------------------|--------|--------|-------------------------|-----------|--| | 3 Setting | (2) | (1) | (2) | (2) | (1) | (2) | | | MD3 to MD0 | B'0 | 000 | B'0010 | B'0011 | | | | | IOD3 to IOD0 | B'0000<br>B'0100 | B'0001 to<br>B'0011 | _ | B'xx00 | Other tha | an B'xx00 | | | | B'1xxx | B'0101 to<br>B'0111 | | | | | | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'110 | B'110 | | | Output function | _ | Output<br>compare<br>output | _ | | PWM<br>mode 2<br>output | _ | | #### **Selection Method and Pin Functions** #### P2<sub>2</sub>/PO2/TIOCC3 The pin function is switched as shown below according to the combination of the TPU channel 3 setting by bits MD3 to MD0 in TMDR3, bits IOC3 to IOC0 in TIOR3L, bits CCLR2 to CCLR0 in TCR3, bit NDER2 in NDERL, and bit P22DDR. | TPU Channel 3 Setting | Table Below (1) | Table Below (2) | | | | | |-----------------------|-----------------|--------------------------|---------------------------|---------------|--|--| | P22DDR | _ | 0 | 1 | 1 | | | | NDER2 | _ | _ | 0 | 1 | | | | Pin function | TIOCC3 output | P2 <sub>2</sub><br>input | P2 <sub>2</sub><br>output | PO2<br>output | | | | | | TIOCC3 input*1 | | | | | Note: 1. TIOCC3 input when MD3 to MD0 = B'0000, and IOC3 to IOC0 = B'10xx. | | 1 | | | | | | |--------------|--------|-----------|--------|----------|-------------|-------| | TPU Channel | | | | | | | | 3 Setting | (2) | (1) | (2) | (1) | (1) | (2) | | MD3 to MD0 | B'0 | 000 | B'001x | B'0010 | B'0 | 011 | | IOC3 to IOC0 | B'0000 | B'0001 to | B'xx00 | Oth | er than B'x | x00 | | | B'0100 | B'0011 | | | | | | | B'1xxx | B'0101 to | | | | | | | | B'0111 | | | | | | CCLR2 to | _ | | _ | | Other | B'101 | | CCLR0 | | | | | than | | | | | | | | B'101 | | | Output | _ | Output | _ | PWM | PWM | _ | | function | | compare | | mode 1 | mode 2 | | | | | output | | output*2 | output | | Legend: x: Don't care Note: 2. TIOCD3 output is disabled. When BFA = 1 or BFB = 1 in TMDR3, output is disabled and setting (2) applies. #### **Selection Method and Pin Functions** ## P2<sub>1</sub>/PO1/TIOCB3 The pin function is switched as shown below according to the combination of the TPU channel 3 setting by bits MD3 to MD0 in TMDR3, bits IOB3 to IOB0 in TIOR3H, bits CCLR2 to CCLR0 in TCR3, bit NDER1 in NDERL, and bit P21DDR. | TPU Channel 3 Setting | Table Below (1) | Table Below (2) | | | | |-----------------------|-----------------|--------------------------|---------------------------|---------------|--| | P21DDR | _ | 0 | 1 | 1 | | | NDER1 | _ | _ | 0 | 1 | | | Pin function | TIOCB3 output | P2 <sub>1</sub><br>input | P2 <sub>1</sub><br>output | PO1<br>output | | | | | TIOCB3 input*1 | | | | Note: 1. TIOCB3 input when MD3 to MD0 = B'0000, and IOB3 to IOB0 = B'10xx. | TPU Channel | (0) | (4) | (0) | (0) | (4) | (0) | | |--------------------|----------------------------|----------------------------------|--------|--------|-------------------------|-----------|--| | 3 Setting | (2) | (1) | (2) | (2) | (1) | (2) | | | MD3 to MD0 | B'0 | 000 | B'0010 | B'0011 | | | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to<br>B'0011<br>B'0101 to | _ | B'xx00 | Other tha | an B'xx00 | | | | | B'0111 | | | | | | | CCLR2 to<br>CCLR0 | _ | | _ | _ | Other<br>than<br>B'010 | B'010 | | | Output<br>function | _ | Output compare output | _ | _ | PWM<br>mode 2<br>output | _ | | #### **Selection Method and Pin Functions** # P2<sub>0</sub>/PO0/TIOCA3 The pin function is switched as shown below according to the combination of the TPU channel 3 setting by bits MD3 to MD0 in TMDR3, bits IOA3 to IOA0 in TIOR3H, bits CCLR2 to CCLR0 in TCR3, bit NDER0 in NDERL, and bit P20DDR. | TPU Channel 3 Setting | Table Below (1) | Table Below (2) | | | | |-----------------------|-----------------|--------------------------|---------------------------|---------------|--| | P20DDR | _ | 0 | 1 | 1 | | | NDER0 | _ | _ | 0 | 1 | | | Pin function | TIOCA3 output | P2 <sub>0</sub><br>input | P2 <sub>0</sub><br>output | PO0<br>output | | | | | TIOCA3 input*1 | | | | Note: 1. TIOCA3 input when MD3 to MD0 = B'0000, and IOA3 to IOA0 = B'10xx. | TPU Channel | | | | | | | | |--------------------|----------------------------|--------------------------------------------|--------|---------------------------|-------------------------|-------|--| | 3 Setting | (2) | (1) | (2) | (1) | (1) | (2) | | | MD3 to MD0 | B'0 | 000 | B'001x | B'0010 | B'0 | 011 | | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Oth | er than B'xx00 | | | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'001 | B'001 | | | Output<br>function | _ | Output compare output | _ | PWM<br>mode 1<br>output*2 | PWM<br>mode 2<br>output | _ | | Legend: x: Don't care Note: 2. TIOCB3 output is disabled. # 9.4 Port 3 #### 9.4.1 Overview Port 3 is a 6-bit I/O port. Port 3 pins also function as SCI I/O pins (TxD0, RxD0, SCK0, TxD1, RxD1, and SCK1). Port 3 pin functions are the same in all operating modes. Figure 9.3 shows the port 3 pin configuration. Figure 9.3 Port 3 Pin Functions # 9.4.2 Register Configuration Table 9.6 shows the port 3 register configuration. Table 9.6 Port 3 Registers | Name | Abbreviation | R/W | Initial Value*2 | Address*1 | |------------------------------------|--------------|-----|-----------------|-----------| | Port 3 data direction register | P3DDR | W | H'00 | H'FEB2 | | Port 3 data register | P3DR | R/W | H'00 | H'FF62 | | Port 3 register | PORT3 | R | Undefined | H'FF52 | | Port 3 open drain control register | P3ODR | R/W | H'00 | H'FF76 | Notes: 1. Lower 16 bits of the address. 2. Value of bits 5 to 0. # Port 3 Data Direction Register (P3DDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|-----------|--------|--------|--------|--------|--------|--------| | | | _ | _ | P35DDR | P34DDR | P33DDR | P32DDR | P31DDR | P30DDR | | Initial value | : | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | W | W | W | W | W | W | P3DDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port 3. Bits 7 and 6 are reserved. P3DDR cannot be read; if it is, an undefined value will be read Setting a P3DDR bit to 1 makes the corresponding port 3 pin an output pin, while clearing the bit to 0 makes the pin an input pin. P3DDR is initialized to H'00 (bits 5 to 0) by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. As the SCI is initialized, the pin states are determined by the P3DDR and P3DR specifications. # Port 3 Data Register (P3DR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|-----------|-------|-------|-------|-------|-------|-------| | | | _ | _ | P35DR | P34DR | P33DR | P32DR | P31DR | P30DR | | Initial value | : | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | P3DR is an 8-bit readable/writable register that stores output data for the port 3 pins (P3<sub>5</sub> to P3<sub>0</sub>). Bits 7 and 6 are reserved; they return an undetermined value if read, and cannot be modified. P3DR is initialized to H'00 (bits 5 to 0) by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. #### Port 3 Register (PORT3) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|-----------|-----|-----|-----|-----|-----|-----| | | | _ | _ | P35 | P34 | P33 | P32 | P31 | P30 | | Initial value | : | Undefined | Undefined | * | * | * | * | * | * | | R/W | : | _ | _ | R | R | R | R | R | R | Note: \* Determined by state of pins P3<sub>5</sub> to P3<sub>0</sub>. PORT3 is an 8-bit read-only register that shows the pin states. Writing of output data for the port 3 pins (P3<sub>5</sub> to P3<sub>0</sub>) must always be performed on P3DR. Bits 7 and 6 are reserved; they return an undetermined value if read, and cannot be modified. If a port 3 read is performed while P3DDR bits are set to 1, the P3DR values are read. If a port 3 read is performed while P3DDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORT3 contents are determined by the pin states, as P3DDR and P3DR are initialized. PORT3 retains its prior state after a manual reset, and in software standby mode. # Port 3 Open Drain Control Register (P3ODR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|-----------|--------|--------|--------|--------|--------|--------| | | | _ | _ | P35ODR | P34ODR | P33ODR | P32ODR | P31ODR | P30ODR | | Initial value | : | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | P3ODR is an 8-bit readable/writable register that controls the PMOS on/off status for each port 3 pin (P3<sub>5</sub> to P3<sub>0</sub>). Bits 7 and 6 are reserved; they return an undetermined value if read, and cannot be modified. Setting a P3ODR bit to 1 makes the corresponding port 3 pin an NMOS open-drain output pin, while clearing the bit to 0 makes the pin a CMOS output pin. P3ODR is initialized to H'00 (bits 5 to 0) by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. #### 9.4.3 Pin Functions Port 3 pins also function as SCI I/O pins (TxD0, RxD0, SCK0, TxD1, RxD1, and SCK1). Port 3 pin functions are shown in table 9.7. Table 9.7 Port 3 Pin Functions #### Pin Selection Method and Pin Functions P3<sub>5</sub>/SCK1 The pin function is switched as shown below according to the combination of bit $C/\overline{A}$ in the SCI1 SMR, bits CKE0 and CKE1 in SCR, and bit P35DDR. | CKE1 | | 1 | | | | |--------------|------------------|-----------------------------|------------------|------------------|-------------------| | C/A | | 0 | 1 | _ | | | CKE0 | ( | ) | 1 | _ | _ | | P35DDR | 0 | 1 | 1 — | | _ | | Pin function | P3₅<br>input pin | P3 <sub>5</sub> output pin* | SCK1 output pin* | SCK1 output pin* | SCK1<br>input pin | Note: \* When P35ODR = 1, the pin becomes an NMOS open-drain output. P3<sub>4</sub>/SCK0 The pin function is switched as shown below according to the combination of bit C/A in the SCI0 SMR, bits CKE0 and CKE1 in SCR, and bit P34DDR. | CKE1 | | 1 | | | | |--------------|---------------------------|-----------------------------|------------------|---------------------|-------------------| | C/Ā | | 0 | 1 | _ | | | CKE0 | ( | ) | 1 | _ | _ | | P34DDR | 0 | 1 — | | _ | _ | | Pin function | P3 <sub>4</sub> input pin | P3 <sub>4</sub> output pin* | SCK0 output pin* | SCK0<br>output pin* | SCK0<br>input pin | Note: \* When P34ODR = 1, the pin becomes an NMOS open-drain output. | Pin | Selection Meth | od and Pin Function | าร | | | | | | |-----------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------|--|--|--|--| | P3 <sub>3</sub> /RxD1 | - | The pin function is switched as shown below according to the combination of bit RE in the SCI1 SCR, and bit P33DDR. | | | | | | | | | RE | ( | ) | 1 | | | | | | | P33DDR | 0 | 1 | _ | | | | | | | Pin function | P3 <sub>3</sub> input pin | P3 <sub>3</sub> output pin* | RxD1 input pin | | | | | | | Note: * Whe | en P33ODR = 1, the p | oin becomes an NMO | S open-drain output | | | | | | P3 <sub>2</sub> /RxD0 | | n is switched as show<br>Cl0 SCR, and bit P32D | | the combination of | | | | | | | RE | ( | ) | 1 | | | | | | | P32DDR | 0 | 1 | _ | | | | | | | Pin function | P3 <sub>2</sub> input pin | P3 <sub>2</sub> output pin* | RxD0 input pin | | | | | | | Note: * Whe | en P32ODR = 1, the p | oin becomes an NMO | S open-drain output | | | | | | P3 <sub>1</sub> /TxD1 | The pin function is switched as shown below according to the combination of bit TE in the SCI1 SCR, and bit P31DDR. | | | | | | | | | | TE | ( | ) | 1 | | | | | | | P31DDR | 0 | 1 | _ | | | | | | | Pin function | P3₁ input pin | P3₁ output pin* | TxD1 output pin | | | | | | | Note: * When P310DR = 1, the pin becomes an NMOS open-drain output. | | | | | | | | | P3 <sub>0</sub> /TxD0 | | is switched as show<br>I0 SCR, and bit P30D | | the combination of | | | | | | | TE | ( | ) | 1 | | | | | | | P30DDR | 0 | 1 | _ | | | | | | | Pin function | P3 <sub>0</sub> input pin | P3 <sub>0</sub> output pin* | TxD0 output pin | | | | | | | Note: * Whe | | | | | | | | # 9.5 Port 4 #### 9.5.1 Overview Port 4 is an 8-bit input-only port. Port 4 pins also function as A/D converter analog input pins (AN0 to AN7) and D/A converter analog output pins (DA0 and DA1). Port 4 pin functions are the same in all operating modes. Figure 9.4 shows the port 4 pin configuration. Figure 9.4 Port 4 Pin Functions # 9.5.2 Register Configuration Table 9.8 shows the port 4 register configuration. Port 4 is an input-only port, and does not have a data direction register or data register. **Table 9.8 Port 4 Registers** | Name | Abbreviation | R/W | Initial Value | Address* | |-----------------|--------------|-----|---------------|----------| | Port 4 register | PORT4 | R | Undefined | H'FF53 | Note: \* Lower 16 bits of the address. # **Port 4 Register (PORT4)** The pin states are always read when a port 4 read is performed. 4 Bit 7 6 5 3 2 1 0 P47 P46 P45 P44 P43 P42 P41 P40 \_\_\_\* \_\_\_\* \_\_\_\* \_\_\_\* \_\_\_\* \_\_\_\* Initial value : R/W R R R R R R R R Note: \* Determined by state of pins P47 to P40. # 9.5.3 Pin Functions Port 4 pins also function as A/D converter analog input pins (AN0 to AN7) and D/A converter analog output pins (DA0 and DA1). # 9.6 Port 5 #### 9.6.1 Overview Port 5 is a 4-bit I/O port. Port 5 pins also function as the A/D converter input pin (ADTRG). Port 5 pin functions are the same in all operating modes. Figure 9.5 shows the port 5 pin configuration. Figure 9.5 Port 5 Pin Functions # 9.6.2 Register Configuration Table 9.9 shows the port 5 register configuration. **Table 9.9 Port 5 Registers** | Name | Abbreviation | R/W | Initial Value*2 | Address*1 | |--------------------------------|--------------|-----|-----------------|-----------| | Port 5 data direction register | P5DDR | W | H'0 | H'FEB4 | | Port 5 data register | P5DR | R/W | H'0 | H'FF64 | | Port 5 register | PORT5 | R | Undefined | H'FF54 | Notes: 1. Lower 16 bits of the address. 2. Value of bits 3 to 0. # Port 5 Data Direction Register (P5DDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|-----------|-----------|-----------|--------|--------|--------|--------| | | | _ | _ | | | P53DDR | P52DDR | P51DDR | P50DDR | | Initial value | : | Undefined | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | W | W | W | W | P5DDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port 5. Bits 7 to 4 are reserved. P5DDR cannot be read; if it is, an undefined value will be read. Setting a P5DDR bit to 1 makes the corresponding port 5 pin an output pin, while clearing the bit to 0 makes the pin an input pin. P5DDR is initialized to H'0 (bits 3 to 0) by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. # Port 5 Data Register (P5DR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|-----------|-----------|-----------|-------|-------|-------|-------| | | | _ | _ | _ | _ | P53DR | P52DR | P51DR | P50DR | | Initial value | : | Undefined | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | P5DR is an 8-bit readable/writable register that stores output data for the port 5 pins (P5<sub>3</sub> to P5<sub>0</sub>). Bits 7 to 4 are reserved; they return an undetermined value if read, and cannot be modified. P5DR is initialized to H'0 (bits 3 to 0) by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. # Port 5 Register (PORT5) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|---|-----------|-----------|-----------|-----------|-----|-----|-----|-----|---| | | | _ | _ | _ | _ | P53 | P52 | P51 | P50 | | | Initial value | : | Undefined | Undefined | Undefined | Undefined | * | * | * | * | _ | | R/W | : | _ | _ | _ | _ | R | R | R | R | | Note: \* Determined by state of pins P5<sub>3</sub> to P5<sub>0</sub>. PORT5 is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port 5 pins (P5<sub>3</sub> to P5<sub>0</sub>) must always be performed on P5DR. Bits 7 to 4 are reserved; they return an undetermined value if read, and cannot be modified. If a port 5 read is performed while P5DDR bits are set to 1, the P5DR values are read. If a port 5 read is performed while P5DDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORT5 contents are determined by the pin states, as P5DDR and P5DR are initialized. PORT5 retains its prior state after a manual reset, and in software standby mode. ### 9.6.3 Pin Functions Port 5 pins also function as the A/D converter input pin (ADTRG). Port 5 pin functions are shown in table 9.10. **Table 9.10 Port 5 Pin Functions** | Pin | Selection Method | Selection Method and Pin Functions | | | | | | | |------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--|--|--|--| | P5 <sub>3</sub> /ADTRG | | The pin function is switched as shown below according to the combination of bits TRGS1 and TRGS0 in the A/D converter ADCR, and bit P53DDR. | | | | | | | | | P53DDR | 0 | 1 | | | | | | | | Pin function | P5 <sub>3</sub> input pin | P5 <sub>3</sub> output pin | | | | | | | | | ADTRG | input pin* | | | | | | | | Note: * ADTR | | | | | | | | | P5 <sub>2</sub> | The pin function is switched as shown below according to bit P52DDR. | | | | | | | | | | P52DDR | 0 | 1 | | | | | | | | Pin function | P5 <sub>2</sub> input pin | P5 <sub>2</sub> output pin | | | | | | | P5 <sub>1</sub> | The pin function is | s switched as shown below ac | ccording to bit P51DDR. | | | | | | | | P51DDR | 0 | 1 | | | | | | | | Pin function | P5₁ input pin | P5₁ output pin | | | | | | | | | | | | | | | | | P5 <sub>0</sub> | The pin function is | s switched as shown below ac | ccording to bit P50DDR. | | | | | | | | P50DDR | 0 | 1 | | | | | | | | Pin function | P5₀ input pin | P5₀ output pin | | | | | | ### 9.7 Port 6 #### 9.7.1 Overview Port 6 is an 8-bit I/O port. Port 6 pins also function as interrupt input pins ( $\overline{IRQ0}$ to $\overline{IRQ3}$ ), DMAC I/O pins ( $\overline{DREQ0}$ , $\overline{TEND0}$ , $\overline{DREQ1}$ , and $\overline{TEND1}$ ), and bus control output pins ( $\overline{CS4}$ to $\overline{CS7}$ ). The functions of pins P6<sub>5</sub> to P6<sub>2</sub> are the same in all operating modes, while the functions of pins P6<sub>7</sub>, P6<sub>6</sub>, P6<sub>1</sub>, and P6<sub>0</sub> change according to the operating mode. Pins P6<sub>7</sub> to P6<sub>4</sub> are schmitt-triggered inputs. Figure 9.6 shows the port 6 pin configuration. Figure 9.6 Port 6 Pin Functions # 9.7.2 Register Configuration Table 9.11 shows the port 6 register configuration. **Table 9.11 Port 6 Registers** | Name | Abbreviation | R/W | Initial Value | Address* | |--------------------------------|--------------|-----|---------------|----------| | Port 6 data direction register | P6DDR | W | H'00 | H'FEB5 | | Port 6 data register | P6DR | R/W | H'00 | H'FF65 | | Port 6 register | PORT6 | R | Undefined | H'FF55 | Note: \* Lower 16 bits of the address. ### Port 6 Data Direction Register (P6DDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----------|--------|--------|--------|--------|--------|--------|--------|--------| | | | P67DDR | P66DDR | P65DDR | P64DDR | P63DDR | P62DDR | P61DDR | P60DDR | | Initial value | <b>:</b> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | P6DDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port 6. P6DDR cannot be read; if it is, an undefined value will be read. Setting a P6DDR bit to 1 makes the corresponding port 6 pin an output pin, while clearing the bit to 0 makes the pin an input pin. P6DDR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. As the DMAC is initialized by a manual reset, the pin states are determined by the P6DDR and P6DR specifications. #### Port 6 Data Register (P6DR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | P67DR | P66DR | P65DR | P64DR | P63DR | P62DR | P61DR | P60DR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W P6DR is an 8-bit readable/writable register that stores output data for the port 6 pins (P67 to P60). P6DR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. ### Port 6 Register (PORT6) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | P67 | P66 | P65 | P64 | P63 | P62 | P61 | P60 | | Initial value | : | * | * | * | * | * | * | * | * | | RW | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins P67 to P60. PORT6 is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port 6 pins ( $P6_7$ to $P6_0$ ) must always be performed on P6DR. If a port 6 read is performed while P6DDR bits are set to 1, the P6DR values are read. If a port 6 read is performed while P6DDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORT6 contents are determined by the pin states, as P6DDR and P6DR are initialized. PORT6 retains its prior state after a manual reset, and in software standby mode. #### 9.7.3 Pin Functions Port 6 pins also function as interrupt input pins ( $\overline{IRQ0}$ to $\overline{IRQ3}$ ), DMAC I/O pins ( $\overline{DREQ0}$ , $\overline{TEND0}$ , $\overline{DREQ1}$ , and $\overline{TEND1}$ ), and bus control output pins ( $\overline{CS4}$ to $\overline{CS7}$ ). Port 6 pin functions are shown in table 9.12. **Table 9.12 Port 6 Pin Functions** | Pin | Selection Method and Pin Functions | | | | | | | | |---------------------------|----------------------------------------------------------------------|---------------------------|----------------------------|---------------------------|----------------|--|--|--| | P6 <sub>7</sub> /IRQ3/CS7 | The pin function is switched as shown below according to bit P67DDR. | | | | | | | | | | Mode | Modes 1 | 1 to 3, 7* | Modes 4 to 6* | | | | | | | P67DDR | 0 | 1 | 0 | 1 | | | | | | Pin function | P6 <sub>7</sub> input pin | P6 <sub>7</sub> output pin | P6 <sub>7</sub> input pin | CS7 output pin | | | | | | | | IRQ3 interru | ıpt input pin | | | | | | | | | | | | | | | | P6 <sub>6</sub> /IRQ2/CS6 | The pin function | n is switched as | shown below ac | cording to bit P | 66DDR. | | | | | | Mode | Modes 1 | 1 to 3, 7* | Modes 4 to 6* | | | | | | | P66DDR | 0 | 1 | 0 | 1 | | | | | | Pin function | P6 <sub>6</sub> input pin | P6 <sub>6</sub> output pin | P6 <sub>6</sub> input pin | CS6 output pin | | | | | | | | IRQ2 interru | ıpt input pin | | | | | | | | | | | | | | | | P6 <sub>5</sub> /IRQ1 | The pin function is switched as shown below according to bit P65DDR. | | | | | | | | | | P65DDR | | 0 | 1 | | | | | | | Pin function | P6₅ in | put pin | P6₅ output pin | | | | | | | | | ĪRQ1 interru | upt input pin | | | | | | | | | | | | | | | | P6 <sub>4</sub> /IRQ0 | The pin function | n is switched as | shown below ac | cording to bit P | 64DDR. | | | | | | P64DDR | | 0 | | 1 | | | | | | Pin function | P6 <sub>4</sub> in | put pin | P6 <sub>4</sub> ou | tput pin | | | | | | | | IRQ0 interru | upt input pin | | | | | #### Pin #### **Selection Method and Pin Functions** #### P6<sub>3</sub>/TEND1 The pin function is switched as shown below according to the combination of bit TEE1 in the DMAC DMATCR, and bit P63DDR. | TEE1 | ( | 0 | | | | |--------------|---------------------------|----------------------------|--------------|--|--| | P63DDR | 0 | 1 | _ | | | | Pin function | P6 <sub>3</sub> input pin | P6 <sub>3</sub> output pin | TEND1 output | | | # P6<sub>2</sub>/DREQ1 The pin function is switched as shown below according to bit P62DDR. | P62DDR | 0 | 1 | |--------------|---------------------------|----------------------------| | Pin function | P6 <sub>2</sub> input pin | P6 <sub>2</sub> output pin | | | DERQ | 1 input | #### P6<sub>1</sub>/TEND0/CS5 The pin function is switched as shown below according to the combination of bit TEE0 in the DMAC DMATCR, and bit P61DDR. | Mode | Мо | des 1 to 3, | 7* | Modes 4 to 6* | | | | |--------------|---------------------------|-------------------------------|-----------------|---------------------------|-------------------|-----------------|--| | TEE0 | ( | ) | 1 | ( | ) | 1 | | | P61DDR | 0 | 1 | | 0 | 1 | _ | | | Pin function | P6 <sub>1</sub> input pin | P6 <sub>1</sub><br>output pin | TEND0<br>output | P6 <sub>1</sub> input pin | CS5<br>output pin | TEND0<br>output | | # P6<sub>0</sub>/DREQ0/CS4 The pin function is switched as shown below according to bit P60DDR. | • | | | • | | | | |--------------|---------------------------|----------------------------|---------------------------|----------------|--|--| | Mode | Modes 1 | I to 3, 7* | Modes 4 to 6* | | | | | P60DDR | 0 | 1 | 0 | 1 | | | | Pin function | P6 <sub>0</sub> input pin | P6 <sub>0</sub> output pin | P6 <sub>0</sub> input pin | CS4 output pin | | | | | DREQ0 input | | | | | | Note: \* Modes 2, 3, 6, and 7 only apply to the H8S/2351. #### 9.8 Port A #### 9.8.1 Overview Port A is an 8-bit I/O port. Port A pins also function as address bus outputs and interrupt input pins ( $\overline{IRQ4}$ to $\overline{IRQ7}$ ). The pin functions change according to the operating mode. Port A has a built-in MOS input pull-up function that can be controlled by software (H8S/2351 only). Pins $PA_7$ to $PA_4$ are schmitt-triggered inputs. Figure 9.7 shows the port A pin configuration. Figure 9.7 Port A Pin Functions #### 9.8.2 Register Configuration Table 9.13 shows the port A register configuration. **Table 9.13 Port A Registers** | Name | Abbreviation | R/W | Initial Value | Address*1 | |--------------------------------------|--------------------|-----|---------------|-----------| | Port A data direction register | PADDR | W | H'00 | H'FEB9 | | Port A data register | PADR | R/W | H'00 | H'FF69 | | Port A register | PORTA | R | Undefined | H'FF59 | | Port A MOS pull-up control register* | <sup>2</sup> PAPCR | R/W | H'00 | H'FF70 | | Port A open-drain control register*2 | PAODR | R/W | H'00 | H'FF77 | Notes: 1. Lower 16 bits of the address. 2. Only applies to the H8S/2351. # Port A Data Direction Register (PADDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PA7DDR | PA6DDR | PA5DDR | PA4DDR | PA3DDR | PA2DDR | PA1DDR | PA0DDR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PADDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port A. PADDR cannot be read; if it is, an undefined value will be read. PADDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. The OPE bit in SBYCR is used to select whether the address output pins retain their output state or become high-impedance when a transition is made to software standby mode. - Modes 1 to 3, and 7\* Setting a PADDR bit to 1 makes the corresponding port A pin an output port, while clearing the bit to 0 makes the pin an input port. - Modes 4 and 5 The corresponding port A pins are address outputs irrespective of the value of bits PA4DDR to PA0DDR. Setting one of bits PA7DDR to PA5DDR to 1 makes the corresponding port A pin an address output, while clearing the bit to 0 makes the pin an input port. • Mode 6\* Setting a PADDR bit to 1 makes the corresponding port A pin an address output while clearing the bit to 0 makes the pin an input port. Note: \* Modes 2 3, 6, and 7 only applies to the H8S/2351. # Port A Data Register (PADR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | PA7DR | PA6DR | PA5DR | PA4DR | PA3DR | PA2DR | PA1DR | PA0DR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PADR is an 8-bit readable/writable register that stores output data for the port A pins ( $PA_7$ to $PA_0$ ). PADR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. #### Port A Register (PORTA) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------|-----|-----|-----|-----|-----|-----|-----|-----| | | | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | Initial va | lue: | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins $PA_7$ to $PA_0$ . PORTA is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port A pins $(PA_7 \text{ to } PA_0)$ must always be performed on PADR. If a port A read is performed while PADDR bits are set to 1, the PADR values are read. If a port A read is performed while PADDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORTA contents are determined by the pin states, as PADDR and PADR are initialized. PORTA retains its prior state after a manual reset, and in software standby mode. ## Port A MOS Pull-Up Control Register (PAPCR) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PA7PCR | PA6PCR | PA5PCR | PA4PCR | PA3PCR | PA2PCR | PA1PCR | PA0PCR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PAPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port A on an individual bit basis. All the bits are valid in modes 1 to 3, 6, and 7, and bits 7 to 5 are valid in modes 4 and 5. When a PADDR bit is cleared to 0 (input port setting), setting the corresponding PAPCR bit to 1 turns on the MOS input pull-up for the corresponding pin. PAPCR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. # Port A Open Drain Control Register (PAODR) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|----|--------|--------|--------|--------|--------|--------|--------|--------| | | | PA7ODR | PA6ODR | PA5ODR | PA4ODR | PA3ODR | PA2ODR | PA10DR | PA0ODR | | Initial valu | e: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PAODR is an 8-bit readable/writable register that controls whether PMOS is on or off for each port A pin $(PA_7 \text{ to } PA_0)$ . All bits are valid in modes 1 to 3, and 7. Setting a PAODR bit to 1 makes the corresponding port A pin an NMOS open-drain output, while clearing the bit to 0 makes the pin a CMOS output. PAODR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. #### 9.8.3 Pin Functions ### Mode 1 [H8S/2350]; Modes 1 to 3 and 7 [H8S/2351] In mode 1 to 3 and 7\*, port A pins function as I/O ports and interrupt input pins. Input or output can be specified for each pin on an individual bit basis. Setting a PADDR bit to 1 makes the corresponding port A pin an output port, while clearing the bit to 0 makes the pin an input port. Port A pin functions in modes 1 to 3 and 7\* are shown in figure 9.8. Note: \* Modes 2, 3, and 7 only apply to the H8S/2351. Figure 9.8 Port A Pin Functions (Modes 1 to 3 and 7) #### Modes 4 and 5 In modes 4 and 5, the lower 5 bits of port A are designated as address outputs automatically, while the upper 3 bits function as address outputs or input ports and interrupt input pins. Input or output can be specified individually for the upper 3 bits. Setting one of bits PA7DDR to PA5DDR to 1 makes the corresponding port A pin an address output, while clearing the bit to 0 makes the pin an input port. Port A pin functions in modes 4 and 5 are shown in figure 9.9. Figure 9.9 Port A Pin Functions (Modes 4 and 5) # Mode 6 [H8S/2351 Only] In mode 6, port A pins function as address outputs or input ports and interrupt input pins. Input or output can be specified on an individual bit basis. Setting a PADDR bit to 1 makes the corresponding port A pin an address output, while clearing the bit to 0 makes the pin an input port. Port A pin functions in mode 6 are shown in figure 9.10. Figure 9.10 Port A Pin Functions (Mode 6) # 9.8.4 MOS Input Pull-Up Function [H8S/2351 Only] Port A has a built-in MOS input pull-up function that can be controlled by software. This MOS input pull-up function can be used by pins $PA_7$ to $PA_5$ in modes 4 and 5, and by all pins in modes 1 to 3, 6, and 7. MOS input pull-up can be specified as on or off on an individual bit basis. When a PADDR bit is cleared to 0, setting the corresponding PAPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a power-on reset, and in hardware standby mode. The prior state is retained after a manual reset, and in software standby mode. Table 9.14 summarizes the MOS input pull-up states. Table 9.14 MOS Input Pull-Up States (Port A) | Мо | des | Power-On<br>Reset | Hardware<br>Standby Mode | Manual<br>Reset | Software<br>Standby Mode | In Other Operations | |--------------|------------------------------------|-------------------|--------------------------|-----------------|--------------------------|---------------------| | 1 to 3, 6, 7 | PA <sub>7</sub> to PA <sub>0</sub> | | OFF | | ON/OFF | | | 4, 5 | PA <sub>7</sub> to PA <sub>5</sub> | | | | ON/OFF | | | | PA <sub>4</sub> to PA <sub>0</sub> | | | | OFF | | Legend: OFF: MOS input pull-up is always off. ON/OFF: On when PADDR = 0 and PAPCR = 1; otherwise off. ### 9.9 Port B #### 9.9.1 Overview Port B is an 8-bit I/O port. Port B has an address bus output function, and the pin functions change according to the operating mode. However, in the H8S/2350, port B pins function only as address outputs. Port B has a built-in MOS input pull-up function that can be controlled by software (H8S/2351 only). Figure 9.11 shows the port B pin configuration. Figure 9.11 Port B Pin Functions # 9.9.2 Register Configuration [H8S/2351 Only] Table 9.15 shows the port B register configuration. **Table 9.15 Port B Registers** | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------------|--------------|-----|---------------|----------| | Port B data direction register | PBDDR | W | H'00 | H'FEBA | | Port B data register | PBDR | R/W | H'00 | H'FF6A | | Port B register | PORTB | R | Undefined | H'FF5A | | Port B MOS pull-up control register | PBPCR | R/W | H'00 | H'FF71 | Note: \* Lower 16 bits of the address. # Port B Data Direction Register (PBDDR) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PB7DDR | PB6DDR | PB5DDR | PB4DDR | PB3DDR | PB2DDR | PB1DDR | PB0DDR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PBDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port B. PBDDR cannot be read; if it is, an undefined value will be read. PBDDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. The OPE bit in SBYCR is used to select whether the address output pins retain their output state or become high-impedance when a transition is made to software standby mode. - Modes 1, 4, and 5 - The corresponding port B pins are address outputs irrespective of the value of the PBDDR bits. - Modes 2 and 6 - Setting a PBDDR bit to 1 makes the corresponding port B pin an address output, while clearing the bit to 0 makes the pin an input port. - Modes 3 and 7 - Setting a PBDDR bit to 1 makes the corresponding port B pin an output port, while clearing the bit to 0 makes the pin an input port. #### Port B Data Register (PBDR) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | PB7DR | PB6DR | PB5DR | PB4DR | PB3DR | PB2DR | PB1DR | PB0DR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PBDR is an 8-bit readable/writable register that stores output data for the port B pins (PB<sub>7</sub> to PB<sub>0</sub>). PBDR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. # Port B Register (PORTB) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----|--| | | | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | | Initial value | : | * | * | * | * | * | * | * | * | | | R/W | : | R | R | R | R | R | R | R | R | | Note: \* Determined by state of pins PB<sub>7</sub> to PB<sub>0</sub>. PORTB is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port B pins (PB<sub>7</sub> to PB<sub>0</sub>) must always be performed on PBDR. If a port B read is performed while PBDDR bits are set to 1, the PBDR values are read. If a port B read is performed while PBDDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORTB contents are determined by the pin states, as PBDDR and PBDR are initialized. PORTB retains its prior state after a manual reset, and in software standby mode. ## Port B MOS Pull-Up Control Register (PBPCR) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|------|--------|--------|--------|--------|--------|--------|--------|--------| | | | PB7PCR | PB6PCR | PB5PCR | PB4PCR | PB3PCR | PB2PCR | PB1PCR | PB0PCR | | Initial val | ue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PBPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port B on an individual bit basis. When a PBDDR bit is cleared to 0 (input port setting) in mode 2, 3, 6, or 7, setting the corresponding PBPCR bit to 1 turns on the MOS input pull-up for the corresponding pin. PBPCR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. #### 9.9.3 Pin Functions #### Modes 1, 4, and 5 In modes 1, 4, and 5, port B pins are automatically designated as address outputs. Port B pin functions in modes 1, 4, and 5 are shown in figure 9.12. Figure 9.12 Port B Pin Functions (Modes 1, 4, and 5) ### Modes 2 and 6 [H8S/2351 Only] In modes 2 and 6, port B pins function as address outputs or input ports. Input or output can be specified on an individual bit basis. Setting a PBDDR bit to 1 makes the corresponding port B pin an address output, while clearing the bit to 0 makes the pin an input port. Port B pin functions in modes 2 and 6 are shown in figure 9.13. Figure 9.13 Port B Pin Functions (Modes 2 and 6) # Modes 3 and 7 [H8S/2351 Only] In modes 3 and 7, port B pins function as I/O ports. Input or output can be specified for each pin on an individual bit basis. Setting a PBDDR bit to 1 makes the corresponding port B pin an output port, while clearing the bit to 0 makes the pin an input port. Port B pin functions in modes 3 and 7 are shown in figure 9.14. Figure 9.14 Port B Pin Functions (Modes 3 and 7) #### 9.9.4 MOS Input Pull-Up Function [H8S/2351 Only] Port B has a built-in MOS input pull-up function that can be controlled by software. This MOS input pull-up function can be used in modes 2, 3, 6, and 7, and can be specified as on or off on an individual bit basis. When a PBDDR bit is cleared to 0 in mode 2, 3, 6, or 7, setting the corresponding PBPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a power-on reset, and in hardware standby mode. The prior state is retained after a manual reset, and in software standby mode. Table 9.16 summarizes the MOS input pull-up states. Table 9.16 MOS Input Pull-Up States (Port B) | Modes | Power-On<br>Reset | Hardware<br>Standby Mode | Manual Software In Other Reset Standby Mode Operations | | | | | |------------|-------------------|--------------------------|--------------------------------------------------------------------------------------------------|--|--|--|--| | 1, 4, 5 | | OFF | OFF | | | | | | 2, 3, 6, 7 | | | ON/OFF | | | | | Legend: OFF: MOS input pull-up is always off. ON/OFF: On when PBDDR = 0 and PBPCR = 1; otherwise off. #### 9.10 Port C #### 9.10.1 Overview Port C is an 8-bit I/O port. Port C has an address bus output function, and the pin functions change according to the operating mode. However, in the H8S/2350, port C pins function only as address outputs. Port C has a built-in MOS input pull-up function that can be controlled by software (H8S/2351 Only). Figure 9.15 shows the port C pin configuration. Figure 9.15 Port C Pin Functions ### 9.10.2 Register Configuration [H8S/2351 Only] Table 9.17 shows the port C register configuration. **Table 9.17 Port C Registers** | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------------|--------------|-----|---------------|----------| | Port C data direction register | PCDDR | W | H'00 | H'FEBB | | Port C data register | PCDR | R/W | H'00 | H'FF6B | | Port C register | PORTC | R | Undefined | H'FF5B | | Port C MOS pull-up control register | PCPCR | R/W | H'00 | H'FF72 | Note: \* Lower 16 bits of the address #### Port C Data Direction Register (PCDDR) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PC7DDR | PC6DDR | PC5DDR | PC4DDR | PC3DDR | PC2DDR | PC1DDR | PC0DDR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PCDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port C. PCDDR cannot be read; if it is, an undefined value will be read. PCDDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. The OPE bit in SBYCR is used to select whether the address output pins retain their output state or become high-impedance when a transition is made to software standby mode. - Modes 1, 4, and 5 - The corresponding port C pins are address outputs irrespective of the value of the PCDDR bits. - Modes 2 and 6 - Setting a PCDDR bit to 1 makes the corresponding port C pin an address output, while clearing the bit to 0 makes the pin an input port. - Modes 3 and 7 - Setting a PCDDR bit to 1 makes the corresponding port C pin an output port, while clearing the bit to 0 makes the pin an input port. Rev. 3.00 Sep 15, 2006 page 382 of 988 #### Port C Data Register (PCDR) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | PC7DR | PC6DR | PC5DR | PC4DR | PC3DR | PC2DR | PC1DR | PC0DR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PCDR is an 8-bit readable/writable register that stores output data for the port C pins (PC<sub>7</sub> to PC<sub>0</sub>). PCDR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. # Port C Register (PORTC) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | Initial valu | e : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins PC<sub>7</sub> to PC<sub>0</sub>. PORTC is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port C pins ( $PC_7$ to $PC_0$ ) must always be performed on PCDR. If a port C read is performed while PCDDR bits are set to 1, the PCDR values are read. If a port C read is performed while PCDDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORTC contents are determined by the pin states, as PCDDR and PCDR are initialized. PORTC retains its prior state after a manual reset, and in software standby mode. #### Port C MOS Pull-Up Control Register (PCPCR) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PC7PCR | PC6PCR | PC5PCR | PC4PCR | PC3PCR | PC2PCR | PC1PCR | PC0PCR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PCPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port C on an individual bit basis. When a PCDDR bit is cleared to 0 (input port setting) in mode 2, 3, 6, or 7, setting the corresponding PCPCR bit to 1 turns on the MOS input pull-up for the corresponding pin. PCPCR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. #### 9.10.3 Pin Functions #### Modes 1, 4, and 5 In modes 1, 4, and 5, port C pins are automatically designated as address outputs. Port C pin functions in modes 1, 4, and 5 are shown in figure 9.16. Figure 9.16 Port C Pin Functions (Modes 1, 4, and 5) Rev. 3.00 Sep 15, 2006 page 384 of 988 ### Modes 2 and 6 [H8S/2351 Only] In modes 2 and 6, port C pins function as address outputs or input ports. Input or output can be specified on an individual bit basis. Setting a PCDDR bit to 1 makes the corresponding port C pin an address output, while clearing the bit to 0 makes the pin an input port. Port C pin functions in modes 2 and 6 are shown in figure 9.17. Figure 9.17 Port C Pin Functions (Modes 2 and 6) # Modes 3 and 7 [H8S/2351 Only] In modes 3 and 7, port C pins function as I/O ports. Input or output can be specified for each pin on an individual bit basis. Setting a PCDDR bit to 1 makes the corresponding port C pin an output port, while clearing the bit to 0 makes the pin an input port. Port C pin functions in modes 3 and 7 are shown in figure 9.18. Figure 9.18 Port C Pin Functions (Modes 3 and 7) #### 9.10.4 MOS Input Pull-Up Function [H8S/2351 Only] Port C has a built-in MOS input pull-up function that can be controlled by software. This MOS input pull-up function can be used in modes 2, 3, 6, and 7, and can be specified as on or off on an individual bit basis. When a PCDDR bit is cleared to 0 in mode 2, 3, 6, or 7, setting the corresponding PCPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a power-on reset, and in hardware standby mode. The prior state is retained after a manual reset, and in software standby mode. Table 9.18 summarizes the MOS input pull-up states. Table 9.18 MOS Input Pull-Up States (Port C) | Modes | Power-On<br>Reset | Hardware<br>Standby Mode | Manual<br>Reset | Software<br>Standby Mode | In Other Operations | | |------------|-------------------|--------------------------|-----------------|--------------------------|---------------------|--| | 1, 4, 5 | | OFF | | OFF | | | | 2, 3, 6, 7 | | | ON/OFF | | | | Legend: OFF: MOS input pull-up is always off. ON/OFF: On when PCDDR = 0 and PCPCR = 1; otherwise off. ### 9.11 Port D #### 9.11.1 Overview Port D is an 8-bit I/O port. Port D has a data bus I/O function, and the pin functions change according to the operating mode. However, in the H8S/2350, port D pins function only as data bus pins. Port D has a built-in MOS input pull-up function that can be controlled by software (H8S/2351 only). Figure 9.19 shows the port D pin configuration. **Figure 9.19 Port D Pin Functions** ### 9.11.2 Register Configuration [H8S/2351 Only] Table 9.19 shows the port D register configuration. **Table 9.19 Port D Registers** | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------------|--------------|-----|---------------|----------| | Port D data direction register | PDDDR | W | H'00 | H'FEBC | | Port D data register | PDDR | R/W | H'00 | H'FF6C | | Port D register | PORTD | R | Undefined | H'FF5C | | Port D MOS pull-up control register | PDPCR | R/W | H'00 | H'FF73 | Note: \* Lower 16 bits of the address. # Port D Data Direction Register (PDDDR) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|--------|--------|--------|--------|--------|--------|--------|--------| | | | PD7DDR | PD6DDR | PD5DDR | PD4DDR | PD3DDR | PD2DDR | PD1DDR | PD0DDR | | Initial va | alue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PDDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port D. PDDDR cannot be read; if it is, an undefined value will be read.. PDDDR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. - Modes 1, 2, and 4 to 6 The input/output direction specification by PDDDR is ignored, and port D is automatically designated for data I/O. - Modes 3 and 7 Setting a PDDDR bit to 1 makes the corresponding port D pin an output port, while clearing the bit to 0 makes the pin an input port. #### Port D Data Register (PDDR) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | PD7DR | PD6DR | PD5DR | PD4DR | PD3DR | PD2DR | PD1DR | PD0DR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PDDR is an 8-bit readable/writable register that stores output data for the port D pins (PD $_7$ to PD $_0$ ). PDDR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. # Port D Register (PORTD) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | Initial value | : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins PD<sub>7</sub> to PD<sub>0</sub>. PORTD is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port D pins ( $PD_7$ to $PD_0$ ) must always be performed on PDDR. If a port D read is performed while PDDDR bits are set to 1, the PDDR values are read. If a port D read is performed while PDDDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORTD contents are determined by the pin states, as PDDDR and PDDR are initialized. PORTD retains its prior state after a manual reset, and in software standby mode. #### Port D MOS Pull-Up Control Register (PDPCR) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PD7PCR | PD6PCR | PD5PCR | PD4PCR | PD3PCR | PD2PCR | PD1PCR | PD0PCR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PDPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port D on an individual bit basis. When a PDDDR bit is cleared to 0 (input port setting) in mode 3 or 7, setting the corresponding PDPCR bit to 1 turns on the MOS input pull-up for the corresponding pin. PDPCR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. #### 9.11.3 **Pin Functions** # Modes 1, 4, and 5 [H8S/2350]; Modes 1, 2, and 4 to 6 [H8S/2351] In modes 1, 2, and 4 to 6, port D pins are automatically designated as data I/O pins. Port D pin functions in modes 1, 2, and 4 to 6 are shown in figure 9.20. Figure 9.20 Port D Pin Functions (Modes 1, 2, and 4 to 6) # Modes 3 and 7 [H8S/2351 Only] In modes 3 and 7, port D pins function as I/O ports. Input or output can be specified for each pin on an individual bit basis. Setting a PDDDR bit to 1 makes the corresponding port D pin an output port, while clearing the bit to 0 makes the pin an input port. Port D pin functions in modes 3 and 7 are shown in figure 9.21. Figure 9.21 Port D Pin Functions (Modes 3 and 7) # 9.11.4 MOS Input Pull-Up Function [H8S/2351 Only] Port D has a built-in MOS input pull-up function that can be controlled by software. This MOS input pull-up function can be used in modes 3 and 7, and can be specified as on or off on an individual bit basis When a PDDDR bit is cleared to 0 in mode 3 or 7, setting the corresponding PDPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a power-on reset, and in hardware standby mode. The prior state is retained after a manual reset, and in software standby mode. Table 9.20 summarizes the MOS input pull-up states. Table 9.20 MOS Input Pull-Up States (Port D) | Modes | Power-On<br>Reset | Hardware<br>Standby Mode | Manual<br>Reset | In Other<br>Operations | | | |--------------|-------------------|--------------------------|-----------------|------------------------|--|--| | 1, 2, 4 to 6 | | OFF | | OFF | | | | 3, 7 | | | ON/OFF | | | | Legend: OFF : MOS input pull-up is always off. ON/OFF: On when PDDDR = 0 and PDPCR = 1; otherwise off. ### 9.12 Port E #### 9.12.1 Overview Port E is an 8-bit I/O port. Port E has a data bus I/O function, and the pin functions change according to the operating mode and whether 8-bit or 16-bit bus mode is selected. Port E has a built-in MOS input pull-up function that can be controlled by software (H8S/2351 only). Figure 9.22 shows the port E pin configuration. Figure 9.22 Port E Pin Functions #### 9.12.2 Register Configuration Table 9.21 shows the port E register configuration. **Table 9.21 Port E Registers** | Name | Abbreviation | R/W | Initial Value | Address*1 | |---------------------------------------|--------------|-----|---------------|-----------| | Port E data direction register | PEDDR | W | H'00 | H'FEBD | | Port E data register | PEDR | R/W | H'00 | H'FF6D | | Port E register | PORTE | R | Undefined | H'FF5D | | Port E MOS pull-up control register*2 | PEPCR | R/W | H'00 | H'FF74 | Notes: 1 Lower 16 bits of the address 2. Only applies to the H8S/2351. ### **Port E Data Direction Register (PEDDR)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PE7DDR | PE6DDR | PE5DDR | PE4DDR | PE3DDR | PE2DDR | PE1DDR | PE0DDR | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PEDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port E. PEDDR cannot be read; if it is, an undefined value will be read. PEDDR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. • Modes 1, 4, 5 [H8S/2350]; modes 1, 2, and 4 to 6 [H8S/2351] When 8-bit bus mode has been selected, port E pins function as I/O ports. Setting a PEDDR bit to 1 makes the corresponding port E pin an output port, while clearing the bit to 0 makes the pin an input port. When 16-bit bus mode has been selected, the input/output direction specification by PEDDR is ignored, and port E is designated for data I/O. For details of 8-bit and 16-bit bus modes, see section 6, Bus Controller. • Modes 3 and 7 [H8S/2351 only] Setting a PEDDR bit to 1 makes the corresponding port E pin an output port, while clearing the bit to 0 makes the pin an input port. #### Port E Data Register (PEDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | PE7DR | PE6DR | PE5DR | PE4DR | PE3DR | PE2DR | PE1DR | PE0DR | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PEDR is an 8-bit readable/writable register that stores output data for the port E pins (PE<sub>7</sub> to PE<sub>0</sub>). PEDR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. # **Port E Register (PORTE)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | | Initial value: | | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins PE<sub>7</sub> to PE<sub>0</sub>. PORTE is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port E pins (PE<sub>7</sub> to PE<sub>0</sub>) must always be performed on PEDR. If a port E read is performed while PEDDR bits are set to 1, the PEDR values are read. If a port E read is performed while PEDDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORTE contents are determined by the pin states, as PEDDR and PEDR are initialized. PORTE retains its prior state after a manual reset, and in software standby mode. # Port E MOS Pull-Up Control Register (PEPCR) [H8S/2351 Only] | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PE7PCR | PE6PCR | PE5PCR | PE4PCR | PE3PCR | PE2PCR | PE1PCR | PE0PCR | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PEPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port E on an individual bit basis. When a PEDDR bit is cleared to 0 (input port setting) when 8-bit bus mode is selected in mode 1, 2, 4, 5, or 6, or in mode 3 or 7, setting the corresponding PEPCR bit to 1 turns on the MOS input pull-up for the corresponding pin. PEPCR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. #### 9.12.3 Pin Functions ## Modes 1, 4, and 5 [H8S/2350]; Modes 1, 2, and 4 to 6 [H8S/2351] In modes 1, 2, and 4 to 6, when 8-bit access is designated and 8-bit bus mode is selected, port E pins are automatically designated as I/O ports. Setting a PEDDR bit to 1 makes the corresponding port E pin an output port, while clearing the bit to 0 makes the pin an input port. When 16-bit bus mode is selected, the input/output direction specification by PEDDR is ignored, and port E is designated for data I/O. Port E pin functions in modes 1, 2, and 4 to 6 are shown in figure 9.23. Figure 9.23 Port E Pin Functions (Modes 1, 2, and 4 to 6) # Modes 3 and 7 [H8S/2351 Only] In modes 3 and 7, port E pins function as I/O ports. Input or output can be specified for each pin on a bit-by-bit basis. Setting a PEDDR bit to 1 makes the corresponding port E pin an output port, while clearing the bit to 0 makes the pin an input port. Port E pin functions in modes 3 and 7 are shown in figure 9.24. Figure 9.24 Port E Pin Functions (Modes 3 and 7) ## 9.12.4 MOS Input Pull-Up Function [H8S/2351 Only] Port E has a built-in MOS input pull-up function that can be controlled by software. This MOS input pull-up function can be used in modes 1, 2, and 4 to 6 when 8-bit bus mode is selected, or in mode 3 or 7, and can be specified as on or off on an individual bit basis. When a PEDDR bit is cleared to 0 in mode 1, 2, 4, 5, or 6 when 8-bit bus mode is selected, or in mode 3 or 7, setting the corresponding PEPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a power-on reset, and in hardware standby mode. The prior state is retained after a manual reset, and in software standby mode. Table 9.22 summarizes the MOS input pull-up states. Table 9.22 MOS Input Pull-Up States (Port E) | Modes | | Power-On<br>Reset | Hardware<br>Standby Mode | Manual Software<br>Reset Standby Mode | | In Other Operations | | | | |--------------|------------|-------------------|--------------------------|---------------------------------------|--------|---------------------|--|--|--| | 3, 7 | 3, 7 | | OFF | | ON/OFF | | | | | | 1, 2, 4 to 6 | 8-bit bus | | | | | | | | | | | 16-bit bus | | | OFF | | | | | | Legend: OFF: MOS input pull-up is always off. ON/OFF: On when PEDDR = 0 and PEPCR = 1; otherwise off. ## 9.13 Port F #### 9.13.1 Overview Port F is an 8-bit I/O port. Port F pins also function as bus control signal input/output pins $(\overline{AS}, \overline{RD}, \overline{HWR}, \overline{LWR}, \overline{LCAS}, \overline{WAIT}, \overline{BREQO}, \overline{BREQ}, \text{ and } \overline{BACK})$ and the system clock $(\phi)$ output pin. Figure 9.25 shows the port F pin configuration. Figure 9.25 Port F Pin Functions #### 9.13.2 Register Configuration Table 9.23 shows the port F register configuration. **Table 9.23 Port F Registers** | Name | Abbreviation | R/W | Initial Value | Address*1 | |--------------------------------|--------------|-----|---------------|-----------| | Port F data direction register | PFDDR | W | H'80/H'00*2 | H'FEBE | | Port F data register | PFDR | R/W | H'00 | H'FF6E | | Port F register | PORTF | R | Undefined | H'FF5E | Notes: 1. Lower 16 bits of the address. 2. Initial value depends on the mode. ## Port F Data Direction Register (PFDDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|--------|--------|--------|--------|--------|--------|--------|--------| | | | PF7DDR | PF6DDR | PF5DDR | PF4DDR | PF3DDR | PF2DDR | PF1DDR | PF0DDR | | Modes 1, 2, | 4 to | 6 | | | | | | | | | Initial value | : | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | | Modes 3 an | d 7 | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PFDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port F. PFDDR cannot be read; if it is, an undefined value will be read. PFDDR is initialized by a power-on reset, and in hardware standby mode, to H'80 in modes 1, 2, and 4 to 6, and to H'00 in modes 3 and 7. It retains its prior state after a manual reset, and in software standby mode. The OPE bit in SBYCR is used to select whether the bus control output pins retain their output state or become high-impedance when a transition is made to software standby mode. Modes 1, 4, and 5 [H8S/2350]; modes 1, 2, and 4 to 6 [H8S/2351] Pin PF<sub>7</sub> functions as the φ output pin when the corresponding PFDDR bit is set to 1, and as an input port when the bit is cleared to 0. The input/output direction specified by PFDDR is ignored for pins PF<sub>6</sub> to PF<sub>3</sub>, which are automatically designated as bus control outputs ( $\overline{AS}$ , $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ ). Pins $PF_2$ to $PF_0$ are designated as bus control input/output pins ( $\overline{LCAS}$ , $\overline{WAIT}$ , $\overline{BREQO}$ , $\overline{BACK}$ , $\overline{BREQ}$ ) by means of bus controller settings. At other times, setting a PFDDR bit to 1 makes the corresponding port F pin an output port, while clearing the bit to 0 makes the pin an input port. Modes 3 and 7 [H8S/2351 only] Setting a PFDDR bit to 1 makes the corresponding port F pin PF<sub>6</sub> to PF<sub>0</sub> an output port, or in the case of pin PF<sub>7</sub>, the φ output pin. Clearing the bit to 0 makes the pin an input port. ## Port F Data Register (PFDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | PF7DR | PF6DR | PF5DR | PF4DR | PF3DR | PF2DR | PF1DR | PF0DR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PFDR is an 8-bit readable/writable register that stores output data for the port F pins (PF<sub>7</sub> to PF<sub>0</sub>). PFDR is initialized to H'00 by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. ## **Port F Register (PORTF)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | | Initial va | lue : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by state of pins PF<sub>7</sub> to PF<sub>0</sub>. PORTF is an 8-bit read-only register that shows the pin states. Writing of output data for the port F pins (PF<sub>7</sub> to PF<sub>0</sub>) must always be performed on PFDR. If a port F read is performed while PFDDR bits are set to 1, the PFDR values are read. If a port F read is performed while PFDDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORTF contents are determined by the pin states, as PFDDR and PFDR are initialized. PORTF retains its prior state after a manual reset, and in software standby mode. #### 9.13.3 Pin Functions Port F pins also function as bus control signal input/output pins $(\overline{AS}, \overline{RD}, \overline{HWR}, \overline{LWR}, \overline{LCAS}, \overline{WAIT}, \overline{BREQO}, \overline{BREQ}, \text{ and } \overline{BACK})$ and the system clock $(\phi)$ output pin. The pin functions differ between modes 1, 2, and 4 to 6, and modes 3 and 7. Port F pin functions are shown in table 9.24. Table 9.24 Port F Pin Functions | PF <sub>7</sub> /φ | The pin function | The pin function is switched as shown below according to bit PF7DDR. | | | | | | | |---------------------|---------------------------------|----------------------------------------------------------------------|---------------------------|----------------------------|--|--|--|--| | | PF7DDR | 0 | | 1 | | | | | | | Pin function | PF <sub>7</sub> input pi | n | φ output pin | | | | | | PF <sub>6</sub> /AS | The pin function and bit PF6DDF | n is switched as showi<br>ર. | n below according to | the operating mode | | | | | | | Operating Mode | Modes 1, 2, 4 to 6* | Modes | 3 and 7* | | | | | | | PF6DDR | _ | 0 | 1 | | | | | | | Pin function | AS output pin | PF <sub>6</sub> input pin | PF <sub>6</sub> output pin | | | | | | PF₅/RD | The pin function and bit PF5DDF | n is switched as showi<br>R. | n below according to | the operating mode | | | | | | | Mode | Modes 1, 2, 4 to 6* | Modes | 3 and 7* | | | | | | | PF5DDR | _ | 0 | 1 | | | | | | | Pin function | RD output pin | PF₅ input pin | PF <sub>5</sub> output pin | | | | | ## PF4/HWR The pin function is switched as shown below according to the operating mode and bit PF4DDR. | Operating<br>Mode | Modes 1, 2, 4 to 6* | Modes 3 | 3 and 7* | |-------------------|---------------------|---------------------------|----------------------------| | PF4DDR | _ | 0 | 1 | | Pin function | HWR output pin | PF <sub>4</sub> input pin | PF <sub>4</sub> output pin | #### Pin #### **Selection Method and Pin Functions** #### PF<sub>3</sub>/LWR The pin function is switched as shown below according to the operating mode and bit PF3DDR. | Operating<br>Mode | Modes 1, 2, 4 to 6* | Modes 3 | 3 and 7* | |-------------------|---------------------|---------------------------|----------------------------| | PF3DDR | _ | 0 | 1 | | Pin function | LWR output pin | PF <sub>3</sub> input pin | PF <sub>3</sub> output pin | #### PF<sub>2</sub>/LCAS/WAIT/ BREQO The pin function is switched as shown below according to the combination of the operating mode, and bits RMTS2 to RMTS0, LCASS, BREQOE, WAITE, ABW5 to ABW2, and PF2DDR. | Operating<br>Mode | | Modes 1, 2, 4 to 6* | | | | | 3 and 7* | |-------------------|-----------------|---------------------|--------------|---------------|---------------|-----------------|-----------------| | LCASS | | 0 | | | | _ | _ | | BREQOE | 0 | | | 1 | _ | _ | _ | | WAITE | ( | ) | 1 | _ | _ | _ | | | PF2DDR | 0 | 1 | | _ | _ | 0 | 1 | | Pin function | PF <sub>2</sub> | PF <sub>2</sub> | WAIT | BREQO | LCAS | PF <sub>2</sub> | PF <sub>2</sub> | | | input<br>pin | output<br>pin | input<br>pin | output<br>pin | output<br>pin | input<br>pin | output<br>pin | Note: 1. Only in DRAM space 16-bit access in modes 4 to 6 when RMTS2 to RMTS0 = B'001 to B'011. #### PF<sub>1</sub>/BACK The pin function is switched as shown below according to the combination of the operating mode, and bits BRLE and PF1DDR. | Operating<br>Mode | Мо | des 1, 2, 4 to | o 6* | Modes 3 and 7* | | | |-------------------|------------------|-------------------|--------------------|------------------|----------------------------|--| | BRLE | ( | ) | 1 | <u>—</u> | | | | PF1DDR | 0 | 1 | _ | 0 | 1 | | | Pin function | PF₁<br>input pin | PF₁<br>output pin | BACK<br>output pin | PF₁<br>input pin | PF <sub>1</sub> output pin | | #### Pin #### **Selection Method and Pin Functions** ## PF<sub>0</sub>/BREQ The pin function is switched as shown below according to the combination of the operating mode, and bits BRLE and PF0DDR. | Operating<br>Mode | Мо | des 1, 2, 4 to | 6* | Modes 3 and 7* | | | |-------------------|---------------------------|----------------------------|-------------------|---------------------------|----------------------------|--| | BRLE | ( | ) | 1 | _ | | | | PF0DDR | 0 | 1 | _ | 0 | 1 | | | Pin function | PF <sub>0</sub> input pin | PF <sub>0</sub> output pin | BREQ<br>input pin | PF <sub>0</sub> input pin | PF <sub>0</sub> output pin | | Note: \* Modes 2, 3, 6, and 7 only apply to the H8S/2351. ## 9.14 Port G #### **9.14.1** Overview Port G is a 5-bit I/O port. Port G pins also function as bus control signal output pins ( $\overline{CS0}$ to $\overline{CS3}$ , and $\overline{CAS}$ ). Figure 9.26 shows the port G pin configuration. Figure 9.26 Port G Pin Functions #### 9.14.2 Register Configuration Table 9.25 shows the port G register configuration. **Table 9.25 Port G Registers** | Name | Abbreviation | R/W | Initial Value <sup>*2</sup> | Address*1 | |--------------------------------|--------------|-----|-----------------------------|-----------| | Port G data direction register | PGDDR | W | H'10/H'00*3 | H'FEBF | | Port G data register | PGDR | R/W | H'00 | H'FF6F | | Port G register | PORTG | R | Undefined | H'FF5F | Notes: 1. Lower 16 bits of the address. - 2. Value of bits 4 to 0. - 3. Initial value depends on the mode. ## Port G Data Direction Register (PGDDR) | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------|-----------|-----------|-----------|--------|--------|--------|--------|--------| | | _ | _ | _ | PG4DDR | PG3DDR | PG2DDR | PG1DDR | PG0DDR | | Modes 1, 4, 5 | | | | | | | | | | Initial value: | Undefined | Undefined | Undefined | 1 | 0 | 0 | 0 | 0 | | R/W : | _ | _ | _ | W | W | W | W | W | | Modes 2, 3, 6, 7 | 7 | | | | | | | | | Initial value: | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | | R/W : | _ | _ | _ | W | W | W | W | W | PGDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port G. PGDDR cannot be read, and bits 7 to 5 are reserved. If PGDDR is read, an undefined value will be read. The PG4DDR bit is initialized by a power-on reset and in hardware standby mode, to 1 in modes 1, 4, and 5, and to 0 in modes 2, 3, 6, and 7. It retains its prior state after a manual reset and in software standby mode. The OPE bit in SBYCR is used to select whether the bus control output pins retain their output state or become high-impedance when a transition is made to software standby mode. Rev. 3.00 Sep 15, 2006 page 406 of 988 - Mode 1 [H8S/2350]; modes 1 and 2 [H8S/2351] - Pin PG<sub>4</sub> functions as a bus control output pin ( $\overline{CSO}$ ) when the corresponding PGDDR bit is set to 1, and as an input port when the bit is cleared to 0. - For pins $PG_3$ to $PG_0$ , setting the corresponding PGDDR bit to 1 makes the pin an output port, while clearing the bit to 0 makes the pin an input port. - Modes 3 and 7 [H8S/2351 only] Setting a PGDDR bit to 1 makes the corresponding port G pin an output port, while clearing the bit to 0 makes the pin an input port. - Modes 4 and 5 [H8S/2350]; modes 4, 5, and 6 [H8S/2351] Pins PG<sub>4</sub> to PG<sub>1</sub> function as bus control output pins (CSO to CS3) when the corresponding PGDDR bits are set to 1, and as input ports when the bits are cleared to 0. Pin PG<sub>0</sub> functions as the CAS output pin when DRAM interface is designated. Otherwise, setting the corresponding PGDDR bit to 1 makes the pin an output port, while clearing the bit to 0 makes the pin an input port. For details of the DRAM interfaces, see section 6, Bus Controller. ## Port G Data Register (PGDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|-----------|-----------|-------|-------|-------|-------|-------| | | | _ | _ | _ | PG4DR | PG3DR | PG2DR | PG1DR | PG0DR | | Initial value | : | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | R/W | R/W | R/W | R/W | R/W | PGDR is an 8-bit readable/writable register that stores output data for the port G pins (PG<sub>4</sub> to PG<sub>0</sub>). Bits 7 to 5 are reserved; they return an undetermined value if read, and cannot be modified. PGDR is initialized to H'00 (bits 4 to 0) by a power-on reset, and in hardware standby mode. It retains its prior state after a manual reset, and in software standby mode. #### **Port G Register (PORTG)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|-----------|-----------|-----|-----|-----|-----|-----| | | | | _ | | PG4 | PG3 | PG2 | PG1 | PG0 | | Initial value | : | Undefined | Undefined | Undefined | * | * | * | * | * | | R/W | : | _ | _ | _ | R | R | R | R | R | Note: \* Determined by state of pins PG<sub>4</sub> to PG<sub>0</sub>. PORTG is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port G pins ( $PG_4$ to $PG_0$ ) must always be performed on PGDR. Bits 7 to 5 are reserved; they return an undetermined value if read, and cannot be modified. If a port G read is performed while PGDDR bits are set to 1, the PGDR values are read. If a port G read is performed while PGDDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORTG contents are determined by the pin states, as PGDDR and PGDR are initialized. PORTG retains its prior state after a manual reset, and in software standby mode. #### 9.14.3 Pin Functions Port G pins also function as bus control signal output pins ( $\overline{CS0}$ to $\overline{CS3}$ , and $\overline{CAS}$ ). The pin functions are different in modes 1 and 2, modes 3 and 7, and modes 4 to 6. Port G pin functions are shown in table 9.26. **Table 9.26 Port G Pin Functions** | Pin | Selection Meth | nod and Pin Fu | nctions | | | | |----------------------|--------------------------------|-------------------------------------------------------------------|----------------------------|---------------------------|----------------|--| | PG <sub>4</sub> /CS0 | The pin function and bit PG4DD | | shown below ac | cording to the o | pperating mode | | | | Operating Mode | Modes 1, | Modes 1, 2, 4 to 6* | | | | | | PG4DDR | 0 1 | | 0 | 1 | | | | Pin function | PG <sub>4</sub> input pin | CS0 output pin | PG <sub>4</sub> input pin | PG₄ output pin | | | PG <sub>3</sub> /CS1 | The pin function and bit PG3DD | on is switched as shown below according to the operating mode DR. | | | | | | PG <sub>3</sub> /CS1 | and bit PG3DD | · · · · · · · · · · · · · · · · · · · | | | | | | | Operating<br>Mode | Modes 1 to 3, 7* Modes | | | | | | | PG3DDR | 0 | 1 | 0 | 1 | | | | Pin function | PG <sub>3</sub> input pin | PG <sub>3</sub> output pin | PG <sub>3</sub> input pin | CS1 output pin | | | | | | | | | | | PG <sub>2</sub> /CS2 | The pin function and bit PG2DD | | shown below ac | cording to the o | pperating mode | | | | Operating Mode | Modes 1 | 1 to 3, 7* | Modes | 4 to 6* | | | | PG2DDR | 0 | 1 | 0 | 1 | | | | Pin function | PG <sub>2</sub> input pin | PG <sub>2</sub> output pin | PG <sub>2</sub> input pin | CS2 output pin | | #### Pin #### Selection Method and Pin Functions ## PG<sub>1</sub>/CS<sub>3</sub> The pin function is switched as shown below according to the operating mode and bit PG1DDR. | Operating<br>Mode | Modes 1 | I to 3, 7* | Modes | 4 to 6* | |-------------------|---------------|----------------|---------------|----------------| | PG1DDR | 0 | 1 | 0 | 1 | | Pin function | PG₁ input pin | PG₁ output pin | PG₁ input pin | CS3 output pin | ## PG<sub>0</sub>/CAS The pin function is switched as shown below according to the combination of the operating mode and bits RMTS2 to RMTS0 and PG0DDR. | Operating<br>Mode | Modes 1 | to 3, 7* | N | Modes 4 to 6* | | | | |-------------------|---------------------------------|----------------------------------|---------------------------------|----------------------------------|---------------|--|--| | RMTS2 to<br>RMTS0 | _ | | B'0<br>B'100 t | B'001 to<br>B'011 | | | | | PG0DDR | 0 | 1 | 0 | 1 | _ | | | | Pin function | PG <sub>0</sub><br>input<br>pin | PG <sub>0</sub><br>output<br>pin | PG <sub>0</sub><br>input<br>pin | PG <sub>0</sub><br>output<br>pin | CAS<br>output | | | Note: \* Modes 2, 3, 6, and 7 only apply to the H8S/2351. # Section 10 16-Bit Timer Pulse Unit (TPU) #### 10.1 Overview The H8S/2350 Group has an on-chip 16-bit timer pulse unit (TPU) that comprises six 16-bit timer channels. #### 10.1.1 Features - Maximum 16-pulse input/output - A total of 16 timer general registers (TGRs) are provided (four each for channels 0 and 3, and two each for channels 1, 2, 4, and 5), each of which can be set independently as an output compare/input capture register - TGRC and TGRD for channels 0 and 3 can also be used as buffer registers - Selection of 8 counter input clocks for each channel - The following operations can be set for each channel: - Waveform output at compare match: Selection of 0, 1, or toggle output - Input capture function: Selection of rising edge, falling edge, or both edge detection - Counter clear operation: Counter clearing possible by compare match or input capture - Synchronous operation: Multiple timer counters (TCNT) can be written to simultaneously - Simultaneous clearing by compare match and input capture possible - Register simultaneous input/output possible by counter synchronous operation - PWM mode: Any PWM output duty can be set - Maximum of 15-phase PWM output possible by combination with synchronous operation - Buffer operation settable for channels 0 and 3 - Input capture register double-buffering possible - Automatic rewriting of output compare register possible - Phase counting mode settable independently for each of channels 1, 2, 4, and 5 - Two-phase encoder pulse up/down-count possible - Cascaded operation - Channel 2 (channel 5) input clock operates as 32-bit counter by setting channel 1 (channel 4) overflow/underflow - Fast access via internal 16-bit bus - Fast access is possible via a 16-bit bus interface - 26 interrupt sources - For channels 0 and 3, four compare match/input capture dual-function interrupts and one overflow interrupt can be requested independently - For channels 1, 2, 4, and 5, two compare match/input capture dual-function interrupts, one overflow interrupt, and one underflow interrupt can be requested independently - Automatic transfer of register data - Block transfer, 1-word data transfer, and 1-byte data transfer possible by data transfer controller (DTC) or DMA controller (DMAC) activation - Programmable pulse generator (PPG) output trigger can be generated - Channel 0 to 3 compare match/input capture signals can be used as PPG output trigger - A/D converter conversion start trigger can be generated - Channel 0 to 5 compare match A/input capture A signals can be used as A/D converter conversion start trigger - Module stop mode can be set - As the initial setting, TPU operation is halted. Register access is enabled by exiting module stop mode. Table 10.1 lists the functions of the TPU. **Table 10.1 TPU Functions** | Item | | Channel 0 | Channel 1 | Channel 2 | Channel 3 | Channel 4 | Channel 5 | |---------------------------|---------------|----------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------| | Count cloc | ck | φ/1<br>φ/4<br>φ/16<br>φ/64<br>TCLKA<br>TCLKB<br>TCLKC<br>TCLKD | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/256<br>TCLKA<br>TCLKB | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/1024<br>ΤCLKA<br>ΤCLKB<br>ΤCLKC | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/256<br>φ/1024<br>φ/4096<br>TCLKA | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/1024<br>TCLKA<br>TCLKC | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/256<br>TCLKA<br>TCLKC<br>TCLKD | | General re | egisters | TGR0A<br>TGR0B | TGR1A<br>TGR1B | TGR2A<br>TGR2B | TGR3A<br>TGR3B | TGR4A<br>TGR4B | TGR5A<br>TGR5B | | General re<br>buffer regi | | TGR0C<br>TGR0D | _ | _ | TGR3C<br>TGR3D | _ | | | I/O pins | | TIOCA0<br>TIOCB0<br>TIOCC0<br>TIOCD0 | TIOCA1<br>TIOCB1 | TIOCA2<br>TIOCB2 | TIOCA3<br>TIOCB3<br>TIOCC3<br>TIOCD3 | TIOCA4<br>TIOCB4 | TIOCA5<br>TIOCB5 | | Counter cl<br>function | ear | TGR compare match or input capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | | Compare | 0 output | 0 | 0 | 0 | 0 | 0 | 0 | | match<br>output | 1 output | 0 | 0 | 0 | 0 | 0 | 0 | | | Toggle output | 0 | 0 | 0 | 0 | 0 | 0 | | Input captifunction | ure | 0 | 0 | 0 | 0 | 0 | 0 | | Synchrono operation | ous | 0 | 0 | 0 | 0 | 0 | 0 | | PWM mod | le | 0 | 0 | 0 | 0 | 0 | 0 | | Phase cou<br>mode | ınting | _ | 0 | 0 | _ | 0 | 0 | | Buffer ope | eration | 0 | _ | _ | 0 | _ | _ | | Item | Channel 0 | Channel 1 | Channel 2 | Channel 3 | Channel 4 | Channel 5 | |-----------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------| | DMAC activation | TGR0A<br>compare<br>match or<br>input<br>capture | TGR1A<br>compare<br>match or<br>input<br>capture | TGR2A<br>compare<br>match or<br>input<br>capture | TGR3A<br>compare<br>match or<br>input<br>capture | TGR4A<br>compare<br>match or<br>input<br>capture | TGR5A<br>compare<br>match or<br>input<br>capture | | DTC activation | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR compare match or input capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | | A/D converter trigger | TGR0A<br>compare<br>match or<br>input<br>capture | TGR1A<br>compare<br>match or<br>input<br>capture | TGR2A<br>compare<br>match or<br>input<br>capture | TGR3A<br>compare<br>match or<br>input<br>capture | TGR4A<br>compare<br>match or<br>input<br>capture | TGR5A<br>compare<br>match or<br>input<br>capture | | PPG trigger | TGR0A/<br>TGR0B<br>compare<br>match or<br>input<br>capture | TGR1A/<br>TGR1B<br>compare<br>match or<br>input<br>capture | TGR2A/<br>TGR2B<br>compare<br>match or<br>input<br>capture | TGR3A/<br>TGR3B<br>compare<br>match or<br>input<br>capture | _ | _ | | Interrupt sources | 5 sources | 4 sources | 4 sources | 5 sources | 4 sources | 4 sources | | | <ul> <li>Compare match or input capture 0A</li> </ul> | <ul> <li>Compare<br/>match or<br/>input<br/>capture<br/>1A</li> </ul> | <ul> <li>Compare<br/>match or<br/>input<br/>capture<br/>2A</li> </ul> | <ul> <li>Compare<br/>match or<br/>input<br/>capture<br/>3A</li> </ul> | <ul> <li>Compare<br/>match or<br/>input<br/>capture<br/>4A</li> </ul> | <ul> <li>Compare<br/>match or<br/>input<br/>capture<br/>5A</li> </ul> | | | <ul> <li>Compare<br/>match or<br/>input<br/>capture<br/>0B</li> </ul> | <ul> <li>Compare<br/>match or<br/>input<br/>capture<br/>1B</li> </ul> | Compare<br>match or<br>input<br>capture<br>2B | <ul> <li>Compare<br/>match or<br/>input<br/>capture<br/>3B</li> </ul> | <ul> <li>Compare<br/>match or<br/>input<br/>capture<br/>4B</li> </ul> | <ul> <li>Compare<br/>match or<br/>input<br/>capture<br/>5B</li> </ul> | | | Compare<br>match or<br>input<br>capture<br>0C | <ul><li>Overflow</li><li>Underflow</li></ul> | • Overflow • Underflow | <ul> <li>Compare<br/>match or<br/>input<br/>capture<br/>3C</li> </ul> | Overflow Underflow | Overflow Underflow | | | Compare<br>match or<br>input<br>capture<br>0D | | | <ul> <li>Compare<br/>match or<br/>input<br/>capture<br/>3D</li> </ul> | | | | | • Overflow | | | • Overflow | | | Legend: : Possible— : Not possible ## 10.1.2 Block Diagram Figure 10.1 shows a block diagram of the TPU. Figure 10.1 Block Diagram of TPU # 10.1.3 Pin Configuration Table 10.2 summarizes the TPU pins. Table 10.2 TPU Pins | Channel | Name | Symbol | I/O | Function | |---------|------------------------------------|--------|-------|--------------------------------------------------------------------------------------| | All | Clock input A | TCLKA | Input | External clock A input pin<br>(Channel 1 and 5 phase counting mode A<br>phase input) | | | Clock input B | TCLKB | Input | External clock B input pin (Channel 1 and 5 phase counting mode B phase input) | | | Clock input C | TCLKC | Input | External clock C input pin (Channel 2 and 4 phase counting mode A phase input) | | | Clock input D | TCLKD | Input | External clock D input pin<br>(Channel 2 and 4 phase counting mode B<br>phase input) | | 0 | Input capture/out compare match A0 | TIOCA0 | I/O | TGR0A input capture input/output compare output/PWM output pin | | | Input capture/out compare match B0 | TIOCB0 | I/O | TGR0B input capture input/output compare output/PWM output pin | | | Input capture/out compare match C0 | TIOCC0 | I/O | TGR0C input capture input/output compare output/PWM output pin | | | Input capture/out compare match D0 | TIOCD0 | I/O | TGR0D input capture input/output compare output/PWM output pin | | 1 | Input capture/out compare match A1 | TIOCA1 | I/O | TGR1A input capture input/output compare output/PWM output pin | | | Input capture/out compare match B1 | TIOCB1 | I/O | TGR1B input capture input/output compare output/PWM output pin | | 2 | Input capture/out compare match A2 | TIOCA2 | I/O | TGR2A input capture input/output compare output/PWM output pin | | | Input capture/out compare match B2 | TIOCB2 | I/O | TGR2B input capture input/output compare output/PWM output pin | | Channel | Name | Symbol | I/O | Function | |---------|------------------------------------|--------|-----|----------------------------------------------------------------| | 3 | Input capture/out compare match A3 | TIOCA3 | I/O | TGR3A input capture input/output compare output/PWM output pin | | | Input capture/out compare match B3 | TIOCB3 | I/O | TGR3B input capture input/output compare output/PWM output pin | | | Input capture/out compare match C3 | TIOCC3 | I/O | TGR3C input capture input/output compare output/PWM output pin | | | Input capture/out compare match D3 | TIOCD3 | I/O | TGR3D input capture input/output compare output/PWM output pin | | 4 | Input capture/out compare match A4 | TIOCA4 | I/O | TGR4A input capture input/output compare output/PWM output pin | | | Input capture/out compare match B4 | TIOCB4 | I/O | TGR4B input capture input/output compare output/PWM output pin | | 5 | Input capture/out compare match A5 | TIOCA5 | I/O | TGR5A input capture input/output compare output/PWM output pin | | | Input capture/out compare match B5 | TIOCB5 | I/O | TGR5B input capture input/output compare output/PWM output pin | # 10.1.4 Register Configuration Table 10.3 summarizes the TPU registers. Table 10.3 TPU Registers | Channel | Name | Abbreviation | R/W | Initial Value | Address*1 | |---------|-----------------------------------|--------------|---------|---------------|-----------| | 0 | Timer control register 0 | TCR0 | R/W | H'00 | H'FFD0 | | | Timer mode register 0 | TMDR0 | R/W | H'C0 | H'FFD1 | | | Timer I/O control register 0H | TIOR0H | R/W | H'00 | H'FFD2 | | | Timer I/O control register 0L | TIOR0L | R/W | H'00 | H'FFD3 | | | Timer interrupt enable register 0 | TIER0 | R/W | H'40 | H'FFD4 | | | Timer status register 0 | TSR0 | R/(W)*2 | H'C0 | H'FFD5 | | | Timer counter 0 | TCNT0 | R/W | H'0000 | H'FFD6 | | | Timer general register 0A | TGR0A | R/W | H'FFFF | H'FFD8 | | | Timer general register 0B | TGR0B | R/W | H'FFFF | H'FFDA | | | Timer general register 0C | TGR0C | R/W | H'FFFF | H'FFDC | | | Timer general register 0D | TGR0D | R/W | H'FFFF | H'FFDE | | 1 | Timer control register 1 | TCR1 | R/W | H'00 | H'FFE0 | | | Timer mode register 1 | TMDR1 | R/W | H'C0 | H'FFE1 | | | Timer I/O control register 1 | TIOR1 | R/W | H'00 | H'FFE2 | | | Timer interrupt enable register 1 | TIER1 | R/W | H'40 | H'FFE4 | | | Timer status register 1 | TSR1 | R/(W)*2 | H'C0 | H'FFE5 | | | Timer counter 1 | TCNT1 | R/W | H'0000 | H'FFE6 | | | Timer general register 1A | TGR1A | R/W | H'FFFF | H'FFE8 | | | Timer general register 1B | TGR1B | R/W | H'FFFF | H'FFEA | | 2 | Timer control register 2 | TCR2 | R/W | H'00 | H'FFF0 | | | Timer mode register 2 | TMDR2 | R/W | H'C0 | H'FFF1 | | | Timer I/O control register 2 | TIOR2 | R/W | H'00 | H'FFF2 | | | Timer interrupt enable register 2 | TIER2 | R/W | H'40 | H'FFF4 | | | Timer status register 2 | TSR2 | R/(W)*2 | H'C0 | H'FFF5 | | | Timer counter 2 | TCNT2 | R/W | H'0000 | H'FFF6 | | | Timer general register 2A | TGR2A | R/W | H'FFFF | H'FFF8 | | | Timer general register 2B | TGR2B | R/W | H'FFFF | H'FFFA | | Channel | Name | Abbreviation | R/W | Initial Value | Address*1 | |---------|-----------------------------------|--------------|---------|---------------|-----------| | 3 | Timer control register 3 | TCR3 | R/W | H'00 | H'FE80 | | | Timer mode register 3 | TMDR3 | R/W | H'C0 | H'FE81 | | | Timer I/O control register 3H | TIOR3H | R/W | H'00 | H'FE82 | | | Timer I/O control register 3L | TIOR3L | R/W | H'00 | H'FE83 | | | Timer interrupt enable register 3 | TIER3 | R/W | H'40 | H'FE84 | | | Timer status register 3 | TSR3 | R/(W)*2 | H'C0 | H'FE85 | | | Timer counter 3 | TCNT3 | R/W | H'0000 | H'FE86 | | | Timer general register 3A | TGR3A | R/W | H'FFFF | H'FE88 | | | Timer general register 3B | TGR3B | R/W | H'FFFF | H'FE8A | | | Timer general register 3C | TGR3C | R/W | H'FFFF | H'FE8C | | | Timer general register 3D | TGR3D | R/W | H'FFFF | H'FE8E | | 4 | Timer control register 4 | TCR4 | R/W | H'00 | H'FE90 | | | Timer mode register 4 | TMDR4 | R/W | H'C0 | H'FE91 | | | Timer I/O control register 4 | TIOR4 | R/W | H'00 | H'FE92 | | | Timer interrupt enable register 4 | TIER4 | R/W | H'40 | H'FE94 | | | Timer status register 4 | TSR4 | R/(W)*2 | H'C0 | H'FE95 | | | Timer counter 4 | TCNT4 | R/W | H'0000 | H'FE96 | | | Timer general register 4A | TGR4A | R/W | H'FFFF | H'FE98 | | | Timer general register 4B | TGR4B | R/W | H'FFFF | H'FE9A | | 5 | Timer control register 5 | TCR5 | R/W | H'00 | H'FEA0 | | | Timer mode register 5 | TMDR5 | R/W | H'C0 | H'FEA1 | | | Timer I/O control register 5 | TIOR5 | R/W | H'00 | H'FEA2 | | | Timer interrupt enable register 5 | TIER5 | R/W | H'40 | H'FEA4 | | | Timer status register 5 | TSR5 | R/(W)*2 | H'C0 | H'FEA5 | | | Timer counter 5 | TCNT5 | R/W | H'0000 | H'FEA6 | | | Timer general register 5A | TGR5A | R/W | H'FFFF | H'FEA8 | | | Timer general register 5B | TGR5B | R/W | H'FFFF | H'FEAA | | All | Timer start register | TSTR | R/W | H'00 | H'FFC0 | | | Timer synchro register | TSYR | R/W | H'00 | H'FFC1 | | | Module stop control register | MSTPCR | R/W | H'3FFF | H'FF3C | Notes: 1. Lower 16 bits of the address. 2. Can only be written with 0 for flag clearing. ## 10.2 Register Descriptions #### 10.2.1 Timer Control Register (TCR) Channel 0: TCR0 Channel 3: TCR3 Bit 7 6 5 4 3 2 1 0 CCLR2 CCLR1 CCLR0 CKEG1 CKEG0 TPSC2 TPSC1 TPSC0 Initial value: 0 0 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W Channel 1: TCR1 Channel 2: TCR2 Channel 4: TCR4 Channel 5: TCR5 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|-------|-------|-------|-------|-------|-------|-------| | | | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | R/W The TCR registers are 8-bit registers that control the TCNT channels. The TPU has six TCR registers, one for each of channels 0 to 5. The TCR registers are initialized to H'00 by a reset, and in hardware standby mode. TCR register settings should be made only when TCNT operation is stopped. Bits 7, 6, 5—Counter Clear 2, 1, and 0 (CCLR2, CCLR1, CCLR0): These bits select the TCNT counter clearing source. | Channel | Bit 7<br>CCLR2 | Bit 6<br>CCLR1 | Bit 5<br>CCLR0 | Description | | | | | |------------|----------------|----------------|----------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--| | 0, 3 | 0 | 0 | 0 | TCNT clearing disabled (Initial value) | | | | | | | | | 1 | TCNT cleared by TGRA compare match/input capture | | | | | | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | | | - | | | | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation*1 | | | | | | | 1 | 0 | 0 | TCNT clearing disabled | | | | | | | | | 1 | TCNT cleared by TGRC compare match/input capture*2 | | | | | | | | 1 | 0 | TCNT cleared by TGRD compare match/input capture*2 | | | | | | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation*1 | | | | | | Chamal | Bit 7 | Bit 6 | Bit 5 | Description | | | | | | Channel | Reserved*3 | CCLR1 | CCLR0 | Description (Initial value) | | | | | | 1, 2, 4, 5 | 0 | 0 | 0 | TCNT clearing disabled (Initial value) | | | | | | Channel | Reserved*3 | CCLR1 | CCLR0 | Description | | | |------------|------------|-------|-------|---------------------------------------------------------------------------------------------------------------|--|--| | 1, 2, 4, 5 | 0 | 0 | 0 | TCNT clearing disabled (Initial value) | | | | | | 1 | | TCNT cleared by TGRA compare match/input capture | | | | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation*1 | | | Notes: 1. Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. - 2. When TGRC or TGRD is used as a buffer register, TCNT is not cleared because the buffer register setting has priority, and compare match/input capture does not occur. - 3. Bit 7 is reserved in channels 1, 2, 4, and 5. It is always read as 0 and cannot be modified. Bits 4 and 3—Clock Edge 1 and 0 (CKEG1, CKEG0): These bits select the input clock edge. When the input clock is counted using both edges, the input clock period is halved (e.g. $\phi/4$ both edges = $\phi/2$ rising edge). If phase counting mode is used on channels 1, 2, 4, and 5, this setting is ignored and the phase counting mode setting has priority. | Bit 4<br>CKEG1 | Bit 3<br>CKEG0 | Description | | |----------------|----------------|-----------------------|-----------------| | 0 | 0 | Count at rising edge | (Initial value) | | | 1 | Count at falling edge | | | 1 | _ | Count at both edges | | Note: Internal clock edge selection is valid when the input clock is $\phi/4$ or slower. This setting is ignored if the input clock is $\phi/1$ , or when overflow/underflow of another channel is selected. Bits 2, 1, and 0—Time Prescaler 2, 1, and 0 (TPSC2 to TPSC0): These bits select the TCNT counter clock. The clock source can be selected independently for each channel. Table 10.4 shows the clock sources that can be set for each channel. Table 10.4 TPU Clock Sources | | | | I | nterna | al Cloc | k | | | Extern | al Clock | | Overflow/<br>Underflow<br>on Another | |---------|-----|-----|------|--------|---------|--------|--------|-------|--------|----------|-------|--------------------------------------| | Channel | φ/1 | φ/4 | φ/16 | φ/64 | φ/256 | φ/1024 | ф/4096 | TCLKA | TCLKB | TCLKC | TCLKD | Channel | | 0 | 0 | 0 | 0 | 0 | | | | 0 | 0 | 0 | 0 | | | 1 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | | | 0 | | 2 | 0 | 0 | 0 | 0 | | 0 | | 0 | 0 | 0 | | | | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | 4 | 0 | 0 | 0 | 0 | | 0 | | 0 | | 0 | | 0 | | 5 | 0 | 0 | 0 | 0 | 0 | | | 0 | | 0 | 0 | | Legend: O: Setting Blank: No setting | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | | | | |---------|----------------|----------------|----------------|----------------------------------------------------|--|--|--| | 0 | 0 | | 0 | Internal clock: counts on $\phi/1$ (Initial value) | | | | | | | | 1 | Internal clock: counts on φ/4 | | | | | | | 1 | 0 | Internal clock: counts on | | | | | _ | | | 1 | Internal clock: counts on φ/64 | | | | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | | | | 1 | External clock: counts on TCLKB pin input | | | | | | | 1 | 0 | External clock: counts on TCLKC pin input | | | | | | | | 1 | External clock: counts on TCLKD pin input | | | | | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|----------------------------------------------------| | 1 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ (Initial value) | | | | | 1 | Internal clock: counts on φ/4 | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on $\phi/64$ | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKB pin input | | | | 1 | 0 | Internal clock: counts on φ/256 | | | | | 1 | Counts on TCNT2 overflow/underflow | Note: This setting is ignored when channel 1 is in phase counting mode. | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|----------------------------------------------------| | 2 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ (Initial value) | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on $\phi/64$ | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKB pin input | | | | 1 | 0 | External clock: counts on TCLKC pin input | | | | | 1 | Internal clock: counts on φ/1024 | Note: This setting is ignored when channel 2 is in phase counting mode. | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | | | | |---------|----------------|----------------|----------------|-----------------------------------------|-----------------|--|--| | 3 | 0 | 0 | 0 | Internal clock: counts on φ/1 | (Initial value) | | | | | | | 1 | Internal clock: counts on φ/4 | | | | | | | 1 | 0 | Internal clock: counts on φ/16 | | | | | | | | 1 | Internal clock: counts on φ/64 | | | | | | 1 | 0 | 0 | External clock: counts on TCLKA | pin input | | | | | | | 1 | Internal clock: counts on φ/1024 | | | | | | | 1 | 0 | Internal clock: counts on φ/256 | | | | | | | | 1 | Internal clock: counts on \$\phi/4096\$ | | | | | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | | | | |---------|----------------|----------------|----------------|----------------------------------------------------|--|--|--| | 4 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ (Initial value) | | | | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | | | | 1 | 0 | Internal clock: counts on φ/16 | | | | | | | | 1 | Internal clock: counts on $\phi/64$ | | | | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | | | | 1 | External clock: counts on TCLKC pin input | | | | | | | 1 | 0 | Internal clock: counts on φ/1024 | | | | | | | | 1 | Counts on TCNT5 overflow/underflow | | | | Note: This setting is ignored when channel 4 is in phase counting mode. | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | | | |---------|----------------|----------------|----------------|----------------------------------------------------|--|--| | 5 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ (Initial value) | | | | | | | 1 | Internal clock: counts on φ/4 | | | | | | 1 | 0 | Internal clock: counts on φ/16 | | | | | | | 1 | Internal clock: counts on φ/64 | | | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | | | 1 | External clock: counts on TCLKC pin input | | | | | | 1 | 0 | Internal clock: counts on φ/256 | | | | | | | 1 | External clock: counts on TCLKD pin input | | | Note: This setting is ignored when channel 5 is in phase counting mode. ## 10.2.2 Timer Mode Register (TMDR) Channel 0: TMDR0 Channel 3: TMDR3 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|-----|-----|-----|-----|-----|-----| | | | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | | Initial value | : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | Channel 1: TMDR1 Channel 2: TMDR2 Channel 4: TMDR4 Channel 5: TMDR5 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|-----|-----|-----|-----| | | | _ | _ | | | MD3 | MD2 | MD1 | MD0 | | Initial value | : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | The TMDR registers are 8-bit readable/writable registers that are used to set the operating mode for each channel. The TPU has six TMDR registers, one for each channel. The TMDR registers are initialized to H'C0 by a reset, and in hardware standby mode. TMDR register settings should be made only when TCNT operation is stopped. Bits 7 and 6—Reserved: Read-only bits, always read as 1. **Bit 5—Buffer Operation B (BFB):** Specifies whether TGRB is to operate in the normal way, or TGRB and TGRD are to be used together for buffer operation. When TGRD is used as a buffer register, TGRD input capture/output compare is not generated. In channels 1, 2, 4, and 5, which have no TGRD, bit 5 is reserved. It is always read as 0 and cannot be modified. | Bit 5 | | | |-------|--------------------------------------------------|-----------------| | BFB | Description | | | 0 | TGRB operates normally | (Initial value) | | 1 | TGRB and TGRD used together for buffer operation | | **Bit 4—Buffer Operation A (BFA):** Specifies whether TGRA is to operate in the normal way, or TGRA and TGRC are to be used together for buffer operation. When TGRC is used as a buffer register, TGRC input capture/output compare is not generated. In channels 1, 2, 4, and 5, which have no TGRC, bit 4 is reserved. It is always read as 0 and cannot be modified. Bit 4 BFA Description 0 TGRA operates normally (Initial value) 1 TGRA and TGRC used together for buffer operation Bits 3 to 0—Modes 3 to 0 (MD3 to MD0): These bits are used to set the timer operating mode. | Bit 3<br>MD3 <sup>*1</sup> | Bit 2<br>MD2*2 | Bit 1<br>MD1 | Bit 0<br>MD0 | Description | | |----------------------------|----------------|--------------|--------------|-----------------------|-----------------| | 0 0 | | 0 | 0 | Normal operation | (Initial value) | | | | 1 | Reserved | | | | | | 1 | 0 | PWM mode 1 | | | | | | 1 | PWM mode 2 | | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | | 1 | Phase counting mode 2 | | | | | 1 | 0 | Phase counting mode 3 | | | | | | 1 | Phase counting mode 4 | | | 1 | * | * | * | _ | | Legend: \*: Don't care Notes: 1. MD3 is a reserved bit. In a write, it should always be written with 0. 2. Phase counting mode cannot be set for channels 0 and 3. In this case, 0 should always be written to MD2. ## 10.2.3 Timer I/O Control Register (TIOR) Channel 0: TIOR0H Channel 1: TIOR1 Channel 2: TIOR2 Channel 3: TIOR3H Channel 4: TIOR4 Channel 5: TIOR5 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|------|------|------|------|------|------|------|------| | | | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W Channel 0: TIOR0L Channel 3: TIOR3L | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|------|------|------|------|------|------|------|------| | | | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W Note: When TGRC or TGRD is designated for buffer operation, this setting is invalid and the register operates as a buffer register. The TIOR registers are 8-bit registers that control the TGR registers. The TPU has eight TIOR registers, two each for channels 0 and 3, and one each for channels 1, 2, 4, and 5. The TIOR registers are initialized to H'00 by a reset, and in hardware standby mode. Care is required since TIOR is affected by the TMDR setting. The initial output specified by TIOR is valid when the counter is stopped (the CST bit in TSTR is cleared to 0). Note also that, in PWM mode 2, the output at the point at which the counter is cleared to 0 is specified. # Bits 7 to 4— I/O Control B3 to B0 (IOB3 to IOB0) I/O Control D3 to D0 (IOD3 to IOD0): Bits IOB3 to IOB0 specify the function of TGRB. Bits IOD3 to IOD0 specify the function of TGRD. | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | | |---------|-------|-------|-------|-------|-------------| | Channel | IOB3 | IOB2 | IOB1 | IOB0 | Description | | 0 | 0 | 0 | 0 | 0 | TGR0B | Output disabled | (Initial value) | |---|---|---|---|---|------------------------|-----------------------------------------------|-----------------------------------------------| | | | | | 1 | ─is output<br>—compare | output | 0 output at compare match | | | | | 1 | 0 | register | | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | | 1 | 0 | 0 | | Output disabled | | | | | | | 1 | <del></del> | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | <del></del> | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR0B | Capture input<br>source is<br>TIOCB0 pin | Input capture at rising edge | | | | | | 1 | ─is input<br>—capture | | Input capture at falling edge | | | | | 1 | * | register | поово ріп | Input capture at both edges | | | | 1 | * | * | _ | Capture input source is channel 1/count clock | Input capture at TCNT1 count- up/count-down*1 | Legend: \*: Don't care Note: 1. When bits TPSC2 to TPSC0 in TCR1 are set to B'000 and φ/1 is used as the TCNT1 count clock, this setting is invalid and input capture is not generated. | Channel | Bit 7<br>IOD3 | Bit 6<br>IOD2 | Bit 5<br>IOD1 | Bit 4<br>IOD0 | Description | on | | |---------|---------------|---------------|---------------|---------------|-------------------------------------|-----------------------------------------------|----------------------------------------------| | 0 | 0 | 0 | 0 | 0 | TGR0D | Output disabled | (Initial value) | | | | | | 1 | is output | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | -compare<br>_register <sup>*2</sup> | output | 1 output at compare match | | | | | | 1 | _ 0 | | Toggle output at compare match | | | | 1 | 0 | 0 | _ | Output disabled | | | | | | | 1 | _ | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | _ | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR0D | Capture input | Input capture at rising edge | | | | | | 1 | ⁻is input<br>₋capture | source is<br>TIOCD0 pin | Input capture at falling edge | | | | | 1 | * | register*2 | ПОСВО РІП | Input capture at both edges | | | | 1 | * | * | _ 3 | Capture input source is channel 1/count clock | Input capture at TCNT1 count-up/count-down*1 | Notes: 1. When bits TPSC2 to TPSC0 in TCR1 are set to B'000 and φ/1 is used as the TCNT1 count clock, this setting is invalid and input capture is not generated. 2. When the BFB bit in TMDR0 is set to 1 and TGR0D is used as a buffer register, this setting is invalid and input capture/output compare is not generated. | Channel | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | Description | on | | |---------|---------------|---------------|---------------|---------------|-----------------------|---------------------------------------------------------------------|------------------------------------------------------------------| | 1 | 0 | 0 | 0 | 0 | TGR1B | Output disabled | (Initial value) | | | | | | 1 | is output | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | -compare<br>register | output | 1 output at compare match | | | | | | 1 | _ 0 | | Toggle output at compare match | | | | 1 | 0 | 0 | _ | Output disabled | | | | | | | 1 | <del></del> | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | _ | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR1B | Capture input | Input capture at rising edge | | | | | | 1 | ⁻is input<br>₋capture | source is<br>TIOCB1 pin | Input capture at falling edge | | | | | 1 | * | register | посыт ріп | Input capture at both edges | | | | 1 | * | * | | Capture input<br>source is TGR0C<br>compare match/<br>input capture | Input capture at generation of TGR0C compare match/input capture | | Channel | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | Description | on | | |---------|---------------|---------------|---------------|---------------|------------------------|--------------------------------|--------------------------------| | 2 | 2 0 | 0 | 0 | 0 | TGR2B | Output disabled | (Initial value) | | | | | | 1 | ⁻is output<br>₋compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | Output disabled | Toggle output at compare match | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | 1 | = | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | _ | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | 1 | * | 0 | 0 | TGR2B | Capture input | Input capture at rising edge | | | | | | 1 | ⁻is input<br>_capture | source is<br>TIOCB2 pin | Input capture at falling edge | | | | | 1 | * | register | 110052 μπ | Input capture at both edges | Legend: \*: Don't care Rev. 3.00 Sep 15, 2006 page 430 of 988 REJ09B0330-0300 | Channel | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | Description | on | | | | | |---------|---------------|---------------|---------------|---------------|-----------------------|-----------------------------------------------------------------|----------------------------------------------|---|--------|---------------------------| | 3 | 0 | 0 | 0 | 0 | TGR3B | Output disabled | (Initial value) | | | | | | | | | 1 | is output | Initial output is 0 output Output disabled Initial output is 1 | 0 output at compare match | | | | | | | | 1 | 0 | compare register | | 1 output at compare match | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | 1 | 0 | 0 | _ | | | | | | | | | | | 1 | <del>_</del> | | 0 output at compare match | | | | | | | | | | | 1 | 0 | = | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | | | | 1 | 0 | 0 | 0 | TGR3B | Capture input | Input capture at rising edge | | | | | | | | | 1 | ⁻is input<br>₋capture | source is<br>TIOCB3 pin | Input capture at falling edge | | | | | | | | 1 | * | register | посьз ріп | Input capture at both edges | | | | | | | 1 | * | * | | Capture input source is channel 4/count clock | Input capture at TCNT4 count-up/count-down*1 | | | | Note: 1. When bits TPSC2 to TPSC0 in TCR4 are set to B'000 and φ/1 is used as the TCNT4 count clock, this setting is invalid and input capture is not generated. | Channel | Bit 7<br>IOD3 | Bit 6<br>IOD2 | Bit 5<br>IOD1 | Bit 4<br>IOD0 | Description | on | | | | | | | | |---------|---------------------------------------------------------------------------------------|---------------|-----------------|---------------|-----------------------------------------------|----------------------------------------------|--------------------------------|--|---|---|---|--------|---------------------------| | 3 | 0 | 0 | 0 | 0 | TGR3D | Output disabled | (Initial value) | | | | | | | | | | | | 1 | is output | Initial output is 0 output | 0 output at compare match | | | | | | | | | | | 1 | 0 | -compare<br>_register <sup>*2</sup> | | 1 output at compare match | | | | | | | | | $ \begin{array}{c cccc} \hline 1 & 0 & \underline{0} \\ \hline 1 & 1 & \end{array} $ | | | 1 | _ • | | Toggle output at compare match | | | | | | | | | | _ | Output disabled | | | | | | | | | | | | | | | | 1 | <del>_</del> | Initial output is 1 | 0 output at compare match | | | | | | | | | | | | | | | | | 1 | 0 | _ | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | | | | | | | 1 | 0 | 0 | 0 | TGR3D | Capture input | Input capture at rising edge | | | | | | | | | | | | 1 | ⁻is input<br>₋capture | source is<br>TIOCD3 pin | Input capture at falling edge | | | | | | | | | | | 1 | * | register*2 | ПОСВЗ ріп | Input capture at both edges | | | | | | | | | | 1 | * | * | Capture input source is channel 4/count clock | Input capture at TCNT4 count-up/count-down*1 | | | | | | | | Notes: 1. When bits TPSC2 to TPSC0 in TCR4 are set to B'000 and φ/1 is used as the TCNT4 count clock, this setting is invalid and input capture is not generated. 2. When the BFB bit in TMDR3 is set to 1 and TGR3D is used as a buffer register, this setting is invalid and input capture/output compare is not generated. | Channel | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | Description | on | | | | | | | | | |---------|---------------|---------------|---------------|---------------|-----------------------|------------------------------------------|--------------------------------|--|---|---|---|--|---------------------------------------------------------------------|-------------------------------------------------------------------| | 4 | 0 | 0 | 0 | 0 | TGR4B | Output disabled | (Initial value) | | | | | | | | | | | | | 1 | is output | Initial output is 0 | 0 output at compare match | | | | | | | | | | | | 1 | 0 | -compare<br>register | output | 1 output at compare match | | | | | | | | | | | | | 1 | _ 0 | | Toggle output at compare match | | | | | | | | | | | 1 | 0 | 0 | _ | Output disabled Initial output is 1 | | | | | | | | | | | | | | 1 | _ | | 0 output at compare match | | | | | | | | | | | | 1 | 0 | _ | output | 1 output at compare match | | | | | | | | | | | | | 1 | _ | | Toggle output at compare match | | | | | | | | | | 1 | 0 | 0 | 0 | TGR4B | Capture input<br>source is<br>TIOCB4 pin | Input capture at rising edge | | | | | | | | | | | | | is input | ⁻is input<br>₋capture | | Input capture at falling edge | | | | | | | | | | | | 1 | * | register | посьч ріп | Input capture at both edges | | | | | | | | | | | | | | | | | | 1 | * | * | | Capture input<br>source is TGR3C<br>compare match/<br>input capture | Input capture at generation of TGR3C compare match/ input capture | | Channel | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | Description | on | | |---------|---------------|---------------|---------------|---------------|------------------------|-------------------------|--------------------------------| | 5 | 0 | 0 | 0 | 0 | TGR5B | Output disabled | (Initial value) | | | | | | 1 | ⁻is output<br>₋compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | 1 | 1 | 0 | 0 | | Output disabled | | | | | | | | 1 | = | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | = | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | * | 0 | 0 | TGR5B | Capture input | Input capture at rising edge | | | | | | 1 | ⁻is input<br>₋capture | source is<br>TIOCB5 pin | Input capture at falling edge | | | | | 1 | * | register | HOOBS pill | Input capture at both edges | Legend: \*: Don't care ## Bits 3 to 0— I/O Control A3 to A0 (IOA3 to IOA0) I/O Control C3 to C0 (IOC3 to IOC0): IOA3 to IOA0 specify the function of TGRA. IOC3 to IOC0 specify the function of TGRC. | | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |---------|-------|-------|-------|-------|-------------| | Channel | IOA3 | IOA2 | IOA1 | IOA0 | Description | | | | | | | • | | | | |---|-----|---|-----|---|-----------------------|------------------------------------------------------|--------------------------------------------|------------------------------| | 0 | 0 0 | | 0 | 0 | TGR0A | Output disabled | (Initial value) | | | | | | | 1 | is output | Initial output is 0 | 0 output at compare match | | | | | | 1 | 0 | compare register | output | 1 output at compare match | | | | | | | 1 | | | Toggle output at compare match | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | 1 | 1 | _ | Initial output is 1 output | 0 output at compare match | | | | | | 1 | 0 | _ | | 1 output at compare match | | | | | | | 1 | = | | Toggle output at compare match | | | | 1 | 0 | 0 0 | 0 | 0 | TGR0A | Capture input | Input capture at rising edge | | | | | | 1 | ⁻is input<br>_capture | source is<br>TIOCA0 pin | Input capture at falling edge | | | | | | 1 | * | register | | Input capture at both edges | | | | | 1 | * | * | | Capture input<br>source is channel<br>1/ count clock | Input capture at TCNT1 count-up/count-down | | Legend: \*: Don't care | Channel | Bit 3<br>IOC3 | Bit 2<br>IOC2 | Bit 1<br>IOC1 | Bit 0<br>IOC0 | Description | on | | |---------|---------------|---------------|---------------|---------------|------------------------|-----------------------------------------------|--------------------------------------------| | 0 | 0 | 0 | 0 | 0 | TGR0C | Output disabled | (Initial value) | | | | | | 1 | ⁻is output<br>₋compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register*1 | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | | 1 | 0 | 0 | _ | Output disabled | | | | | | | 1 | <del>_</del> | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | _ | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR0C | Capture input | Input capture at rising edge | | | | | | 1 | ⁻is input<br>₋capture | source is<br>TIOCC0 pin | Input capture at falling edge | | | | | 1 | * | register*1 | 110CC0 pii1 | Input capture at both edges | | | | 1 | * | * | | Capture input source is channel 1/count clock | Input capture at TCNT1 count-up/count-down | Note: 1. When the BFA bit in TMDR0 is set to 1 and TGR0C is used as a buffer register, this setting is invalid and input capture/output compare is not generated. | Channel | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | Description | on | | |---------|---------------|---------------|---------------|---------------|------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------| | 1 | 0 | 0 | 0 | 0 | TGR1A | Output disabled | (Initial value) | | | | | | 1 | ⁻is output<br>_compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | | 1 | 0 | 0 | _ | Output disabled | | | | | | | 1 | <del></del> | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | = | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR1A | Capture input source is | Input capture at rising edge | | | | | | 1 | ⁻is input<br>-capture | | Input capture at falling edge | | | | | 1 | * | register | TIOCA1 pin | Input capture at both edges | | | | 1 | * | * | | Capture input<br>source is TGR0A<br>compare match/<br>input capture | Input capture at generation of channel 0/TGR0A compare match/input capture | | Channel | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | Description | on | | | | |---------|---------------|---------------|---------------|---------------|------------------------|--------------------------------|--------------------------------|--------|---------------------------| | 2 | 0 | 0 | 0 | 0 | TGR2A | Output disabled | (Initial value) | | | | | | | | 1 | ⁻is output<br>_compare | Initial output is 0 | 0 output at compare match | | | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | | 1 | _ | | Toggle output at compare match | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | 1 | _ | Initial output is 1 | 0 output at compare match | | | | | | | | | 1 | 0 | _ | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | | | 1 | * | 0 | 0 | TGR2A | Capture input | Input capture at rising edge | | | | | | | | 1 | ⁻is input<br>_capture | source is<br>TIOCA2 pin | Input capture at falling edge | | | | | | | 1 | * | register | HOGAZ PIII | Input capture at both edges | | | Legend: \*: Don't care Rev. 3.00 Sep 15, 2006 page 436 of 988 REJ09B0330-0300 | Channel | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | Description | on | | |---------|---------------|---------------|---------------|---------------|------------------------|-----------------------------------------------|--------------------------------------------| | 3 | 0 | 0 | 0 | 0 | TGR3A | Output disabled | (Initial value) | | | | | | 1 | ⁻is output<br>₋compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | | 1 | 0 | 0 | _ | Output disabled Initial output is 1 | | | | | | | 1 | <del>_</del> | | 0 output at compare match | | | | | 1 | 0 | = | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR3A | Capture input | Input capture at rising edge | | | | | | 1 | is input | source is | Input capture at falling edge | | | | | 1 | * | -capture<br>register | TIOCA3 pin | Input capture at both edges | | | | 1 | * | * | 39.0.0. | Capture input source is channel 4/count clock | Input capture at TCNT4 count-up/count-down | | Channel | Bit 3<br>IOC3 | Bit 2<br>IOC2 | Bit 1<br>IOC1 | Bit 0<br>IOC0 | Description | on | | |---------|---------------|---------------|---------------|---------------|------------------------|-----------------------------------------------|--------------------------------------------| | 3 | 0 | 0 | 0 | 0 | TGR3C | Output disabled | (Initial value) | | | | | | 1 | ⁻is output<br>_compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register*1 | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | | 1 | 0 | 0 | _ | Output disabled | | | | | | | 1 | = | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | = | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR3C | Capture input | Input capture at rising edge | | | | | | 1 | ⁻is input<br>₋capture | source is<br>TIOCC3 pin | Input capture at falling edge | | | | | 1 | * | register*1 | 110003 pii1 | Input capture at both edges | | | | 1 | * | * | _ | Capture input source is channel 4/count clock | Input capture at TCNT4 count-up/count-down | Note: 1. When the BFA bit in TMDR3 is set to 1 and TGR3C is used as a buffer register, this setting is invalid and input capture/output compare is not generated. | Channel | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | Description | on | | |---------|---------------|---------------|---------------|---------------|----------------------|---------------------------------------------------------------------|------------------------------------------------------------------| | 4 | 0 | 0 | 0 | 0 | TGR4A | Output disabled | (Initial value) | | | | | | 1 | is output | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | -compare<br>register | output | 1 output at compare match | | | | | | 1 | 3 | | Toggle output at compare match | | | | 1 | 0 | 0 | _ | Output disabled | | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR4A | out source is | Input capture at rising edge | | | | | | 1 | is input | | Input capture at falling edge | | | | | 1 | * | ₋capture<br>register | TIOCA4 pin | Input capture at both edges | | | | 1 | * | * | | Capture input<br>source is TGR3A<br>compare match/<br>input capture | Input capture at generation of TGR3A compare match/input capture | | Channel | IOA3 | IOA2 | IOA1 | IOA0 | Description | | | | | | |---------|-------|------|-----------------|------|------------------------|-------------------------|--------------------------------|---------------------------|--|--| | 5 | 0 | 0 | 0 | 0 | TGR5A | Output disabled | (Initial value) | | | | | | | | | 1 | ⁻is output<br>₋compare | Initial output is 0 | 0 output at compare match | | | | | | | | 1 | 0 | register | s output | 1 output at compare match | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | 1 0 0 | _ | Output disabled | | | | | | | | | | | | | 1 | _ | Initial output is 1 | 0 output at compare match | | | | | | | | | 1 | 0 | = | output | 1 output at compare match | | | | | | | | 1 | _ | | Toggle output at compare match | | | | | | 1 | * | 0 | 0 | TGR5A | Capture input | Input capture at rising edge | | | | | | | | | 1 | ⁻is input<br>₋capture | source is<br>TIOCA5 pin | Input capture at falling edge | | | | | | | | 1 | * | register | HOCAS PIII | Input capture at both edges | | | | Legend: \*: Don't care ## 10.2.4 Timer Interrupt Enable Register (TIER) Channel 0: TIER0 Channel 3: TIER3 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|------|---|---|-------|-------|-------|-------|-------| | | | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | | Initial valu | ue: | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | Channel 1: TIER1 Channel 2: TIER2 Channel 4: TIER4 Channel 5: TIER5 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|------|---|-------|-------|---|---|-------|-------| | | | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | | Initial val | ue: | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | _ | R/W | R/W | _ | _ | R/W | R/W | The TIER registers are 8-bit registers that control enabling or disabling of interrupt requests for each channel. The TPU has six TIER registers, one for each channel. The TIER registers are initialized to H'40 by a reset, and in hardware standby mode. **Bit 7—A/D Conversion Start Request Enable (TTGE):** Enables or disables generation of A/D conversion start requests by TGRA input capture/compare match. | Bit 7 | | | |-------|--------------------------------------------------|-----------------| | TTGE | Description | | | 0 | A/D conversion start request generation disabled | (Initial value) | | 1 | A/D conversion start request generation enabled | | **Bit 6—Reserved:** Read-only bit, always read as 1. **Bit 5—Underflow Interrupt Enable (TCIEU):** Enables or disables interrupt requests (TCIU) by the TCFU flag when the TCFU flag in TSR is set to 1 in channels 1 and 2. In channels 0 and 3, bit 5 is reserved. It is always read as 0 and cannot be modified. | Bit 5<br>TCIEU | Description | | |----------------|--------------------------------------------|-----------------| | 0 | Interrupt requests (TCIU) by TCFU disabled | (Initial value) | | 1 | Interrupt requests (TCIU) by TCFU enabled | | **Bit 4—Overflow Interrupt Enable (TCIEV):** Enables or disables interrupt requests (TCIV) by the TCFV flag when the TCFV flag in TSR is set to 1. | Bit 4 | | | |-------|--------------------------------------------|-----------------| | TCIEV | Description | | | 0 | Interrupt requests (TCIV) by TCFV disabled | (Initial value) | | 1 | Interrupt requests (TCIV) by TCFV enabled | | **Bit 3—TGR Interrupt Enable D (TGIED):** Enables or disables interrupt requests (TGID) by the TGFD bit when the TGFD bit in TSR is set to 1 in channels 0 and 3. In channels 1, 2, 4, and 5, bit 3 is reserved. It is always read as 0 and cannot be modified. | Bit 3 | | | |-------|------------------------------------------------|-----------------| | TGIED | Description | | | 0 | Interrupt requests (TGID) by TGFD bit disabled | (Initial value) | | 1 | Interrupt requests (TGID) by TGFD bit enabled | | **Bit 2—TGR Interrupt Enable C (TGIEC):** Enables or disables interrupt requests (TGIC) by the TGFC bit when the TGFC bit in TSR is set to 1 in channels 0 and 3. In channels 1, 2, 4, and 5, bit 2 is reserved. It is always read as 0 and cannot be modified. | Bit 2<br>TGIEC | Description | | |----------------|------------------------------------------------|-----------------| | 0 | Interrupt requests (TGIC) by TGFC bit disabled | (Initial value) | | 1 | Interrupt requests (TGIC) by TGFC bit enabled | | **Bit 1—TGR Interrupt Enable B (TGIEB):** Enables or disables interrupt requests (TGIB) by the TGFB bit when the TGFB bit in TSR is set to 1. | Bit 1 | Decembring | | |-------|------------------------------------------------|-----------------| | TGIEB | Description | | | 0 | Interrupt requests (TGIB) by TGFB bit disabled | (Initial value) | | 1 | Interrupt requests (TGIB) by TGFB bit enabled | | **Bit 0—TGR Interrupt Enable A (TGIEA):** Enables or disables interrupt requests (TGIA) by the TGFA bit when the TGFA bit in TSR is set to 1. | Bit 0<br>TGIEA | Description | | |----------------|------------------------------------------------|-----------------| | 0 | Interrupt requests (TGIA) by TGFA bit disabled | (Initial value) | | 1 | Interrupt requests (TGIA) by TGFA bit enabled | | ## 10.2.5 Timer Status Register (TSR) Channel 0: TSR0 Channel 3: TSR3 | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|--------|--------|--------|--------|--------| | | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | | Initial value: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | _ | _ | _ | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | Note: \* Can only be written with 0 for flag clearing. Channel 1: TSR1 Channel 2: TSR2 Channel 4: TSR4 Channel 5: TSR5 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|------|---|--------|--------|---|---|--------|--------| | | | TCFD | | TCFU | TCFV | _ | _ | TGFB | TGFA | | Initial value | : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R | _ | R/(W)* | R/(W)* | _ | _ | R/(W)* | R/(W)* | Note: \* Can only be written with 0 for flag clearing. The TSR registers are 8-bit registers that indicate the status of each channel. The TPU has six TSR registers, one for each channel. The TSR registers are initialized to H'C0 by a reset, and in hardware standby mode. **Bit 7—Count Direction Flag (TCFD):** Status flag that shows the direction in which TCNT counts in channels 1, 2, 4, and 5. In channels 0 and 3, bit 7 is reserved. It is always read as 1 and cannot be modified. | Bit 7 | | | |-------|------------------|-----------------| | TCFD | Description | | | 0 | TCNT counts down | | | 1 | TCNT counts up | (Initial value) | **Bit 6—Reserved:** Read-only bit, always read as 1. Bit 5—Underflow Flag (TCFU): Status flag that indicates that TCNT underflow has occurred when channels 1, 2, 4, and 5 are set to phase counting mode. In channels 0 and 3, bit 5 is reserved. It is always read as 0 and cannot be modified. | Bit 5<br>TCFU | Description | | |---------------|----------------------------------------------------------------|-----------------| | 0 | [Clearing condition] | (Initial value) | | | When 0 is written to TCFU after reading TCFU = 1 | | | 1 | [Setting condition] | | | | When the TCNT value underflows (changes from H'0000 to H'FFFF) | | Bit 4—Overflow Flag (TCFV): Status flag that indicates that TCNT overflow has occurred. | Bit 4<br>TCFV | Description | | |---------------|---------------------------------------------------------------|-----------------| | 0 | [Clearing condition] | (Initial value) | | | When 0 is written to TCFV after reading TCFV = 1 | | | 1 | [Setting condition] | | | | When the TCNT value overflows (changes from H'FFFF to H'0000) | | Bit 3—Input Capture/Output Compare Flag D (TGFD): Status flag that indicates the occurrence of TGRD input capture or compare match in channels 0 and 3. In channels 1, 2, 4, and 5, bit 3 is reserved. It is always read as 0 and cannot be modified. | Bit 3<br>TGFD | Description | |---------------|------------------------------------------------------------------------------------------------| | 0 | [Clearing conditions] (Initial value) | | | <ul> <li>When DTC is activated by TGID interrupt while DISEL bit of MRB in DTC is 0</li> </ul> | | | <ul> <li>When 0 is written to TGFD after reading TGFD = 1</li> </ul> | | 1 | [Setting conditions] | | | <ul> <li>When TCNT = TGRD while TGRD is functioning as output compare register</li> </ul> | | | When TCNT value is transferred to TGRD by input capture signal while TGRD is | | | functioning as input capture register | Bit 2—Input Capture/Output Compare Flag C (TGFC): Status flag that indicates the occurrence of TGRC input capture or compare match in channels 0 and 3. In channels 1, 2, 4, and 5, bit 2 is reserved. It is always read as 0 and cannot be modified. | Bit 2 | | | | | | | | |-------|------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | TGFC | Description | | | | | | | | 0 | [Clearing conditions] (Initial value) | | | | | | | | | <ul> <li>When DTC is activated by TGIC interrupt while DISEL bit of MRB in DTC is 0</li> </ul> | | | | | | | | | <ul> <li>When 0 is written to TGFC after reading TGFC = 1</li> </ul> | | | | | | | | 1 | [Setting conditions] | | | | | | | | | When TCNT = TGRC while TGRC is functioning as output compare register | | | | | | | | | When TCNT value is transferred to TGRC by input capture signal while TGRC is | | | | | | | | | functioning as input capture register | | | | | | | Bit 1—Input Capture/Output Compare Flag B (TGFB): Status flag that indicates the occurrence of TGRB input capture or compare match. | Bit 1<br>TGFB | Description | |---------------|------------------------------------------------------------------------------------------------| | 0 | [Clearing conditions] (Initial value) | | | <ul> <li>When DTC is activated by TGIB interrupt while DISEL bit of MRB in DTC is 0</li> </ul> | | | <ul> <li>When 0 is written to TGFB after reading TGFB = 1</li> </ul> | | 1 | [Setting conditions] | | | When TCNT = TGRB while TGRB is functioning as output compare register | | | When TCNT value is transferred to TGRB by input capture signal while TGRB is | | | functioning as input capture register | Bit 0—Input Capture/Output Compare Flag A (TGFA): Status flag that indicates the occurrence of TGRA input capture or compare match. | Bit 0<br>TGFA | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 0 | [Clearing conditions] (Initial value) | | | <ul> <li>When DTC is activated by TGIA interrupt while DISEL bit of MRB in DTC is 0</li> </ul> | | | <ul> <li>When DMAC is activated by TGIA interrupt while DTA bit of DMABCR in DMAC is</li> <li>1</li> </ul> | | | <ul> <li>When 0 is written to TGFA after reading TGFA = 1</li> </ul> | | 1 | [Setting conditions] | | | <ul> <li>When TCNT = TGRA while TGRA is functioning as output compare register</li> </ul> | | | <ul> <li>When TCNT value is transferred to TGRA by input capture signal while TGRA is<br/>functioning as input capture register</li> </ul> | #### **Timer Counter (TCNT)** 10.2.6 Channel 0: TCNT0 (up-counter) Channel 1: TCNT1 (up/down-counter\*) Channel 2: TCNT2 (up/down-counter\*) Channel 3: TCNT3 (up-counter) Channel 4: TCNT4 (up/down-counter\*) Channel 5: TCNT5 (up/down-counter\*) Bit 15 13 12 11 10 9 8 7 6 5 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 Initial value: 0 0 R/W Note: \* These counters can be used as up/down-counters only in phase counting mode or when counting overflow/underflow on another channel. In other cases they function as up-counters. The TCNT registers are 16-bit counters. The TPU has six TCNT counters, one for each channel. The TCNT counters are initialized to H'0000 by a reset, and in hardware standby mode. The TCNT counters cannot be accessed in 8-bit units; they must always be accessed as a 16-bit unit ## 10.2.7 Timer General Register (TGR) | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | | | | | | | | | Initial valu | ıe : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | | R/W The TGR registers are 16-bit registers with a dual function as output compare and input capture registers. The TPU has 16 TGR registers, four each for channels 0 and 3 and two each for channels 1, 2, 4, and 5. TGRC and TGRD for channels 0 and 3 can also be designated for operation as buffer registers\*. The TGR registers are initialized to H'FFFF by a reset, and in hardware standby mode. The TGR registers cannot be accessed in 8-bit units; they must always be accessed as a 16-bit unit. Note: \* TGR buffer register combinations are TGRA—TGRC and TGRB—TGRD. ## 10.2.8 Timer Start Register (TSTR) | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|------|------|------|------|------|------| | | _ | _ | CST5 | CST4 | CST3 | CST2 | CST1 | CST0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | TSTR is an 8-bit readable/writable register that selects operation/stoppage for channels 0 to 5. TSTR is initialized to H'00 by a reset, and in hardware standby mode. When setting the operating mode in TMDR or setting the count clock in TCR, first stop the TCNT counter. **Bits 7 and 6—Reserved:** Should always be written with 0. Bits 5 to 0—Counter Start 5 to 0 (CST5 to CST0): These bits select operation or stoppage for TCNT. | Bit n<br>CSTn | Description | | |---------------|----------------------------------|-----------------| | 0 | TCNTn count operation is stopped | (Initial value) | | 1 | TCNTn performs count operation | | | | | | Notes: 1. n = 5 to 0 If 0 is written to the CST bit during operation with the TIOC pin designated for output, the counter stops but the TIOC pin output compare output level is retained. If TIOR is written to when the CST bit is cleared to 0, the pin output level will be changed to the set initial output value. ### 10.2.9 Timer Synchro Register (TSYR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|-------|-------|-------|-------|-------|-------| | | | _ | _ | SYNC5 | SYNC4 | SYNC3 | SYNC2 | SYNC1 | SYNC0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | TSYR is an 8-bit readable/writable register that selects independent operation or synchronous operation for the channel 0 to 5 TCNT counters. A channel performs synchronous operation when the corresponding bit in TSYR is set to 1. TSYR is initialized to H'00 by a reset, and in hardware standby mode. Bits 7 and 6—Reserved: Should always be written with 0. Bits 5 to 0—Timer Synchro 5 to 0 (SYNC5 to SYNC0): These bits select whether operation is independent of or synchronized with other channels. When synchronous operation is selected, synchronous presetting of multiple channels\*1, and synchronous clearing through counter clearing on another channel\*2 are possible. | Bit n<br>SYNCn | Description | |----------------|--------------------------------------------------------------------------------------------------------| | 0 | TCNTn operates independently (TCNT presetting/clearing is unrelated to other channels) (Initial value) | | 1 | TCNTn performs synchronous operation | | | TCNT synchronous presetting/synchronous clearing is possible | | | | Notes: n = 5 to 0 - 1. To set synchronous operation, the SYNC bits for at least two channels must be set to 1. - 2. To set synchronous clearing, in addition to the SYNC bit, the TCNT clearing source must also be set by means of bits CCLR2 to CCLR0 in TCR. ## 10.2.10 Module Stop Control Register (MSTPCR) MSTPCR is a 16-bit readable/writable register that performs module stop mode control. When the MSTP13 bit in MSTPCR is set to 1, TPU operation stops at the end of the bus cycle and a transition is made to module stop mode. Registers cannot be read or written to in module stop mode. For details, see section 20.5, Module Stop Mode. MSTPCR is initialized to H'3FFF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 13—Module Stop (MSTP13): Specifies the TPU module stop mode. | BIT 13 | | |--------|-------------| | MSTP13 | Description | | 0 | TPU module stop mode cleared | | |---|------------------------------|-----------------| | 1 | TPU module stop mode set | (Initial value) | ## 10.3 Interface to Bus Master ### 10.3.1 16-Bit Registers TCNT and TGR are 16-bit registers. As the data bus to the bus master is 16 bits wide, these registers can be read and written to in 16-bit units. These registers cannot be read or written to in 8-bit units; 16-bit access must always be used. An example of 16-bit register access operation is shown in figure 10.2. Figure 10.2 16-Bit Register Access Operation [Bus Master ↔ TCNT (16 Bits)] ## 10.3.2 8-Bit Registers Registers other than TCNT and TGR are 8-bit. As the data bus to the CPU is 16 bits wide, these registers can be read and written to in 16-bit units. They can also be read and written to in 8-bit units. Examples of 8-bit register access operation are shown in figures 10.3, 10.4, and 10.5. Figure 10.3 8-Bit Register Access Operation [Bus Master ↔ TCR (Upper 8 Bits)] Figure 10.4 8-Bit Register Access Operation [Bus Master ↔ TMDR (Lower 8 Bits)] Figure 10.5 8-Bit Register Access Operation [Bus Master ↔ TCR and TMDR (16 Bits)] ## 10.4 Operation #### 10.4.1 Overview Operation in each mode is outlined below. ## **Normal Operation** Each channel has a TCNT and TGR register. TCNT performs up-counting, and is also capable of free-running operation, synchronous counting, and external event counting. Each TGR can be used as an input capture register or output compare register. ### **Synchronous Operation** When synchronous operation is designated for a channel, TCNT for that channel performs synchronous presetting. That is, when TCNT for a channel designated for synchronous operation is rewritten, the TCNT counters for the other channels are also rewritten at the same time. Synchronous clearing of the TCNT counters is also possible by setting the timer synchronization bits in TSYR for channels designated for synchronous operation. ## **Buffer Operation** When TGR is an output compare register: When a compare match occurs, the value in the buffer register for the relevant channel is transferred to TGR. When TGR is an input capture register: When input capture occurs, the value in TCNT is transfer to TGR and the value previously held in TGR is transferred to the buffer register. ## **Cascaded Operation** The channel 1 counter (TCNT1), channel 2 counter (TCNT2), channel 4 counter (TCNT4), and channel 5 counter (TCNT5) can be connected together to operate as a 32-bit counter. #### **PWM Mode** In this mode, a PWM waveform is output. The output level can be set by means of TIOR. A PWM waveform with a duty of between 0% and 100% can be output, according to the setting of each TGR register. ### **Phase Counting Mode** In this mode, TCNT is incremented or decremented by detecting the phases of two clocks input from the external clock input pins in channels 1, 2, 4, and 5. When phase counting mode is set, the corresponding TCLK pin functions as the clock pin, and TCNT performs up- or down-counting. This can be used for two-phase encoder pulse input. ### 10.4.2 Basic Functions ### **Counter Operation** When one of bits CST0 to CST5 is set to 1 in TSTR, the TCNT counter for the corresponding channel starts counting. TCNT can operate as a free-running counter, periodic counter, and so on. **Example of count operation setting procedure:** Figure 10.6 shows an example of the count operation setting procedure. Figure 10.6 Example of Counter Operation Setting Procedure **Free-running count operation and periodic count operation:** Immediately after a reset, the TPU's TCNT counters are all designated as free-running counters. When the relevant bit in TSTR is set to 1 the corresponding TCNT counter starts up-count operation as a free-running counter. When TCNT overflows (from H'FFFF to H'0000), the TCFV bit in TSR is set to 1. If the value of the corresponding TCIEV bit in TIER is 1 at this point, the TPU requests an interrupt. After overflow, TCNT starts counting up again from H'0000. Figure 10.7 illustrates free-running counter operation. Figure 10.7 Free-Running Counter Operation When compare match is selected as the TCNT clearing source, the TCNT counter for the relevant channel performs periodic count operation. The TGR register for setting the period is designated as an output compare register, and counter clearing by compare match is selected by means of bits CCLR2 to CCLR0 in TCR. After the settings have been made, TCNT starts up-count operation as periodic counter when the corresponding bit in TSTR is set to 1. When the count value matches the value in TGR, the TGF bit in TSR is set to 1 and TCNT is cleared to H'0000. If the value of the corresponding TGIE bit in TIER is 1 at this point, the TPU requests an interrupt. After a compare match, TCNT starts counting up again from H'0000. Figure 10.8 Periodic Counter Operation ### **Waveform Output by Compare Match** The TPU can perform 0, 1, or toggle output from the corresponding output pin using compare match. **Example of setting procedure for waveform output by compare match:** Figure 10.9 shows an example of the setting procedure for waveform output by compare match Figure 10.9 Example Of Setting Procedure For Waveform Output By Compare Match **Examples of waveform output operation:** Figure 10.10 shows an example of 0 output/1 output. In this example TCNT has been designated as a free-running counter, and settings have been made so that 1 is output by compare match A, and 0 is output by compare match B. When the set level and the pin level coincide, the pin level does not change. Figure 10.10 Example of 0 Output/1 Output Operation Figure 10.11 shows an example of toggle output. In this example TCNT has been designated as a periodic counter (with counter clearing performed by compare match B), and settings have been made so that output is toggled by both compare match A and compare match B. Figure 10.11 Example of Toggle Output Operation ### **Input Capture Function** The TCNT value can be transferred to TGR on detection of the TIOC pin input edge. Rising edge, falling edge, or both edges can be selected as the detected edge. For channels 0, 1, 3, and 4, it is also possible to specify another channel's counter input clock or compare match signal as the input capture source. Note: When another channel's counter input clock is used as the input capture input for channels 0 and 3, $\phi/1$ should not be selected as the counter input clock used for input capture input. Input capture will not be generated if $\phi/1$ is selected. **Example of input capture operation setting procedure:** Figure 10.12 shows an example of the input capture operation setting procedure. Figure 10.12 Example of Input Capture Operation Setting Procedure **Example of input capture operation:** Figure 10.13 shows an example of input capture operation. In this example both rising and falling edges have been selected as the TIOCA pin input capture input edge, falling edge has been selected as the TIOCB pin input capture input edge, and counter clearing by TGRB input capture has been designated for TCNT. Figure 10.13 Example of Input Capture Operation # 10.4.3 Synchronous Operation In synchronous operation, the values in a number of TCNT counters can be rewritten simultaneously (synchronous presetting). Also, a number of TCNT counters can be cleared simultaneously by making the appropriate setting in TCR (synchronous clearing). Synchronous operation enables TGR to be incremented with respect to a single time base. Channels 0 to 5 can all be designated for synchronous operation. ### **Example of Synchronous Operation Setting Procedure** Figure 10.14 shows an example of the synchronous operation setting procedure. Figure 10.14 Example of Synchronous Operation Setting Procedure ### **Example of Synchronous Operation** Figure 10.15 shows an example of synchronous operation. In this example, synchronous operation and PWM mode 1 have been designated for channels 0 to 2, TGR0B compare match has been set as the channel 0 counter clearing source, and synchronous clearing has been set for the channel 1 and 2 counter clearing source. Three-phase PWM waveforms are output from pins TIOC0A, TIOC1A, and TIOC2A. At this time, synchronous presetting, and synchronous clearing by TGR0B compare match, is performed for channel 0 to 2 TCNT counters, and the data set in TGR0B is used as the PWM cycle. For details of PWM modes, see section 10.4.6, PWM Modes. Figure 10.15 Example of Synchronous Operation ## 10.4.4 Buffer Operation Buffer operation, provided for channels 0 and 3, enables TGRC and TGRD to be used as buffer registers. Buffer operation differs depending on whether TGR has been designated as an input capture register or as a compare match register. Table 10.5 shows the register combinations used in buffer operation. Table 10.5 Register Combinations in Buffer Operation | Channel | Timer General Register | Buffer Register | |---------|------------------------|-----------------| | 0 | TGR0A | TGR0C | | | TGR0B | TGR0D | | 3 | TGR3A | TGR3C | | | TGR3B | TGR3D | ## • When TGR is an output compare register When a compare match occurs, the value in the buffer register for the corresponding channel is transferred to the timer general register. This operation is illustrated in figure 10.16. Figure 10.16 Compare Match Buffer Operation • When TGR is an input capture register When input capture occurs, the value in TCNT is transferred to TGR and the value previously held in the timer general register is transferred to the buffer register. This operation is illustrated in figure 10.17. Figure 10.17 Input Capture Buffer Operation ### **Example of Buffer Operation Setting Procedure** Figure 10.18 shows an example of the buffer operation setting procedure. Figure 10.18 Example of Buffer Operation Setting Procedure ### **Examples of Buffer Operation** When TGR is an output compare register: Figure 10.19 shows an operation example in which PWM mode 1 has been designated for channel 0, and buffer operation has been designated for TGRA and TGRC. The settings used in this example are TCNT clearing by compare match B, 1 output at compare match A, and 0 output at compare match B. As buffer operation has been set, when compare match A occurs the output changes and the value in buffer register TGRC is simultaneously transferred to timer general register TGRA. This operation is repeated each time compare match A occurs. For details of PWM modes, see section 10.4.6, PWM Modes. Figure 10.19 Example of Buffer Operation (1) When TGR is an input capture register: Figure 10.20 shows an operation example in which TGRA has been designated as an input capture register, and buffer operation has been designated for TGRA and TGRC. Counter clearing by TGRA input capture has been set for TCNT, and both rising and falling edges have been selected as the TIOCA pin input capture input edge. As buffer operation has been set, when the TCNT value is stored in TGRA upon occurrence of input capture A, the value previously stored in TGRA is simultaneously transferred to TGRC. Figure 10.20 Example of Buffer Operation (2) ### 10.4.5 Cascaded Operation In cascaded operation, two 16-bit counters for different channels are used together as a 32-bit counter. This function works by counting the channel 1 (channel 4) counter clock upon overflow/underflow of TCNT2 (TCNT5) as set in bits TPSC2 to TPSC0 in TCR. Underflow occurs only when the lower 16-bit TCNT is in phase-counting mode. Table 10.6 shows the register combinations used in cascaded operation. Note: When phase counting mode is set for channel 1 or 4, the counter clock setting is invalid and the counter operates independently in phase counting mode. **Table 10.6 Cascaded Combinations** | Combination | Upper 16 Bits | Lower 16 Bits | |------------------|---------------|---------------| | Channels 1 and 2 | TCNT1 | TCNT2 | | Channels 4 and 5 | TCNT4 | TCNT5 | ### **Example of Cascaded Operation Setting Procedure** Figure 10.21 shows an example of the setting procedure for cascaded operation. Figure 10.21 Cascaded Operation Setting Procedure ## **Examples of Cascaded Operation** Figure 10.22 illustrates the operation when counting upon TCNT2 overflow/underflow has been set for TCNT1, TGR1A and TGR2A have been designated as input capture registers, and TIOC pin rising edge has been selected. When a rising edge is input to the TIOCA1 and TIOCA2 pins simultaneously, the upper 16 bits of the 32-bit data are transferred to TGR1A, and the lower 16 bits to TGR2A. Figure 10.22 Example of Cascaded Operation (1) $\mathbf{Renesas}$ Figure 10.23 illustrates the operation when counting upon TCNT2 overflow/underflow has been set for TCNT1, and phase counting mode has been designated for channel 2. TCNT1 is incremented by TCNT2 overflow and decremented by TCNT2 underflow. Figure 10.23 Example of Cascaded Operation (2) ### 10.4.6 PWM Modes In PWM mode, PWM waveforms are output from the output pins. 0, 1, or toggle output can be selected as the output level in response to compare match of each TGR. Designating TGR compare match as the counter clearing source enables the period to be set in that register. All channels can be designated for PWM mode independently. Synchronous operation is also possible. There are two PWM modes, as described below. #### PWM mode 1 PWM output is generated from the TIOCA and TIOCC pins by pairing TGRA with TGRB and TGRC with TGRD. The output specified by bits IOA3 to IOA0 and IOC3 to IOC0 in TIOR is output from the TIOCA and TIOCC pins at compare matches A and C, and the output specified by bits IOB3 to IOB0 and IOD3 to IOD0 in TIOR is output at compare matches B and D. The initial output value is the value set in TGRA or TGRC. If the set values of paired TGRs are identical, the output value does not change when a compare match occurs. In PWM mode 1, a maximum 8-phase PWM output is possible. #### • PWM mode 2 PWM output is generated using one TGR as the cycle register and the others as duty registers. The output specified in TIOR is performed by means of compare matches. Upon counter clearing by a synchronization register compare match, the output value of each pin is the initial value set in TIOR. If the set values of the cycle and duty registers are identical, the output value does not change when a compare match occurs. In PWM mode 2, a maximum 15-phase PWM output is possible by combined use with synchronous operation. The correspondence between PWM output pins and registers is shown in table 10.7. Table 10.7 PWM Output Registers and Output Pins | | | Output Pins | | | |---------|--------------|-------------|------------|--| | Channel | Registers | PWM Mode 1 | PWM Mode 2 | | | 0 | TGR0A | TIOCA0 | TIOCA0 | | | | TGR0B | | TIOCB0 | | | | TGR0C | TIOCC0 | TIOCC0 | | | | TGR0D | | TIOCD0 | | | 1 | TGR1A | TIOCA1 | TIOCA1 | | | | TGR1B | | TIOCB1 | | | 2 | TGR2A | TIOCA2 | TIOCA2 | | | | TGR2B | | TIOCB2 | | | 3 | TGR3A | TIOCA3 | TIOCA3 | | | | TGR3B | | TIOCB3 | | | | TGR3C | TIOCC3 | TIOCC3 | | | | TGR3D | | TIOCD3 | | | 4 | TGR4A TIOCA4 | TIOCA4 | TIOCA4 | | | | TGR4B | | TIOCB4 | | | 5 | TGR5A | TIOCA5 | TIOCA5 | | | | TGR5B | | TIOCB5 | | Note: In PWM mode 2, PWM output is not possible for the TGR register in which the period is set. ### **Example of PWM Mode Setting Procedure** Figure 10.24 shows an example of the PWM mode setting procedure. Figure 10.24 Example of PWM Mode Setting Procedure # **Examples of PWM Mode Operation** Figure 10.25 shows an example of PWM mode 1 operation. In this example, TGRA compare match is set as the TCNT clearing source, 0 is set for the TGRA initial output value and output value, and 1 is set as the TGRB output value. In this case, the value set in TGRA is used as the period, and the values set in TGRB registers as the duty. Figure 10.25 Example of PWM Mode Operation (1) Figure 10.26 shows an example of PWM mode 2 operation. In this example, synchronous operation is designated for channels 0 and 1, TGR1B compare match is set as the TCNT clearing source, and 0 is set for the initial output value and 1 for the output value of the other TGR registers (TGR0A to TGR0D, TGR1A), to output a 5-phase PWM waveform. In this case, the value set in TGR1B is used as the cycle, and the values set in the other TGRs as the duty. Figure 10.26 Example of PWM Mode Operation (2) Figure 10.27 shows examples of PWM waveform output with 0% duty and 100% duty in PWM mode. Figure 10.27 Example of PWM Mode Operation (3) ### 10.4.7 Phase Counting Mode In phase counting mode, the phase difference between two external clock inputs is detected and TCNT is incremented/decremented accordingly. This mode can be set for channels 1, 2, 4, and 5. When phase counting mode is set, an external clock is selected as the counter input clock and TCNT operates as an up/down-counter regardless of the setting of bits TPSC2 to TPSC0 and bits CKEG1 and CKEG0 in TCR. However, the functions of bits CCLR1 and CCLR0 in TCR, and of TIOR, TIER, and TGR are valid, and input capture/compare match and interrupt functions can be used. When overflow occurs while TCNT is counting up, the TCFV flag in TSR is set; when underflow occurs while TCNT is counting down, the TCFU flag is set. The TCFD bit in TSR is the count direction flag. Reading the TCFD flag provides an indication of whether TCNT is counting up or down. Table 10.8 shows the correspondence between external clock pins and channels. **Table 10.8 Phase Counting Mode Clock Input Pins** | | External Clock Pins | | | |---------------------------------------------------|---------------------|---------|--| | Channels | A-Phase | B-Phase | | | When channel 1 or 5 is set to phase counting mode | TCLKA | TCLKB | | | When channel 2 or 4 is set to phase counting mode | TCLKC | TCLKD | | # **Example of Phase Counting Mode Setting Procedure** Figure 10.28 shows an example of the phase counting mode setting procedure. Figure 10.28 Example of Phase Counting Mode Setting Procedure #### **Examples of Phase Counting Mode Operation** In phase counting mode, TCNT counts up or down according to the phase difference between two external clocks. There are four modes, according to the count conditions. **Phase counting mode 1:** Figure 10.29 shows an example of phase counting mode 1 operation, and table 10.9 summarizes the TCNT up/down-count conditions. Figure 10.29 Example of Phase Counting Mode 1 Operation Table 10.9 Up/Down-Count Conditions in Phase Counting Mode 1 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | <u>_</u> | Up-count | | Low level | ₹_ | | | <u>_</u> | Low level | | | <u> </u> | High level | | | High level | ₹_ | Down-count | | Low level | <u>_</u> | | | <u></u> | High level | | | <u></u> | Low level | | | | | | Legend: **Phase counting mode 2:** Figure 10.30 shows an example of phase counting mode 2 operation, and table 10.10 summarizes the TCNT up/down-count conditions. Figure 10.30 Example of Phase Counting Mode 2 Operation Table 10.10 Up/Down-Count Conditions in Phase Counting Mode 2 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | <u>_</u> | Don't care | | Low level | ₹_ | Don't care | | <u>_</u> | Low level | Don't care | | <u> </u> | High level | Up-count | | High level | ₹_ | Don't care | | Low level | <u>_</u> | Don't care | | <u></u> | High level | Don't care | | ₹_ | Low level | Down-count | Legend: \_**f**: Rising edge **Phase counting mode 3:** Figure 10.31 shows an example of phase counting mode 3 operation, and table 10.11 summarizes the TCNT up/down-count conditions. Figure 10.31 Example of Phase Counting Mode 3 Operation Table 10.11 Up/Down-Count Conditions in Phase Counting Mode 3 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | <u>_</u> | Don't care | | Low level | Ŧ. | Don't care | | <u></u> | Low level | Don't care | | <u> </u> | High level | Up-count | | High level | Ŧ. | Down-count | | Low level | <u>_</u> | Don't care | | <u></u> | High level | Don't care | | ₹_ | Low level | Don't care | Legend: **Phase counting mode 4:** Figure 10.32 shows an example of phase counting mode 4 operation, and table 10.12 summarizes the TCNT up/down-count conditions. Figure 10.32 Example of Phase Counting Mode 4 Operation Table 10.12 Up/Down-Count Conditions in Phase Counting Mode 4 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | <u>_</u> | Up-count | | Low level | ₹_ | | | <u>_</u> | Low level | Don't care | | ₹_ | High level | | | High level | ₹_ | Down-count | | Low level | <b>_</b> | | | <u></u> | High level | Don't care | | <u> </u> | Low level | | Legend: #### **Phase Counting Mode Application Example** Figure 10.33 shows an example in which phase counting mode is designated for channel 1, and channel 1 is coupled with channel 0 to input servo motor 2-phase encoder pulses in order to detect the position or speed. Channel 1 is set to phase counting mode 1, and the encoder pulse A-phase and B-phase are input to TCLKA and TCLKB. Channel 0 operates with TCNT counter clearing by TGR0C compare match; TGR0A and TGR0C are used for the compare match function, and are set with the speed control period and position control period. TGR0B is used for input capture, with TGR0B and TGR0D operating in buffer mode. The channel 1 counter input clock is designated as the TGR0B input capture source, and detection of the pulse width of 2-phase encoder 4-multiplication pulses is performed. TGR1A and TGR1B for channel 1 are designated for input capture, channel 0 TGR0A and TGR0C compare matches are selected as the input capture source, and store the up/down-counter values for the control periods. This procedure enables accurate position/speed detection to be achieved. Figure 10.33 Phase Counting Mode Application Example ## 10.5 Interrupts ### 10.5.1 Interrupt Sources and Priorities There are three kinds of TPU interrupt source: TGR input capture/compare match, TCNT overflow, and TCNT underflow. Each interrupt source has its own status flag and enable/disabled bit, allowing generation of interrupt request signals to be enabled or disabled individually. When an interrupt request is generated, the corresponding status flag in TSR is set to 1. If the corresponding enable/disable bit in TIER is set to 1 at this time, an interrupt is requested. The interrupt request is cleared by clearing the status flag to 0. Relative channel priorities can be changed by the interrupt controller, but the priority order within a channel is fixed. For details, see section 5, Interrupt Controller. Table 10.13 lists the TPU interrupt sources. **Table 10.13 TPU Interrupts** | Channel | Interrupt<br>Source | Description | DMAC<br>Activation | DTC<br>Activation | Priority | |---------|---------------------|-----------------------------------|--------------------|-------------------|----------| | 0 | TGI0A | TGR0A input capture/compare match | Possible | Possible | High | | | TGI0B | TGR0B input capture/compare match | Not possible | Possible | _ ♦ | | | TGI0C | TGR0C input capture/compare match | Not possible | Possible | _ | | | TGI0D | TGR0D input capture/compare match | Not possible | Possible | _ | | | TCI0V | TCNT0 overflow | Not possible | Not possible | _ | | 1 | TGI1A | TGR1A input capture/compare match | Possible | Possible | _ | | | TGI1B | TGR1B input capture/compare match | Not possible | Possible | _ | | | TCI1V | TCNT1 overflow | Not possible | Not possible | _ | | | TCI1U | TCNT1 underflow | Not possible | Not possible | | | 2 | TGI2A | TGR2A input capture/compare match | Possible | Possible | _ | | | TGI2B | TGR2B input capture/compare match | Not possible | Possible | _ | | | TCI2V | TCNT2 overflow | Not possible | Not possible | _ | | | TCI2U | TCNT2 underflow | Not possible | Not possible | | | 3 | TGI3A | TGR3A input capture/compare match | Possible | Possible | | | | TGI3B | TGR3B input capture/compare match | Not possible | Possible | | | | TGI3C | TGR3C input capture/compare match | Not possible | Possible | _ | | | TGI3D | TGR3D input capture/compare match | Not possible | Possible | _ | | | TCI3V | TCNT3 overflow | Not possible | Not possible | _ | | 4 | TGI4A | TGR4A input capture/compare match | Possible | Possible | _ | | | TGI4B | TGR4B input capture/compare match | Not possible | Possible | | | | TCI4V | TCNT4 overflow | Not possible | Not possible | _ | | | TCI4U | TCNT4 underflow | Not possible | Not possible | _ | | 5 | TGI5A | TGR5A input capture/compare match | Possible | Possible | | | | TGI5B | TGR5B input capture/compare match | Not possible | Possible | | | | TCI5V | TCNT5 overflow | Not possible | Not possible | | | | TCI5U | TCNT5 underflow | Not possible | Not possible | Low | Note: This table shows the initial state immediately after a reset. The relative channel priorities can be changed by the interrupt controller. #### **Input Capture/Compare Match Interrupt** An interrupt is requested if the TGIE bit in TIER is set to 1 when the TGF flag in TSR is set to 1 by the occurrence of a TGR input capture/compare match on a particular channel. The interrupt request is cleared by clearing the TGF flag to 0. The TPU has 16 input capture/compare match interrupts, four each for channels 0 and 3, and two each for channels 1, 2, 4, and 5. ## **Overflow Interrupt** An interrupt is requested if the TCIEV bit in TIER is set to 1 when the TCFV flag in TSR is set to 1 by the occurrence of TCNT overflow on a channel. The interrupt request is cleared by clearing the TCFV flag to 0. The TPU has six overflow interrupts, one for each channel. ### **Underflow Interrupt** An interrupt is requested if the TCIEU bit in TIER is set to 1 when the TCFU flag in TSR is set to 1 by the occurrence of TCNT underflow on a channel. The interrupt request is cleared by clearing the TCFU flag to 0. The TPU has four underflow interrupts, one each for channels 1, 2, 4, and 5. #### 10.5.2 DTC/DMAC Activation #### **DTC** Activation The DTC can be activated by the TGR input capture/compare match interrupt for a channel. For details, see section 8, Data Transfer Controller (DTC). A total of 16 TPU input capture/compare match interrupts can be used as DTC activation sources, four each for channels 0 and 3, and two each for channels 1, 2, 4, and 5. #### **DMAC** Activation The DMAC can be activated by the TGRA input capture/compare match interrupt for a channel. For details, see section 7, DMA Controller (DMAC). In the TPU, a total of six TGRA input capture/compare match interrupts can be used as DMAC activation sources, one for each channel. #### 10.5.3 A/D Converter Activation The A/D converter can be activated by the TGRA input capture/compare match for a channel. If the TTGE bit in TIER is set to 1 when the TGFA flag in TSR is set to 1 by the occurrence of a TGRA input capture/compare match on a particular channel, a request to start A/D conversion is sent to the A/D converter. If the TPU conversion start trigger has been selected on the A/D converter side at this time, A/D conversion is started. In the TPU, a total of six TGRA input capture/compare match interrupts can be used as A/D converter conversion start sources, one for each channel. # **10.6** Operation Timing ## 10.6.1 Input/Output Timing ## **TCNT Count Timing** Figure 10.34 shows TCNT count timing in internal clock operation, and figure 10.35 shows TCNT count timing in external clock operation. Figure 10.34 Count Timing in Internal Clock Operation Figure 10.35 Count Timing in External Clock Operation # **Output Compare Output Timing** A compare match signal is generated in the final state in which TCNT and TGR match (the point at which the count value matched by TCNT is updated). When a compare match signal is generated, the output value set in TIOR is output at the output compare output pin. After a match between TCNT and TGR, the compare match signal is not generated until the TCNT input clock is generated. Figure 10.36 shows output compare output timing. Figure 10.36 Output Compare Output Timing # **Input Capture Signal Timing** Figure 10.37 shows input capture signal timing. Figure 10.37 Input Capture Input Signal Timing # Timing for Counter Clearing by Compare Match/Input Capture Figure 10.38 shows the timing when counter clearing by compare match occurrence is specified, and figure 10.39 shows the timing when counter clearing by input capture occurrence is specified. Figure 10.38 Counter Clear Timing (Compare Match) Figure 10.39 Counter Clear Timing (Input Capture) ## **Buffer Operation Timing** Figures 10.40 and 10.41 show the timing in buffer operation. Figure 10.40 Buffer Operation Timing (Compare Match) Figure 10.41 Buffer Operation Timing (Input Capture) # 10.6.2 Interrupt Signal Timing ## TGF Flag Setting Timing in Case of Compare Match Figure 10.42 shows the timing for setting of the TGF flag in TSR by compare match occurrence, and TGI interrupt request signal timing. Figure 10.42 TGI Interrupt Timing (Compare Match) # TGF Flag Setting Timing in Case of Input Capture Figure 10.43 shows the timing for setting of the TGF flag in TSR by input capture occurrence, and TGI interrupt request signal timing. Figure 10.43 TGI Interrupt Timing (Input Capture) ## TCFV Flag/TCFU Flag Setting Timing Figure 10.44 shows the timing for setting of the TCFV flag in TSR by overflow occurrence, and TCIV interrupt request signal timing. Figure 10.45 shows the timing for setting of the TCFU flag in TSR by underflow occurrence, and TCIU interrupt request signal timing. Figure 10.44 TCIV Interrupt Setting Timing Figure 10.45 TCIU Interrupt Setting Timing ### **Status Flag Clearing Timing** After a status flag is read as 1 by the CPU, it is cleared by writing 0 to it. When the DTC or DMAC is activated, the flag is cleared automatically. Figure 10.46 shows the timing for status flag clearing by the CPU, and figure 10.47 shows the timing for status flag clearing by the DTC or DMAC. Figure 10.46 Timing for Status Flag Clearing by CPU Figure 10.47 Timing for Status Flag Clearing by DTC/DMAC Activation # 10.7 Usage Notes Note that the kinds of operation and contention described below occur during TPU operation. ### **Input Clock Restrictions** The input clock pulse width must be at least 1.5 states in the case of single-edge detection, and at least 2.5 states in the case of both-edge detection. The TPU will not operate properly with a narrower pulse width. In phase counting mode, the phase difference and overlap between the two input clocks must be at least 1.5 states, and the pulse width must be at least 2.5 states. Figure 10.48 shows the input clock conditions in phase counting mode. Figure 10.48 Phase Difference, Overlap, and Pulse Width in Phase Counting Mode # **Caution on Period Setting** When counter clearing by compare match is set, TCNT is cleared in the final state in which it matches the TGR value (the point at which the count value matched by TCNT is updated). Consequently, the actual counter frequency is given by the following formula: $$f = \frac{\phi}{(N+1)}$$ Where f: Counter frequency φ: Operating frequency N: TGR set value ## **Contention between TCNT Write and Clear Operations** If the counter clear signal is generated in the T2 state of a TCNT write cycle, TCNT clearing takes precedence and the TCNT write is not performed. Figure 10.49 shows the timing in this case. Figure 10.49 Contention between TCNT Write and Clear Operations ## **Contention between TCNT Write and Increment Operations** If incrementing occurs in the T2 state of a TCNT write cycle, the TCNT write takes precedence and TCNT is not incremented. Figure 10.50 shows the timing in this case. Figure 10.50 Contention between TCNT Write and Increment Operations ## **Contention between TGR Write and Compare Match** If a compare match occurs in the T2 state of a TGR write cycle, the TGR write takes precedence and the compare match signal is inhibited. A compare match does not occur even if the same value as before is written. Figure 10.51 shows the timing in this case. Figure 10.51 Contention between TGR Write and Compare Match ## Contention between Buffer Register Write and Compare Match If a compare match occurs in the T2 state of a TGR write cycle, the data transferred to TGR by the buffer operation will be the data prior to the write. Figure 10.52 shows the timing in this case. Figure 10.52 Contention between Buffer Register Write and Compare Match ## Contention between TGR Read and Input Capture If the input capture signal is generated in the T1 state of a TGR read cycle, the data that is read will be the data after input capture transfer. Figure 10.53 shows the timing in this case. Figure 10.53 Contention between TGR Read and Input Capture ## Contention between TGR Write and Input Capture If the input capture signal is generated in the T2 state of a TGR write cycle, the input capture operation takes precedence and the write to TGR is not performed. Figure 10.54 shows the timing in this case. Figure 10.54 Contention between TGR Write and Input Capture ## Contention between Buffer Register Write and Input Capture If the input capture signal is generated in the T2 state of a buffer write cycle, the buffer operation takes precedence and the write to the buffer register is not performed. Figure 10.55 shows the timing in this case. Figure 10.55 Contention between Buffer Register Write and Input Capture ## Contention between Overflow/Underflow and Counter Clearing If overflow/underflow and counter clearing occur simultaneously, the TCFV/TCFU flag in TSR is not set and TCNT clearing takes precedence. Figure 10.56 shows the operation timing when a TGR compare match is specified as the clearing source, and H'FFFF is set in TGR. Figure 10.56 Contention between Overflow and Counter Clearing #### Contention between TCNT Write and Overflow/Underflow If there is an up-count or down-count in the T2 state of a TCNT write cycle, and overflow/underflow occurs, the TCNT write takes precedence and the TCFV/TCFU flag in TSR is not set. Figure 10.57 shows the operation timing when there is contention between TCNT write and overflow. Figure 10.57 Contention between TCNT Write and Overflow # Multiplexing of I/O Pins In the H8S/2350 Group, the TCLKA input pin is multiplexed with the TIOCC0 I/O pin, the TCLKB input pin with the TIOCD0 I/O pin, the TCLKC input pin with the TIOCB1 I/O pin, and the TCLKD input pin with the TIOCB2 I/O pin. When an external clock is input, compare match output should not be performed from a multiplexed pin. # **Interrupts and Module Stop Mode** If module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or the DMAC or DTC activation source. Interrupts should therefore be disabled before entering module stop mode. # Section 11 Programmable Pulse Generator (PPG) # 11.1 Overview The H8S/2350 Group has a built-in programmable pulse generator (PPG) that provides pulse outputs by using the 16-bit timer-pulse unit (TPU) as a time base. The PPG pulse outputs are divided into 4-bit groups (group 3 to group 0) that can operate both simultaneously and independently. #### 11.1.1 Features PPG features are listed below. - 16-bit output data - Maximum 16-bit data can be output, and output can be enabled on a bit-by-bit basis - Four output groups - Output trigger signals can be selected in 4-bit groups to provide up to four different 4-bit outputs - Selectable output trigger signals - Output trigger signals can be selected for each group from the compare match signals of four TPU channels - Non-overlap mode - A non-overlap margin can be provided between pulse outputs - Can operate together with the data transfer controller (DTC) and DMA controller (DMAC) - The compare match signals selected as output trigger signals can activate the DTC or DMAC for sequential output of data without CPU intervention - Settable inverted output - Inverted data can be output for each group - Module stop mode can be set - As the initial setting, PPG operation is halted. Register access is enabled by exiting module stop mode # 11.1.2 Block Diagram Figure 11.1 shows a block diagram of the PPG. Figure 11.1 Block Diagram of PPG # 11.1.3 Pin Configuration Table 11.1 summarizes the PPG pins. Table 11.1 PPG Pins | Name | Symbol | I/O | Function | |-----------------|--------|--------|----------------------| | Pulse output 0 | PO0 | Output | Group 0 pulse output | | Pulse output 1 | PO1 | Output | | | Pulse output 2 | PO2 | Output | | | Pulse output 3 | PO3 | Output | | | Pulse output 4 | PO4 | Output | Group 1 pulse output | | Pulse output 5 | PO5 | Output | | | Pulse output 6 | PO6 | Output | | | Pulse output 7 | PO7 | Output | | | Pulse output 8 | PO8 | Output | Group 2 pulse output | | Pulse output 9 | PO9 | Output | | | Pulse output 10 | PO10 | Output | | | Pulse output 11 | PO11 | Output | | | Pulse output 12 | PO12 | Output | Group 3 pulse output | | Pulse output 13 | PO13 | Output | | | Pulse output 14 | PO14 | Output | | | Pulse output 15 | PO15 | Output | | # 11.1.4 Registers Table 11.2 summarizes the PPG registers. Table 11.2 PPG Registers | Name | Abbreviation | R/W | Initial Value | Address*1 | |--------------------------------|--------------|---------|---------------|--------------------------------| | PPG output control register | PCR | R/W | H'FF | H'FF46 | | PPG output mode register | PMR | R/W | H'F0 | H'FF47 | | Next data enable register H | NDERH | R/W | H'00 | H'FF48 | | Next data enable register L | NDERL | R/W | H'00 | H'FF49 | | Output data register H | PODRH | R/(W)*2 | H'00 | H'FF4A | | Output data register L | PODRL | R/(W)*2 | H'00 | H'FF4B | | Next data register H | NDRH | R/W | H'00 | H'FF4C <sup>*3</sup><br>H'FF4E | | Next data register L | NDRL | R/W | H'00 | H'FF4D <sup>*3</sup><br>H'FF4F | | Port 1 data direction register | P1DDR | W | H'00 | H'FEB0 | | Port 2 data direction register | P2DDR | W | H'00 | H'FEB1 | | Module stop control register | MSTPCR | R/W | H'3FFF | H'FF3C | Notes: 1. Lower 16 bits of the address. - 2. Bits used for pulse output cannot be written to. - 3. When the same output trigger is selected for pulse output groups 2 and 3 by the PCR setting, the NDRH address is H'FF4C. When the output triggers are different, the NDRH address is H'FF4E for group 2 and H'FF4C for group 3. Similarly, when the same output trigger is selected for pulse output groups 0 and 1 by the PCR setting, the NDRL address is H'FF4D. When the output triggers are different, the NDRL address is H'FF4F for group 0 and H'FF4D for group 1. # 11.2 Register Descriptions ### 11.2.1 Next Data Enable Registers H and L (NDERH, NDERL) #### **NDERH** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|-------|-------| | | | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W #### **NDERL** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W NDERH and NDERL are 8-bit readable/writable registers that enable or disable pulse output on a bit-by-bit basis. If a bit is enabled for pulse output by NDERH or NDERL, the NDR value is automatically transferred to the corresponding PODR bit when the TPU compare match event specified by PCR occurs, updating the output value. If pulse output is disabled, the bit value is not transferred from NDR to PODR and the output value does not change. NDERH and NDERL are each initialized to H'00 by a reset and in hardware standby mode. They are not initialized in software standby mode. **NDERH Bits 7 to 0—Next Data Enable 15 to 8 (NDER15 to NDER8):** These bits enable or disable pulse output on a bit-by-bit basis. | Bits 7 to 0<br>NDER15 to NDER8 | Description | | |--------------------------------|-------------------------------------------------------------------------------------|----------------------------| | 0 | Pulse outputs PO15 to PO8 are disabled (NDR15 to NDR8 transferred to POD15 to POD8) | are not<br>(Initial value) | | 1 | Pulse outputs PO15 to PO8 are enabled (NDR15 to NDR8 to POD15 to POD8) | are transferred | NDERL Bits 7 to 0—Next Data Enable 7 to 0 (NDER7 to NDER0): These bits enable or disable pulse output on a bit-by-bit basis. | Bits 7 to 0<br>NDER7 to NDER0 | Description | | |-------------------------------|-------------------------------------------------------------------------------------------------|------------| | 0 | Pulse outputs PO7 to PO0 are disabled (NDR7 to NDR0 are not transferred to POD7 to POD0) (Initi | al value) | | 1 | Pulse outputs PO7 to PO0 are enabled (NDR7 to NDR0 are trans POD7 to POD0) | sferred to | # 11.2.2 Output Data Registers H and L (PODRH, PODRL) #### **PODRH** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------|---| | | | POD15 | POD14 | POD13 | POD12 | POD11 | POD10 | POD9 | POD8 | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | R/W | : | R/(W)* | # **PODRL** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|--------|--------|--------|--------|--------|--------|--------|--------| | | | POD7 | POD6 | POD5 | POD4 | POD3 | POD2 | POD1 | POD0 | | Initial valu | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)* Note: \* A bit that has been set for pulse output by NDER is read-only. PODRH and PODRL are 8-bit readable/writable registers that store output data for use in pulse output. # 11.2.3 Next Data Registers H and L (NDRH, NDRL) NDRH and NDRL are 8-bit readable/writable registers that store the next data for pulse output. During pulse output, the contents of NDRH and NDRL are transferred to the corresponding bits in PODRH and PODRL when the TPU compare match event specified by PCR occurs. The NDRH and NDRL addresses differ depending on whether pulse output groups have the same output trigger or different output triggers. For details see section 11.2.4, Notes on NDR Access. NDRH and NDRL are each initialized to H'00 by a reset and in hardware standby mode. They are not initialized in software standby mode. #### 11.2.4 Notes on NDR Access The NDRH and NDRL addresses differ depending on whether pulse output groups have the same output trigger or different output triggers. # **Same Trigger for Pulse Output Groups** If pulse output groups 2 and 3 are triggered by the same compare match event, the NDRH address is H'FF4C. The upper 4 bits belong to group 3 and the lower 4 bits to group 2. Address H'FF4E consists entirely of reserved bits that cannot be modified and are always read as 1. #### Address H'FF4C | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|------|------| | | | NDR15 | NDR14 | NDR13 | NDR12 | NDR11 | NDR10 | NDR9 | NDR8 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W #### Address H'FF4E | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|---|---|---| | | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W : | _ | _ | _ | _ | _ | _ | _ | _ | If pulse output groups 0 and 1 are triggered by the same compare match event, the NDRL address is H'FF4D. The upper 4 bits belong to group 1 and the lower 4 bits to group 0. Address H'FF4F consists entirely of reserved bits that cannot be modified and are always read as 1. #### Address H'FF4D | Bit : | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|------|------|------|------|------|------|------|------| | | | NDR7 | NDR6 | NDR5 | NDR4 | NDR3 | NDR2 | NDR1 | NDR0 | | Initial value | : ` | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W #### • Address H'FF4F | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|---|---| | | | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | _ | _ | _ | _ | _ | _ | _ | _ | ### **Different Triggers for Pulse Output Groups** If pulse output groups 2 and 3 are triggered by different compare match events, the address of the upper 4 bits in NDRH (group 3) is H'FF4C and the address of the lower 4 bits (group 2) is H'FF4E. Bits 3 to 0 of address H'FF4C and bits 7 to 4 of address H'FF4E are reserved bits that cannot be modified and are always read as 1. #### Address H'FF4C | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|---|---|---|---| | | | NDR15 | NDR14 | NDR13 | NDR12 | _ | _ | _ | _ | | Initial value | : | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | R/W | : | R/W | R/W | R/W | R/W | _ | _ | _ | _ | #### Address H'FF4E | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|-------|-------|------|------| | | | _ | _ | _ | _ | NDR11 | NDR10 | NDR9 | NDR8 | | Initial value | : | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | If pulse output groups 0 and 1 are triggered by different compare match event, the address of the upper 4 bits in NDRL (group 1) is H'FF4D and the address of the lower 4 bits (group 0) is H'FF4F. Bits 3 to 0 of address H'FF4D and bits 7 to 4 of address H'FF4F are reserved bits that cannot be modified and are always read as 1. #### Address H'FF4D | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|------|------|------|------|---|---|---|---| | | | NDR7 | NDR6 | NDR5 | NDR4 | _ | _ | _ | _ | | Initial value | : ' | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | R/W | : | R/W | R/W | R/W | R/W | _ | _ | _ | _ | #### • Address H'FF4F | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|------|------|------|------| | | | _ | _ | _ | _ | NDR3 | NDR2 | NDR1 | NDR0 | | Initial value | : | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | # 11.2.5 PPG Output Control Register (PCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | G3CMS1 | G3CMS0 | G2CMS1 | G2CMS0 | G1CMS1 | G1CMS0 | G0CMS1 | G0CMS0 | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W PCR is an 8-bit readable/writable register that selects output trigger signals for PPG outputs on a group-by-group basis. PCR is initialized to H'FF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 and 6—Group 3 Compare Match Select 1 and 0 (G3CMS1, G3CMS0): These bits select the compare match that triggers pulse output group 3 (pins PO15 to PO12). | Bit 7 | Bit 6 | Description | | | | | | |--------|--------|-----------------------------------------|-----------------|--|--|--|--| | G3CMS1 | G3CMS0 | Output Trigger for Pulse Output Group 3 | | | | | | | 0 | 0 | Compare match in TPU channel 0 | | | | | | | | 1 | Compare match in TPU channel 1 | | | | | | | 1 | 0 | Compare match in TPU channel 2 | | | | | | | | 1 | Compare match in TPU channel 3 | (Initial value) | | | | | Bits 5 and 4—Group 2 Compare Match Select 1 and 0 (G2CMS1, G2CMS0): These bits select the compare match that triggers pulse output group 2 (pins PO11 to PO8). | Bit 4 | Description | | |--------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | G2CMS0 | Output Trigger for Pulse Output Group 2 | | | 0 | Compare match in TPU channel 0 | | | 1 | Compare match in TPU channel 1 | | | 0 | Compare match in TPU channel 2 | | | 1 | Compare match in TPU channel 3 | (Initial value) | | | | G2CMS0 Output Trigger for Pulse Output Group 2 Compare match in TPU channel 0 Compare match in TPU channel 1 Compare match in TPU channel 2 | Bits 3 and 2—Group 1 Compare Match Select 1 and 0 (G1CMS1, G1CMS0): These bits select the compare match that triggers pulse output group 1 (pins PO7 to PO4). | Bit 3 | Bit 2 | Description | | | | | | |--------|--------|-----------------------------------------|-----------------|--|--|--|--| | G1CMS1 | G1CMS0 | Output Trigger for Pulse Output Group 1 | | | | | | | 0 | 0 | Compare match in TPU channel 0 | | | | | | | | 1 | Compare match in TPU channel 1 | | | | | | | 1 | 0 | Compare match in TPU channel 2 | | | | | | | | 1 | Compare match in TPU channel 3 | (Initial value) | | | | | Bits 1 and 0—Group 0 Compare Match Select 1 and 0 (G0CMS1, G0CMS0): These bits select the compare match that triggers pulse output group 0 (pins PO3 to PO0). | Bit 1 | Bit 0 | Description | | |--------|--------|-----------------------------------------|-----------------| | G0CMS1 | G0CMS0 | Output Trigger for Pulse Output Group 0 | | | 0 | 0 | Compare match in TPU channel 0 | | | | 1 | Compare match in TPU channel 1 | | | 1 | 0 | Compare match in TPU channel 2 | | | | 1 | Compare match in TPU channel 3 | (Initial value) | # 11.2.6 PPG Output Mode Register (PMR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | G3INV | G2INV | G1INV | G0INV | G3NOV | G2NOV | G1NOV | G0NOV | | Initial value | : | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | R/W | : | R/W PMR is an 8-bit readable/writable register that selects pulse output inversion and non-overlapping operation for each group. The output trigger period of a non-overlapping operation PPG output waveform is set in TGRB and the non-overlap margin is set in TGRA. The output values change at compare match A and B. For details, see section 11.3.4, Non-Overlapping Pulse Output. PMR is initialized to H'F0 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bit 7—Group 3 Inversion (G3INV):** Selects direct output or inverted output for pulse output group 3 (pins PO15 to PO12). | Bit 7<br>G3INV | Description | |----------------|-----------------------------------------------------------------------------------------------------| | 0 | Inverted output for pulse output group 3 (low-level output at pin for a 1 in PODRH) | | 1 | Direct output for pulse output group 3 (high-level output at pin for a 1 in PODRH) (Initial value) | **Bit 6—Group 2 Inversion (G2INV):** Selects direct output or inverted output for pulse output group 2 (pins PO11 to PO8). | Bit 6<br>G2INV | Description | |----------------|-----------------------------------------------------------------------------------------------------| | 0 | Inverted output for pulse output group 2 (low-level output at pin for a 1 in PODRH) | | 1 | Direct output for pulse output group 2 (high-level output at pin for a 1 in PODRH) (Initial value) | Bit 5—Group 1 Inversion (G1INV): Selects direct output or inverted output for pulse output group 1 (pins PO7 to PO4). | Bit 5<br>G1INV | Description | |----------------|----------------------------------------------------------------------------------------------------| | 0 | Inverted output for pulse output group 1 (low-level output at pin for a 1 in PODRL) | | 1 | Direct output for pulse output group 1 (high-level output at pin for a 1 in PODRL) (Initial value) | **Bit 4—Group 0 Inversion (G0INV):** Selects direct output or inverted output for pulse output group 0 (pins PO3 to PO0). | Bit 4<br>G0INV | Description | |----------------|----------------------------------------------------------------------------------------------------| | 0 | Inverted output for pulse output group 0 (low-level output at pin for a 1 in PODRL) | | 1 | Direct output for pulse output group 0 (high-level output at pin for a 1 in PODRL) (Initial value) | Bit 3—Group 3 Non-Overlap (G3NOV): Selects normal or non-overlapping operation for pulse output group 3 (pins PO15 to PO12). | Bit 3<br>G3NOV | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------| | 0 | Normal operation in pulse output group 3 (output values updated at compare match A in the selected TPU channel) (Initial value) | | 1 | Non-overlapping operation in pulse output group 3 (independent 1 and 0 output at compare match A or B in the selected TPU channel) | Bit 2—Group 2 Non-Overlap (G2NOV): Selects normal or non-overlapping operation for pulse output group 2 (pins PO11 to PO8). | Bit 2<br>G2NOV | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------| | 0 | Normal operation in pulse output group 2 (output values updated at compare match A in the selected TPU channel) (Initial value) | | 1 | Non-overlapping operation in pulse output group 2 (independent 1 and 0 output at compare match A or B in the selected TPU channel) | **Bit 1—Group 1 Non-Overlap (G1NOV):** Selects normal or non-overlapping operation for pulse output group 1 (pins PO7 to PO4). | Bit 1<br>G1NOV | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------| | 0 | Normal operation in pulse output group 1 (output values updated at compare match A in the selected TPU channel) (Initial value) | | 1 | Non-overlapping operation in pulse output group 1 (independent 1 and 0 output at compare match A or B in the selected TPU channel) | Bit 0—Group 0 Non-Overlap (G0NOV): Selects normal or non-overlapping operation for pulse output group 0 (pins PO3 to PO0). | Bit 0<br>G0NOV | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------| | 0 | Normal operation in pulse output group 0 (output values updated at compare match A in the selected TPU channel) (Initial value) | | 1 | Non-overlapping operation in pulse output group 0 (independent 1 and 0 output at compare match A or B in the selected TPU channel) | # 11.2.7 Port 1 Data Direction Register (P1DDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | P17DDR | P16DDR | P15DDR | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | P1DDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port 1. Port 1 is multiplexed with pins PO15 to PO8. Bits corresponding to pins used for PPG output must be set to 1. For further information about P1DDR, see section 9.2, Port 1. # 11.2.8 Port 2 Data Direction Register (P2DDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | P27DDR | P26DDR | P25DDR | P24DDR | P23DDR | P22DDR | P21DDR | P20DDR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | P2DDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port 2. Port 2 is multiplexed with pins PO7 to PO0. Bits corresponding to pins used for PPG output must be set to 1. For further information about P2DDR, see section 9.3, Port 2. # 11.2.9 Module Stop Control Register (MSTPCR) MSTPCR is a 16-bit readable/writable register that performs module stop mode control. When the MSTP11 bit in MSTPCR is set to 1, PPG operation stops at the end of the bus cycle and a transition is made to module stop mode. Registers cannot be read or written to in module stop mode. For details, see section 20.5, Module Stop Mode. MSTPCR is initialized to H'3FFF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 11—Module Stop (MSTP11): Specifies the PPG module stop mode. | Bit 11 | | |--------|-------------| | MSTP11 | Description | | | | | | 2000p | | |---|------------------------------|-----------------| | 0 | PPG module stop mode cleared | | | 1 | PPG module stop mode set | (Initial value) | | | · | - | #### 11.3 **Operation** #### 11.3.1 Overview PPG pulse output is enabled when the corresponding bits in P1DDR, P2DDR, and NDER are set to 1. In this state the corresponding PODR contents are output. When the compare match event specified by PCR occurs, the corresponding NDR bit contents are transferred to PODR to update the output values. Figure 11.2 illustrates the PPG output operation and table 11.3 summarizes the PPG operating conditions. Figure 11.2 PPG Output Operation **Table 11.3 PPG Operating Conditions** | NDER | DDR | Pin Function | |------|-----|-------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Generic input port | | | 1 | Generic output port | | 1 | 0 | Generic input port (but the PODR bit is a read-only bit, and when compare match occurs, the NDR bit value is transferred to the PODR bit) | | | 1 | PPG pulse output | Sequential output of data of up to 16 bits is possible by writing new output data to NDR before the next compare match. For details of non-overlapping operation, see section 11.3.4, Non-Overlapping Pulse Output. RENESAS # 11.3.2 Output Timing If pulse output is enabled, NDR contents are transferred to PODR and output when the specified compare match event occurs. Figure 11.3 shows the timing of these operations for the case of normal output in groups 2 and 3, triggered by compare match A. Figure 11.3 Timing of Transfer and Output of NDR Contents (Example) ### 11.3.3 Normal Pulse Output # Sample Setup Procedure for Normal Pulse Output Figure 11.4 shows a sample procedure for setting up normal pulse output. Figure 11.4 Setup Procedure for Normal Pulse Output (Example) # **Example of Normal Pulse Output (Example of Five-Phase Pulse Output)** Figure 11.5 Normal Pulse Output Example (Five-Phase Pulse Output) - [1] Set up the TPU channel to be used as the output trigger channel so that TGRA is an output compare register and the counter will be cleared by compare match A. Set the trigger period in TGRA and set the TGIEA bit in TIER to 1 to enable the compare match A (TGIA) interrupt. - [2] Write H'F8 in P1DDR and NDERH, and set the G3CMS1, G3CMS0, G2CMS1, and G2CMS0 bits in PCR to select compare match in the TPU channel set up in the previous step to be the output trigger. Write output data H'80 in NDRH. - [3] The timer counter in the TPU channel starts. When compare match A occurs, the NDRH contents are transferred to PODRH and output. The TGIA interrupt handling routine writes the next output data (H'C0) in NDRH. - [4] Five-phase overlapping pulse output (one or two phases active at a time) can be obtained subsequently by writing H'40, H'60, H'20, H'30. H'10, H'18, H'08, H'88... at successive TGIA interrupts. If the DTC or DMAC is set for activation by this interrupt, pulse output can be obtained without imposing a load on the CPU. ### 11.3.4 Non-Overlapping Pulse Output # Sample Setup Procedure for Non-Overlapping Pulse Output Figure 11.6 shows a sample procedure for setting up non-overlapping pulse output. Figure 11.6 Setup Procedure for Non-Overlapping Pulse Output (Example) # **Example of Non-Overlapping Pulse Output**(Example of Four-Phase Complementary Non-Overlapping Output) Figure 11.7 shows an example in which pulse output is used for four-phase complementary non-overlapping pulse output. Figure 11.7 Non-Overlapping Pulse Output Example (Four-Phase Complementary) - [1] Set up the TPU channel to be used as the output trigger channel so that TGRA and TGRB are output compare registers. Set the trigger period in TGRB and the non-overlap margin in TGRA, and set the counter to be cleared by compare match B. Set the TGIEA bit in TIER to 1 to enable the TGIA interrupt. - [2] Write H'FF in P1DDR and NDERH, and set the G3CMS1, G3CMS0, G2CMS1, and G2CMS0 bits in PCR to select compare match in the TPU channel set up in the previous step to be the output trigger. Set the G3NOV and G2NOV bits in PMR to 1 to select non-overlapping output. Write output data H'95 in NDRH. - [3] The timer counter in the TPU channel starts. When a compare match with TGRB occurs, outputs change from 1 to 0. When a compare match with TGRA occurs, outputs change from 0 to 1 (the change from 0 to 1 is delayed by the value set in TGRA). The TGIA interrupt handling routine writes the next output data (H'65) in NDRH. - [4] Four-phase complementary non-overlapping pulse output can be obtained subsequently by writing H'59, H'56, H'95... at successive TGIA interrupts. If the DTC or DMAC is set for activation by this interrupt, pulse output can be obtained without imposing a load on the CPU. # 11.3.5 Inverted Pulse Output If the G3INV, G2INV, G1INV, and G0INV bits in PMR are cleared to 0, values that are the inverse of the PODR contents can be output. Figure 11.8 shows the outputs when G3INV and G2INV are cleared to 0, in addition to the settings of figure 11.7. Figure 11.8 Inverted Pulse Output (Example) # 11.3.6 Pulse Output Triggered by Input Capture Pulse output can be triggered by TPU input capture as well as by compare match. If TGRA functions as an input capture register in the TPU channel selected by PCR, pulse output will be triggered by the input capture signal. Figure 11.9 shows the timing of this output. Figure 11.9 Pulse Output Triggered by Input Capture (Example) # 11.4 Usage Notes # **Operation of Pulse Output Pins** Pins PO0 to PO15 are also used for other peripheral functions such as the TPU. When output by another peripheral function is enabled, the corresponding pins cannot be used for pulse output. Note, however, that data transfer from NDR bits to PODR bits takes place, regardless of the usage of the pins. Pin functions should be changed only under conditions in which the output trigger event will not occur. #### **Note on Non-Overlapping Output** During non-overlapping operation, the transfer of NDR bit values to PODR bits takes place as follows. - NDR bits are always transferred to PODR bits at compare match A. - At compare match B, NDR bits are transferred only if their value is 0. Bits are not transferred if their value is 1. Figure 11.10 illustrates the non-overlapping pulse output operation. Figure 11.10 Non-Overlapping Pulse Output Therefore, 0 data can be transferred ahead of 1 data by making compare match B occur before compare match A. The NDR contents should not be altered during the interval from compare match B to compare match A (the non-overlap margin). This can be accomplished by having the TGIA interrupt handling routine write the next data in NDR, or by having the TGIA interrupt activate the DTC or DMAC. Note, however, that the next data must be written before the next compare match B occurs. Figure 11.11 shows the timing of this operation. Figure 11.11 Non-Overlapping Operation and NDR Write Timing # Section 12 Watchdog Timer (WDT) ### 12.1 Overview The H8S/2350 Group has a single-channel on-chip watchdog timer (WDT) for monitoring system operation. The WDT outputs an overflow signal (WDTOVF) if a system crash prevents the CPU from writing to the timer counter, allowing it to overflow. At the same time, the WDT can also generate an internal reset signal for the H8S/2350 Group. When this watchdog function is not needed, the WDT can be used as an interval timer. In interval timer operation, an interval timer interrupt is generated each time the counter overflows. #### 12.1.1 Features WDT features are listed below. - Switchable between watchdog timer mode and interval timer mode - WDTOVF output when in watchdog timer mode If the counter overflows, the WDT outputs WDTOVF. It is possible to select whether or not the entire H8S/2350 Group is reset at the same time. This internal reset can be a power-on reset or a manual reset - Interrupt generation when in interval timer mode If the counter overflows, the WDT generates an interval timer interrupt. - Choice of eight counter clock sources. # 12.1.2 Block Diagram Figure 12.1 shows a block diagram of the WDT. Figure 12.1 Block Diagram of WDT #### **Pin Configuration** 12.1.3 Table 12.1 describes the WDT output pin. Table 12.1 WDT Pin | Name | Symbol | I/O | Function | |-------------------------|--------|--------|--------------------------------------------------------| | Watchdog timer overflow | WDTOVF | Output | Outputs counter overflow signal in watchdog timer mode | #### 12.1.4 **Register Configuration** The WDT has three registers, as summarized in table 12.2. These registers control clock selection, WDT mode switching, and the reset signal. Table 12.2 WDT Registers | | | | | Add | ress*1 | |-------------------------------|--------------|---------|---------------|---------|--------| | Name | Abbreviation | R/W | Initial Value | Write*2 | Read | | Timer control/status register | TCSR | R/(W)*3 | H'18 | H'FFBC | H'FFBC | | Timer counter | TCNT | R/W | H'00 | H'FFBC | H'FFBD | | Reset control/status register | RSTCSR | R/(W)*3 | H'1F | H'FFBE | H'FFBF | Notes: 1. Lower 16 bits of the address. - 2. For details of write operations, see section 12.2.4, Notes on Register Access. - 3. Only a write of 0 is permitted to bit 7, to clear the flag. #### 12.2 **Register Descriptions** #### 12.2.1 **Timer Counter (TCNT)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W TCNT is an 8-bit readable/writable\* up-counter. When the TME bit is set to 1 in TCSR, TCNT starts counting pulses generated from the internal clock source selected by bits CKS2 to CKS0 in TCSR. When the count overflows (changes from H'FF to H'00), either the watchdog timer overflow signal (WDTOVF) or an interval timer interrupt (WOVI) is generated, depending on the mode selected by the WT/IT bit in TCSR. TCNT is initialized to H'00 by a reset, in hardware standby mode, or when the TME bit is cleared to 0. It is not initialized in software standby mode. TCNT is write-protected by a password to prevent accidental overwriting. For details Note: \* see section 12.2.4, Notes on Register Access. #### 12.2.2 **Timer Control/Status Register (TCSR)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|--------|-------------------|-----|---|---|------|------|------| | | | OVF | WT/ <del>IT</del> | TME | _ | _ | CKS2 | CKS1 | CKS0 | | Initial va | alue : | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | R/W | : | R/(W)* | R/W | R/W | _ | _ | R/W | R/W | R/W | Note: \* Can only be written with 0 for flag clearing. TCSR is an 8-bit readable/writable\* register. Its functions include selecting the clock source to be input to TCNT, and the timer mode. TCR is initialized to H'18 by a reset and in hardware standby mode. It is not initialized in software standby mode. Note: \* TCSR is write-protected by a password to prevent accidental overwriting. For details see section 12.2.4, Notes on Register Access. **Bit 7—Overflow Flag (OVF):** Indicates that TCNT has overflowed from H'FF to H'00, when in interval timer mode. This flag cannot be set during watchdog timer operation. | Bit 7<br>OVF | Description | | | | | |--------------|----------------------------------------------------------------------------|-----------------|--|--|--| | 0 | [Clearing condition] | | | | | | | Cleared by reading TCSR when OVF = 1, then writing 0 to OVF | (Initial value) | | | | | 1 | [Setting condition] | | | | | | | Set when TCNT overflows (changes from H'FF to H'00) in interval timer mode | | | | | **Bit 6—Timer Mode Select (WT/IT):** Selects whether the WDT is used as a watchdog timer or interval timer. If used as an interval timer, the WDT generates an interval timer interrupt request (WOVI) when TCNT overflows. If used as a watchdog timer, the WDT generates the WDTOVF signal when TCNT overflows. | Bit 6<br>WT/IT | | Description | | |----------------|---|--------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | | Interval timer: Sends the CPU an interval timer interrupt request (WOVI) when TCNT overflows | (Initial value) | | 1 | | Watchdog timer: Generates the WDTOVF signal when TCNT overflows | | | Note: | * | For details of the case where TCNT overflows in watchdog timer mode, see 12.2.3, Reset Control/Status Register (RSTCSR). | e section | Bit 5—Timer Enable (TME): Selects whether TCNT runs or is halted. | Bit 5 | | | |-------|----------------------------------------|-----------------| | TME | Description | | | 0 | TCNT is initialized to H'00 and halted | (Initial value) | | 1 | TCNT counts | | Bits 4 and 3—Reserved: Read-only bits, always read as 1. **Bits 2 to 0:** Clock Select 2 to 0 (CKS2 to CKS0): These bits select one of eight internal clock sources, obtained by dividing the system clock $(\phi)$ , for input to TCNT. | | | Description | | | | |---------------|---------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit 1<br>CKS1 | Bit 0<br>CKS0 | Clock | Overflow Period (when φ = 20 MHz)* | | | | 0 | 0 | φ/2 (initial value) | 25.6 µs | | | | | 1 | φ/64 | 819.2 µs | | | | 1 | 0 | ф/128 | 1.6 ms | | | | | 1 | φ/512 | 6.6 ms | | | | 0 | 0 | ф/2048 | 26.2 ms | | | | | 1 | φ/8192 | 104.9 ms | | | | 1 | 0 | ф/32768 | 419.4 ms | | | | | 1 | ф/131072 | 1.68 s | | | | | 0<br>1<br>0 | CKS1 CKS0 0 0 1 0 1 0 0 0 1 0 | Bit 1 CKS1 Bit 0 CKS0 Clock 0 0 φ/2 (initial value) 1 φ/64 1 0 φ/128 1 φ/512 0 0 φ/2048 1 φ/8192 1 0 φ/32768 | | | Note: \* The overflow period is the time from when TCNT starts counting up from H'00 until overflow occurs. # 12.2.3 Reset Control/Status Register (RSTCSR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|--------|------|------|---|---|---|---|---| | | | WOVF | RSTE | RSTS | _ | _ | _ | _ | _ | | Initial va | alue : | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/(W)* | R/W | R/W | _ | _ | _ | _ | _ | Note: \* Can only be written with 0 for flag clearing. RSTCSR is an 8-bit readable/writable\* register that controls the generation of the internal reset signal when TCNT overflows, and selects the type of internal reset signal. RSTCSR is initialized to H'1F by a reset signal from the $\overline{RES}$ pin, but not by the WDT internal reset signal caused by overflows. Note: \* RSTCSR is write-protected by a password to prevent accidental overwriting. For details see section 12.2.4, Notes on Register Access. **Bit 7—Watchdog Overflow Flag (WOVF):** Indicates that TCNT has overflowed (changed from H'FF to H'00) during watchdog timer operation. This bit is not set in interval timer mode. | Bit 7<br>WOVF | Description | | |---------------|------------------------------------------------------------------------------|-----------------| | 0 | [Clearing condition] | (Initial value) | | | Cleared by reading TCSR when WOVF = 1, then writing 0 to WOVF | | | 1 | [Setting condition] | | | | Set when TCNT overflows (changed from H'FF to H'00) during watchdo operation | g timer | **Bit 6—Reset Enable (RSTE):** Specifies whether or not a reset signal is generated in the H8S/2350 Group if TCNT overflows during watchdog timer operation. | Bit 6<br>RSTE | | Description | | |---------------|---|----------------------------------------------------------------------------|------------------------| | 0 | | Reset signal is not generated if TCNT overflows* | (Initial value) | | 1 | | Reset signal is generated if TCNT overflows | | | Note: | * | The modules within the H8S/2350 Group are not reset, but TC WDT are reset. | NT and TCSR within the | **Bit 5—Reset Select (RSTS):** Selects the type of internal reset generated if TCNT overflows during watchdog timer operation. For details of the types of resets, see section 4, Exception Handling. | Bit 5<br>RSTS | Description | | |---------------|----------------|-----------------| | 0 | Power-on reset | (Initial value) | | 1 | Manual reset | | Bits 4 to 0—Reserved: Read-only bits, always read as 1. # 12.2.4 Notes on Register Access The watchdog timer's TCNT, TCSR, and RSTCSR registers differ from other registers in being more difficult to write to. The procedures for writing to and reading these registers are given below # Writing to TCNT and TCSR These registers must be written to by a word transfer instruction. They cannot be written to with byte instructions. Figure 12.2 shows the format of data written to TCNT and TCSR. TCNT and TCSR both have the same write address. For a write to TCNT, the upper byte of the written word must contain H'5A and the lower byte must contain the write data. For a write to TCSR, the upper byte of the written word must contain H'A5 and the lower byte must contain the write data. This transfers the write data from the lower byte to TCNT or TCSR. Figure 12.2 Format of Data Written to TCNT and TCSR #### Writing to RSTCSR RSTCSR must be written to by word transfer instruction to address H'FFBE. It cannot be written to with byte instructions. Figure 12.3 shows the format of data written to RSTCSR. The method of writing 0 to the WOVF bit differs from that for writing to the RSTE and RSTS bits. To write 0 to the WOVF bit, the write data must have H'A5 in the upper byte and H'00 in the lower byte. This clears the WOVF bit to 0, but has no effect on the RSTE and RSTS bits. To write to the RSTE and RSTS bits, the upper byte must contain H'5A and the lower byte must contain the write data. This writes the values in bits 6 and 5 of the lower byte into the RSTE and RSTS bits, but has no effect on the WOVF bit. Figure 12.3 Format of Data Written to RSTCSR # Reading TCNT, TCSR, and RSTCSR These registers are read in the same way as other registers. The read addresses are H'FFBC for TCSR, H'FFBD for TCNT, and H'FFBF for RSTCSR. # 12.3 Operation ### 12.3.1 Watchdog Timer Operation To use the WDT as a watchdog timer, set the WT/ $\overline{\text{IT}}$ and TME bits to 1. Software must prevent TCNT overflows by rewriting the TCNT value (normally be writing H'00) before overflows occurs. This ensures that TCNT does not overflow while the system is operating normally. If TCNT overflows without being rewritten because of a system crash or other error, the $\overline{\text{WDTOVF}}$ signal is output. This is shown in figure 12.4. This $\overline{\text{WDTOVF}}$ signal can be used to reset the system. The $\overline{\text{WDTOVF}}$ signal is output for 132 states when RSTE = 1, and for 130 states when RSTE = 0. If TCNT overflows when 1 is set in the RSTE bit in RSTCSR, a signal that resets the H8S/2350 Group internally is generated at the same time as the $\overline{WDTOVF}$ signal. This reset can be selected as a power-on reset or a manual reset, depending on the setting of the RSTS bit in RSTCSR. The internal reset signal is output for 518 states. If a reset caused by a signal input to the $\overline{RES}$ pin occurs at the same time as a reset caused by a WDT overflow, the $\overline{RES}$ pin reset has priority and the WOVF bit in RSTCSR is cleared to 0. Figure 12.4 Watchdog Timer Operation ## 12.3.2 Interval Timer Operation To use the WDT as an interval timer, clear the WT/ $\overline{\text{IT}}$ bit in TCSR to 0 and set the TME bit to 1. An interval timer interrupt (WOVI) is generated each time TCNT overflows, provided that the WDT is operating as an interval timer, as shown in figure 12.5. This function can be used to generate interrupt requests at regular intervals. Figure 12.5 Interval Timer Operation # 12.3.3 Timing of Setting Overflow Flag (OVF) The OVF flag is set to 1 if TCNT overflows during interval timer operation. At the same time, an interval timer interrupt (WOVI) is requested. This timing is shown in figure 12.6. Figure 12.6 Timing of Setting of OVF #### 12.3.4 Timing of Setting of Watchdog Timer Overflow Flag (WOVF) The WOVF flag is set to 1 if TCNT overflows during watchdog timer operation. At the same time, the WDTOVF signal goes low. If TCNT overflows while the RSTE bit in RSTCSR is set to 1, an internal reset signal is generated for the entire H8S/2350 Group chip. Figure 12.7 shows the timing in this case. Figure 12.7 Timing of Setting of WOVF # 12.4 Interrupts During interval timer mode operation, an overflow generates an interval timer interrupt (WOVI). The interval timer interrupt is requested whenever the OVF flag is set to 1 in TCSR. # 12.5 Usage Notes #### 12.5.1 Contention between Timer Counter (TCNT) Write and Increment If a timer counter clock pulse is generated during the $T_2$ state of a TCNT write cycle, the write takes priority and the timer counter is not incremented. Figure 12.8 shows this operation. Figure 12.8 Contention between TCNT Write and Increment #### 12.5.2 Changing Value of CKS2 to CKS0 If bits CKS2 to CKS0 in TCSR are written to while the WDT is operating, errors could occur in the incrementation. Software must stop the watchdog timer (by clearing the TME bit to 0) before changing the value of bits CKS2 to CKS0. #### 12.5.3 Switching between Watchdog Timer Mode and Interval Timer Mode If the mode is switched from watchdog timer to interval timer, or vice versa, while the WDT is operating, errors could occur in the incrementation. Software must stop the watchdog timer (by clearing the TME bit to 0) before switching the mode. # 12.5.4 System Reset by WDTOVF Signal If the $\overline{WDTOVF}$ output signal is input to the $\overline{RES}$ pin of the $\overline{H8S/2350}$ Group, the $\overline{H8S/2350}$ Group will not be initialized correctly. Make sure that the $\overline{WDTOVF}$ signal is not input logically to the $\overline{RES}$ pin. To reset the entire system by means of the $\overline{WDTOVF}$ signal, use the circuit shown in figure 12.9. Figure 12.9 Circuit for System Reset by WDTOVF Signal (Example) # 12.5.5 Internal Reset in Watchdog Timer Mode The H8S/2350 Group is not reset internally if TCNT overflows while the RSTE bit is cleared to 0 during watchdog timer operation, but TCNT and TSCR of the WDT are reset. TCNT, TCSR, and RSTCR cannot be written to while the WDTOVF signal is low. Also note that a read of the WOVF flag is not recognized during this period. To clear the WOVF flag, therefore, read TCSR after the WDTOVF signal goes high, then write 0 to the WOVF flag. # Section 13 Serial Communication Interface (SCI) #### 13.1 Overview The H8S/2350 Group is equipped with a two-channel serial communication interface (SCI). All two channels have the same functions. The SCI can handle both asynchronous and clocked synchronous serial communication. A function is also provided for serial communication between processors (multiprocessor communication function). #### 13.1.1 Features SCI features are listed below. - Choice of asynchronous or clocked synchronous serial communication mode Asynchronous mode: - Serial data communication executed using asynchronous system in which synchronization is achieved character by character - Serial data communication can be carried out with standard asynchronous communication chips such as a Universal Asynchronous Receiver/Transmitter (UART) or Asynchronous Communication Interface Adapter (ACIA) - A multiprocessor communication function is provided that enables serial data communication with a number of processors - Choice of 12 serial data transfer formats Data length : 7 or 8 bits Stop bit length : 1 or 2 bits Parity : Even, odd, or none Multiprocessor bit : 1 or 0 — Receive error detection : Parity, overrun, and framing errors — Break detection : Break can be detected by reading the RxD pin level directly in case of a framing error #### Clocked Synchronous mode: - Serial data communication synchronized with a clock - Serial data communication can be carried out with other chips that have a synchronous communication function - One serial data transfer format — Data length : 8 bits — Receive error detection : Overrun errors detected - Full-duplex communication capability - The transmitter and receiver are mutually independent, enabling transmission and reception to be executed simultaneously - Double-buffering is used in both the transmitter and the receiver, enabling continuous transmission and continuous reception of serial data - On-chip baud rate generator allows any bit rate to be selected - Choice of serial clock source: internal clock from baud rate generator or external clock from SCK pin - Four interrupt sources - Four interrupt sources transmit-data-empty, transmit-end, receive-data-full, and receive error that can issue requests independently - The transmit-data-empty interrupt and receive data full interrupts can activate the DMA controller (DMAC) or data transfer controller (DTC) to execute data transfer - Choice of LSB-first or MSB-first transfer - Can be selected regardless of the communication mode\* (except in the case of asynchronous mode bit data) - Module stop mode can be set - As the initial setting, SCI operation is halted. Register access is enabled by exiting module stop mode. Note: \* Descriptions in this section refer to LSB-first transfer. # 13.1.2 Block Diagram Figure 13.1 shows a block diagram of the SCI. Figure 13.1 Block Diagram of SCI # 13.1.3 Pin Configuration Table 13.1 shows the serial pins for each SCI channel. Table 13.1 SCI Pins | Channel | Pin Name | Symbol | I/O | Function | |---------|---------------------|--------|--------|---------------------------| | 0 | Serial clock pin 0 | SCK0 | I/O | SCI0 clock input/output | | | Receive data pin 0 | RxD0 | Input | SCI0 receive data input | | | Transmit data pin 0 | TxD0 | Output | SCI0 transmit data output | | 1 | Serial clock pin 1 | SCK1 | I/O | SCI1 clock input/output | | | Receive data pin 1 | RxD1 | Input | SCI1 receive data input | | | Transmit data pin 1 | TxD1 | Output | SCI1 transmit data output | #### **Register Configuration** 13.1.4 The SCI has the internal registers shown in table 13.2. These registers are used to specify asynchronous mode or clocked synchronous mode, the data format, and the bit rate, and to control transmitter/receiver. Table 13.2 SCI Registers | Channel | Name | Abbreviation | R/W | Initial Value | Address*1 | |---------|------------------------------|--------------|---------|---------------|-----------| | 0 | Serial mode register 0 | SMR0 | R/W | H'00 | H'FF78 | | | Bit rate register 0 | BRR0 | R/W | H'FF | H'FF79 | | | Serial control register 0 | SCR0 | R/W | H'00 | H'FF7A | | | Transmit data register 0 | TDR0 | R/W | H'FF | H'FF7B | | | Serial status register 0 | SSR0 | R/(W)*2 | H'84 | H'FF7C | | | Receive data register 0 | RDR0 | R | H'00 | H'FF7D | | | Smart card mode register 0 | SCMR0 | R/W | H'F2 | H'FF7E | | 1 | Serial mode register 1 | SMR1 | R/W | H'00 | H'FF80 | | | Bit rate register 1 | BRR1 | R/W | H'FF | H'FF81 | | | Serial control register 1 | SCR1 | R/W | H'00 | H'FF82 | | | Transmit data register 1 | TDR1 | R/W | H'FF | H'FF83 | | | Serial status register 1 | SSR1 | R/(W)*2 | H'84 | H'FF84 | | | Receive data register 1 | RDR1 | R | H'00 | H'FF85 | | | Smart card mode register 1 | SCMR1 | R/W | H'F2 | H'FF86 | | All | Module stop control register | MSTPCR | R/W | H'3FFF | H'FF3C | Notes: 1. Lower 16 bits of the address. 2. Can only be written with 0 for flag clearing. # 13.2 Register Descriptions #### 13.2.1 Receive Shift Register (RSR) RSR is a register used to receive serial data. The SCI sets serial data input from the RxD pin in RSR in the order received, starting with the LSB (bit 0), and converts it to parallel data. When one byte of data has been received, it is transferred to RDR automatically. RSR cannot be directly read or written to by the CPU. #### 13.2.2 Receive Data Register (RDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|------|---|---|---|---|---|---|---|---| | | | | | | | | | | | | Initial valu | ue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R | R | R | R | R | R | R | R | RDR is a register that stores received serial data. When the SCI has received one byte of serial data, it transfers the received serial data from RSR to RDR where it is stored, and completes the receive operation. After this, RSR is receive-enabled. Since RSR and RDR function as a double buffer in this way, enables continuous receive operations to be performed. RDR is a read-only register, and cannot be written to by the CPU. RDR is initialized to H'00 by a reset, and in standby mode or module stop mode. ### 13.2.3 Transmit Shift Register (TSR) TSR is a register used to transmit serial data. To perform serial data transmission, the SCI first transfers transmit data from TDR to TSR, then sends the data to the TxD pin starting with the LSB (bit 0). When transmission of one byte is completed, the next transmit data is transferred from TDR to TSR, and transmission started, automatically. However, data transfer from TDR to TSR is not performed if the TDRE bit in SSR is set to 1. TSR cannot be directly read or written to by the CPU. ### 13.2.4 Transmit Data Register (TDR) TDR is an 8-bit register that stores data for serial transmission. When the SCI detects that TSR is empty, it transfers the transmit data written in TDR to TSR and starts serial transmission. Continuous serial transmission can be carried out by writing the next transmit data to TDR during serial transmission of the data in TSR. TDR can be read or written to by the CPU at all times. TDR is initialized to H'FF by a reset, and in standby mode or module stop mode. #### 13.2.5 Serial Mode Register (SMR) | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-----|-----|------|-----|------|------| | | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | R/W SMR is an 8-bit register used to set the SCI's serial transfer format and select the baud rate generator clock source. SMR can be read or written to by the CPU at all times. SMR is initialized to H'00 by a reset, and in standby mode or module stop mode. Bit 7—Communication Mode ( $C/\overline{A}$ ): Selects asynchronous mode or clocked synchronous mode as the SCI operating mode. | Bit 7 | | |-------|-------------| | C/A | Description | | CIA | Description | | |-----|--------------------------|-----------------| | 0 | Asynchronous mode | (Initial value) | | 1 | Clocked synchronous mode | | **Bit 6—Character Length (CHR):** Selects 7 or 8 bits as the data length in asynchronous mode. In clocked synchronous mode, a fixed data length of 8 bits is used regardless of the CHR setting. | Bit 6 | | | |-------|-------------|-----------------| | CHR | Description | | | 0 | 8-bit data | (Initial value) | | 1 | 7-bit data* | | Note: \* When 7-bit data is selected, the MSB (bit 7) of TDR is not transmitted, and it is not possible to choose between LSB-first or MSB-first transfer. **Bit 5—Parity Enable (PE):** In asynchronous mode, selects whether or not parity bit addition is performed in transmission, and parity bit checking in reception. In clocked synchronous mode and with a multiprocessor format, parity bit addition and checking is not performed, regardless of the PE bit setting. | Bit 5<br>PE | | Description | | |-------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | | Parity bit addition and checking disabled | (Initial value) | | 1 | | Parity bit addition and checking enabled* | | | Note: | * | When the PE bit is set to 1, the parity (even or odd) specified by transmit data before transmission. In reception, the parity bit is chewen or odd) specified by the $O/\overline{E}$ bit. | | Bit 4—Parity Mode $(O/\overline{E})$ : Selects either even or odd parity for use in parity addition and checking. The $O/\overline{E}$ bit setting is only valid when the PE bit is set to 1, enabling parity bit addition and checking, in asynchronous mode. The $O/\overline{E}$ bit setting is invalid in clocked synchronous mode, and when parity addition and checking is disabled in asynchronous mode. | Bit 4<br>O/E | Description | | |--------------|------------------------|-------------------------------------------------------------------------| | 0 | Even parity*1 | (Initial value) | | 1 | Odd parity*2 | | | Notes: | 1. When even parity is | set, parity bit addition is performed in transmission so that the total | number of 1 bits in the transmit character plus the parity bit is even. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is even. 2. When odd parity is set, parity bit addition is performed in transmission so that the total number of 1 bits in the transmit character plus the parity bit is odd. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is odd. **Bit 3—Stop Bit Length (STOP):** Selects 1 or 2 bits as the stop bit length in asynchronous mode. The STOP bits setting is only valid in asynchronous mode. If clocked synchronous mode is set the STOP bit setting is invalid since stop bits are not added. | Bit 3<br>STOP | Description | |---------------|---------------------------------------------------------------------------------------------------------------------------------------| | 0 | 1 stop bit: In transmission, a single 1 bit (stop bit) is added to the end of a transmit character before it is sent. (Initial value) | | 1 | 2 stop bits: In transmission, two 1 bits (stop bits) are added to the end of a transmit character before it is sent. | In reception, only the first stop bit is checked, regardless of the STOP bit setting. If the second stop bit is 1, it is treated as a stop bit; if it is 0, it is treated as the start bit of the next transmit character Bit 2—Multiprocessor Mode (MP): Selects multiprocessor format. When multiprocessor format is selected, the PE bit and $O/\overline{E}$ bit parity settings are invalid. The MP bit setting is only valid in asynchronous mode; it is invalid in clocked synchronous mode. For details of the multiprocessor communication function, see section 13.3.3, Multiprocessor Communication Function. | Bit 2<br>MP | Description | | |-------------|----------------------------------|-----------------| | 0 | Multiprocessor function disabled | (Initial value) | | 1 | Multiprocessor format selected | | Bits 1 and 0—Clock Select 1 and 0 (CKS1, CKS0): These bits select the clock source for the baud rate generator. The clock source can be selected from $\phi$ , $\phi/4$ , $\phi/16$ , and $\phi/64$ , according to the setting of bits CKS1 and CKS0. For the relation between the clock source, the bit rate register setting, and the baud rate, see section 13.2.8, Bit Rate Register (BRR). | Bit 1<br>CKS1 | Bit 0<br>CKS0 | Description | | |---------------|---------------|-------------|-----------------| | 0 | 0 | φ clock | (Initial value) | | | 1 | φ/4 clock | | | 1 | 0 | φ/16 clock | | | | 1 | φ/64 clock | | ### 13.2.6 Serial Control Register (SCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------|-----|-----|-----|-----|------|------|------|------| | | | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | | Initial va | lue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W SCR is a register that performs enabling or disabling of SCI transfer operations, serial clock output in asynchronous mode, and interrupt requests, and selection of the serial clock source. SCR can be read or written to by the CPU at all times. SCR is initialized to H'00 by a reset, and in standby mode or module stop mode. **Bit 7—Transmit Interrupt Enable (TIE):** Enables or disables transmit data empty interrupt (TXI) request generation when serial transmit data is transferred from TDR to TSR and the TDRE flag in SSR is set to 1. | Bit 7<br>TIE | | Description | | |--------------|---|-----------------------------------------------------------------------------------------------------------------------|---------------------| | 0 | | Transmit data empty interrupt (TXI) requests disabled* | (Initial value) | | 1 | | Transmit data empty interrupt (TXI) requests enabled | | | Note: | * | TXI interrupt request cancellation can be performed by reading 1 then clearing it to 0, or clearing the TIE bit to 0. | from the TDRE flag, | **Bit 6—Receive Interrupt Enable (RIE):** Enables or disables receive data full interrupt (RXI) request and receive error interrupt (ERI) request generation when serial receive data is transferred from RSR to RDR and the RDRF flag in SSR is set to 1. | Bit 6<br>RIE | | Description | |--------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | | Receive data full interrupt (RXI) request and receive error interrupt (ERI) request disabled* (Initial value) | | 1 | | Receive data full interrupt (RXI) request and receive error interrupt (ERI) request enabled | | Note: | * | RXI and ERI interrupt request cancellation can be performed by reading 1 from the RDRF flag, or the FER, PER, or ORER flag, then clearing the flag to 0, or clearing the RIE bit to 0. | Bit 5—Transmit Enable (TE): Enables or disables the start of serial transmission by the SCI. | Bit 5<br>TE | Description | | |-------------|---------------------------------|-----------------| | 0 | Transmission disabled*1 | (Initial value) | | 1 | Transmission enabled*2 | | | NI. C. | The TDDE floor's COD to floor A | | Notes: 1. The TDRE flag in SSR is fixed at 1. 2. In this state, serial transmission is started when transmit data is written to TDR and the TDRE flag in SSR is cleared to 0. SMR setting must be performed to decide the transfer format before setting the TE bit to 1. Bit 4—Receive Enable (RE): Enables or disables the start of serial reception by the SCI. | Bit 4 | | | |-------|----------------------|-----------------| | RE | Description | | | 0 | Reception disabled*1 | (Initial value) | | 1 | Reception enabled*2 | | Notes: 1. Clearing the RE bit to 0 does not affect the RDRF, FER, PER, and ORER flags, which retain their states. Serial reception is started in this state when a start bit is detected in asynchronous mode or serial clock input is detected in clocked synchronous mode.SMR setting must be performed to decide the transfer format before setting the RE bit SMR setting must be performed to decide the transfer format before setting the RE bit to 1. **Bit 3—Multiprocessor Interrupt Enable (MPIE):** Enables or disables multiprocessor interrupts. The MPIE bit setting is only valid in asynchronous mode when the MP bit in SMR is set to 1. The MPIE bit setting is invalid in clocked synchronous mode or when the MP bit is cleared to 0. | Bit 3<br>MPIE | | Description | | |---------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------| | 0 | | Multiprocessor interrupts disabled (normal reception performed) | (Initial value) | | | | [Clearing conditions] | | | | | When the MPIE bit is cleared to 0 | | | | | When MPB= 1 data is received | | | 1 | | Multiprocessor interrupts enabled* | | | | | Receive interrupt (RXI) requests, receive error interrupt (ERI) request of the RDRF, FER, and ORER flags in SSR are disabled until data with multiprocessor bit set to 1 is received. | | | Note: | * | When receive data including MPB = 0 is received, receive data transf RDR, receive error detection, and setting of the RDRF, FER, and OR is not performed. When receive data including MPB = 1 is received, the set to 1, the MPIE bit is cleared to 0 automatically, and generation interrupts (when the TIE and RIE bits in SCR are set to 1) and FER at setting is enabled. | ER flags in SSR,<br>ne MPB bit in SSR<br>of RXI and ERI | **Bit 2—Transmit End Interrupt Enable (TEIE):** Enables or disables transmit end interrupt (TEI) request generation when there is no valid transmit data in TDR in MSB data transmission. | Bit 2<br>TEIE | | Description | | |---------------|---|------------------------------------------------------------------------|-----------------| | 0 | | Transmit end interrupt (TEI) request disabled* | (Initial value) | | 1 | | Transmit end interrupt (TEI) request enabled* | | | Note: | * | TEI cancellation can be performed by reading 1 from the TDRE flag in S | SSR, then | \* TEI cancellation can be performed by reading 1 from the TDRE flag in SSR, then clearing it to 0 and clearing the TEND flag to 0, or clearing the TEIE bit to 0. Bits 1 and 0—Clock Enable 1 and 0 (CKE1, CKE0): These bits are used to select the SCI clock source and enable or disable clock output from the SCK pin. The combination of the CKE1 and CKE0 bits determines whether the SCK pin functions as an I/O port, the serial clock output pin, or the serial clock input pin. The setting of the CKE0 bit, however, is only valid for internal clock operation (CKE1 = 0) in asynchronous mode. The CKE0 bit setting is invalid in clocked synchronous mode, and in the case of external clock operation (CKE1 = 1). Note that the SCI's operating mode must be decided using SMR before setting the CKE1 and CKE0 bits. For details of clock source selection, see table 13.9. | Bit 1<br>CKE1 | Bit 0<br>CKE0 | Description | | |---------------|---------------|--------------------------|---------------------------------------------------------| | 0 | 0 | Asynchronous mode | Internal clock/SCK pin functions as I/O port*1 | | | | Clocked synchronous mode | Internal clock/SCK pin functions as serial clock output | | | 1 | Asynchronous mode | Internal clock/SCK pin functions as clock output*2 | | | | Clocked synchronous mode | Internal clock/SCK pin functions as serial clock output | | 1 | 0 | Asynchronous mode | External clock/SCK pin functions as clock input*3 | | | | Clocked synchronous mode | External clock/SCK pin functions as serial clock input | | | 1 | Asynchronous mode | External clock/SCK pin functions as clock input*3 | | | | Clocked synchronous mode | External clock/SCK pin functions as serial clock input | Notes: 1. Initial value - 2. Outputs a clock of the same frequency as the bit rate. - 3. Inputs a clock with a frequency 16 times the bit rate. #### Serial Status Register (SSR) 13.2.7 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|--------|--------|--------|--------|--------|------|-----|------| | | | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | | Initial value | e : | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R/W | : | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R | R | R/W | Note: \* Only 0 can be written, to clear the flag. SSR is an 8-bit register containing status flags that indicate the operating status of the SCI, and multiprocessor bits. SSR can be read or written to by the CPU at all times. However, 1 cannot be written to flags TDRE, RDRF, ORER, PER, and FER. Also note that in order to clear these flags they must be read as 1 beforehand. The TEND flag and MPB flag are read-only flags and cannot be modified. SSR is initialized to H'84 by a reset, and in standby mode or module stop mode. Bit 7—Transmit Data Register Empty (TDRE): Indicates that data has been transferred from TDR to TSR and the next serial data can be written to TDR | Bit 7 | | | | | | | |-------|----------------------------------------------------------------------|-------------------|--|--|--|--| | TDRE | Description | | | | | | | 0 | [Clearing conditions] | | | | | | | | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul> | | | | | | | | When the DMAC or DTC is activated by a TXI interrupt and | write data to TDR | | | | | | 1 | [Setting conditions] | (Initial value) | | | | | | | <ul> <li>When the TE bit in SCR is 0</li> </ul> | | | | | | | | When data is transferred from TDR to TSR and data can be | written to TDR | | | | | error will occur and the receive data will be lost. Bit 6—Receive Data Register Full (RDRF): Indicates that the received data is stored in RDR. | Bit 6 | | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | RDRF | Description | | 0 | [Clearing conditions] (Initial value) | | | <ul> <li>When 0 is written to RDRF after reading RDRF = 1</li> </ul> | | | When the DMAC or DTC is activated by an RXI interrupt and read data from RDR | | 1 | [Setting condition] | | | When serial reception ends normally and receive data is transferred from RSR to RDR | | Note: | RDR and the RDRF flag are not affected and retain their previous values when an error is detected during reception or when the RE bit in SCR is cleared to 0. | If reception of the next data is completed while the RDRF flag is still set to 1, an overrun Bit 5—Overrun Error (ORER): Indicates that an overrun error occurred during reception, causing abnormal termination. | Bit 5<br>ORER | | Description | | |---------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | | [Clearing condition] (Ir | nitial value)*1 | | | | When 0 is written to ORER after reading ORER = 1 | | | 1 | | [Setting condition] | | | | | When the next serial reception is completed while RDRF = 1 | | | Notes: | 1. | The ORER flag is not affected and retains its previous state when the RE becleared to 0. | oit in SCR is | | | 2. | The receive data prior to the overrun error is retained in RDR, and the data subsequently is lost. Also, subsequent serial reception cannot be continued ORER flag is set to 1. In clocked synchronous mode, serial transmission cannot continued, either. | d while the | **Bit 4—Framing Error (FER):** Indicates that a framing error occurred during reception in asynchronous mode, causing abnormal termination. Rit 4 | FER | | Description | | |--------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | 0 | | [Clearing condition] | (Initial value)*1 | | | | When 0 is written to FER after reading FER = 1 | | | 1 | | [Setting condition] | | | | | When the SCI checks whether the stop bit at the end of the rece<br>reception ends, and the stop bit is $0^{*2}$ | eive data when | | Notes: | 1. | The FER flag is not affected and retains its previous state when the cleared to 0. | he RE bit in SCR is | | | 2. | In 2-stop-bit mode, only the first stop bit is checked for a value of is not checked. If a framing error occurs, the receive data is trans RDRF flag is not set. Also, subsequent serial reception cannot be FER flag is set to 1. In clocked synchronous mode, serial transmi continued, either. | ferred to RDR but the continued while the | **Bit 3—Parity Error (PER):** Indicates that a parity error occurred during reception using parity addition in asynchronous mode, causing abnormal termination. | Bit 3<br>PER | | Description | | |--------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | 0 | | [Clearing condition] | (Initial value)*1 | | | | When 0 is written to PER after reading PER = 1 | | | 1 | | [Setting condition] | | | | | When, in reception, the number of 1 bits in the receive data pl match the parity setting (even or odd) specified by the $O/\overline{E}$ bit | | | Notes: | 1. | The PER flag is not affected and retains its previous state wher cleared to 0. | n the RE bit in SCR is | | | 2. | If a parity error occurs, the receive data is transferred to RDR b set. Also, subsequent serial reception cannot be continued whil 1. In clocked synchronous mode, serial transmission cannot be | le the PER flag is set to | Bit 2—Transmit End (TEND): Indicates that there is no valid data in TDR when the last bit of the transmit character is sent, and transmission has been ended. The TEND flag is read-only and cannot be modified. | Bit 2 | | | |-------|----------------------------------------------------------------------|------------------------------| | TEND | Description | | | 0 | [Clearing conditions] | | | | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul> | | | | When the DMAC or DTC is activated by a TXI interrupt | and write data to TDR | | 1 | [Setting conditions] | (Initial value) | | | When the TE bit in SCR is 0 | | | | When TDRE = 1 at transmission of the last bit of a 1-by | te serial transmit character | **Bit 1—Multiprocessor Bit (MPB):** When reception is performed using multiprocessor format in asynchronous mode, MPB stores the multiprocessor bit in the receive data. MPB is a read-only bit, and cannot be modified. | Bit 1<br>MPB | | Description | | |--------------|---|-------------------------------------------------------------------------|-------------------------| | 0 | | [Clearing condition] | (Initial value)* | | | | When data with a 0 multiprocessor bit is received | | | 1 | | [Setting condition] | | | | | When data with a 1 multiprocessor bit is received | | | Note: | * | Retains its previous state when the RE bit in SCR is cleared to format. | 0 0 with multiprocessor | **Bit 0—Multiprocessor Bit Transfer (MPBT):** When transmission is performed using multiprocessor format in asynchronous mode, MPBT stores the multiprocessor bit to be added to the transmit data. The MPBT bit setting is invalid when multiprocessor format is not used, when not transmitting, and in clocked synchronous mode. | Bit 0 | | | |-------|-------------------------------------------------|-----------------| | MPBT | Description | | | 0 | Data with a 0 multiprocessor bit is transmitted | (Initial value) | | 1 | Data with a 1 multiprocessor bit is transmitted | | ### 13.2.8 Bit Rate Register (BRR) BRR is an 8-bit register that sets the serial transfer bit rate in accordance with the baud rate generator operating clock selected by bits CKS1 and CKS0 in SMR. BRR can be read or written to by the CPU at all times. BRR is initialized to H'FF by a reset, and in standby mode or module stop mode. As baud rate generator control is performed independently for each channel, different values can be set for each channel. Table 13.3 shows sample BRR settings in asynchronous mode, and table 13.4 shows sample BRR settings in clocked synchronous mode. Table 13.3 BRR Settings for Various Bit Rates (Asynchronous Mode) | | | φ = 2 N | lHz | ф | φ = 2.097152 MHz | | | φ = 2.4576 | MHz | φ = 3 MHz | | | |------------------|---|---------|--------------|---|------------------|--------------|---|------------|--------------|-----------|-----|--------------| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 1 | 141 | 0.03 | 1 | 148 | -0.04 | 1 | 174 | -0.26 | 1 | 212 | 0.03 | | 150 | 1 | 103 | 0.16 | 1 | 108 | 0.21 | 1 | 127 | 0.00 | 1 | 155 | 0.16 | | 300 | 0 | 207 | 0.16 | 0 | 217 | 0.21 | 0 | 255 | 0.00 | 1 | 77 | 0.16 | | 600 | 0 | 103 | 0.16 | 0 | 108 | 0.21 | 0 | 127 | 0.00 | 0 | 155 | 0.16 | | 1200 | 0 | 51 | 0.16 | 0 | 54 | -0.70 | 0 | 63 | 0.00 | 0 | 77 | 0.16 | | 2400 | 0 | 25 | 0.16 | 0 | 26 | 1.14 | 0 | 31 | 0.00 | 0 | 38 | 0.16 | | 4800 | 0 | 12 | 0.16 | 0 | 13 | -2.48 | 0 | 15 | 0.00 | 0 | 19 | -2.34 | | 9600 | 0 | 6 | _ | 0 | 6 | -2.48 | 0 | 7 | 0.00 | 0 | 9 | -2.34 | | 19200 | 0 | 2 | _ | 0 | 2 | _ | 0 | 3 | 0.00 | 0 | 4 | -2.34 | | 31250 | 0 | 1 | 0.00 | 0 | 1 | _ | 0 | 1 | _ | 0 | 2 | 0.00 | | 38400 | 0 | 1 | _ | 0 | 1 | _ | 0 | 1 | 0.00 | _ | _ | _ | | | ф | = 3.6864 | 4 MHz | | φ = 4 MHz | | | φ = 4.9152 | MHz | φ = 5 MHz | | | |------------------|---|----------|--------------|---|-----------|--------------|---|------------|--------------|-----------|-----|--------------| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 64 | 0.70 | 2 | 70 | 0.03 | 2 | 86 | 0.31 | 2 | 88 | -0.25 | | 150 | 1 | 191 | 0.00 | 1 | 207 | 0.16 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | | 300 | 1 | 95 | 0.00 | 1 | 103 | 0.16 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | | 600 | 0 | 191 | 0.00 | 0 | 207 | 0.16 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | | 1200 | 0 | 95 | 0.00 | 0 | 103 | 0.16 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | | 2400 | 0 | 47 | 0.00 | 0 | 51 | 0.16 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | | 4800 | 0 | 23 | 0.00 | 0 | 25 | 0.16 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | | 9600 | 0 | 11 | 0.00 | 0 | 12 | 0.16 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | | 19200 | 0 | 5 | 0.00 | 0 | 6 | _ | 0 | 7 | 0.00 | 0 | 7 | 1.73 | | 31250 | _ | _ | _ | 0 | 3 | 0.00 | 0 | 4 | -1.70 | 0 | 4 | 0.00 | | 38400 | 0 | 2 | 0.00 | 0 | 2 | _ | 0 | 3 | 0.00 | 0 | 3 | 1.73 | | | | φ = 6 N | Hz | | φ = 6.144 | MHz | | φ = 7.3728 | MHz | φ = 8 MHz | | | |------------------|---|---------|--------------|---|-----------|--------------|---|------------|--------------|-----------|-----|--------------| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 106 | -0.44 | 2 | 108 | 0.08 | 2 | 130 | -0.07 | 2 | 141 | 0.03 | | 150 | 2 | 77 | 0.16 | 2 | 79 | 0.00 | 2 | 95 | 0.00 | 2 | 103 | 0.16 | | 300 | 1 | 155 | 0.16 | 1 | 159 | 0.00 | 1 | 191 | 0.00 | 1 | 207 | 0.16 | | 600 | 1 | 77 | 0.16 | 1 | 79 | 0.00 | 1 | 95 | 0.00 | 1 | 103 | 0.16 | | 1200 | 0 | 155 | 0.16 | 0 | 159 | 0.00 | 0 | 191 | 0.00 | 0 | 207 | 0.16 | | 2400 | 0 | 77 | 0.16 | 0 | 79 | 0.00 | 0 | 95 | 0.00 | 0 | 103 | 0.16 | | 4800 | 0 | 38 | 0.16 | 0 | 39 | 0.00 | 0 | 47 | 0.00 | 0 | 51 | 0.16 | | 9600 | 0 | 19 | -2.34 | 0 | 19 | 0.00 | 0 | 23 | 0.00 | 0 | 25 | 0.16 | | 19200 | 0 | 9 | -2.34 | 0 | 9 | 0.00 | 0 | 11 | 0.00 | 0 | 12 | 0.16 | | 31250 | 0 | 5 | 0.00 | 0 | 5 | 2.40 | 0 | 6 | _ | 0 | 7 | 0.00 | | 38400 | 0 | 4 | -2.34 | 0 | 4 | 0.00 | 0 | 5 | 0.00 | 0 | 6 | _ | | | ф | = 9.8304 | MHz | φ = 10 MHz | | | | φ = 12 N | lHz | φ = 12.288 MHz | | | |---------------------|---|----------|--------------|------------|-----|--------------|---|----------|--------------|----------------|-----|--------------| | Bit Rate<br>(bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 174 | -0.26 | 2 | 177 | -0.25 | 2 | 212 | 0.03 | 2 | 217 | 0.08 | | 150 | 2 | 127 | 0.00 | 2 | 129 | 0.16 | 2 | 155 | 0.16 | 2 | 159 | 0.00 | | 300 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | 2 | 77 | 0.16 | 2 | 79 | 0.00 | | 600 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | 1 | 155 | 0.16 | 1 | 159 | 0.00 | | 1200 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | 1 | 77 | 0.16 | 1 | 79 | 0.00 | | 2400 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | 0 | 155 | 0.16 | 0 | 159 | 0.00 | | 4800 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | 0 | 77 | 0.16 | 0 | 79 | 0.00 | | 9600 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | 0 | 38 | 0.16 | 0 | 39 | 0.00 | | 19200 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | 0 | 19 | -2.34 | 0 | 19 | 0.00 | | 31250 | 0 | 9 | -1.70 | 0 | 9 | 0.00 | 0 | 11 | 0.00 | 0 | 11 | 2.40 | | 38400 | 0 | 7 | 0.00 | 0 | 7 | 1.73 | 0 | 9 | -2.34 | 0 | 9 | 0.00 | | | | φ = 14 Ν | ИHz | ¢ | = 14.745 | 6 MHz | | φ = 16 N | 1Hz | φ = 17.2032 MHz | | | |---------------------|---|----------|--------------|---|----------|--------------|---|----------|--------------|-----------------|-----|--------------| | Bit Rate<br>(bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 248 | -0.17 | 3 | 64 | 0.70 | 3 | 70 | 0.03 | 3 | 75 | 0.48 | | 150 | 2 | 181 | 0.16 | 2 | 191 | 0.00 | 2 | 207 | 0.16 | 2 | 223 | 0.00 | | 300 | 2 | 90 | 0.16 | 2 | 95 | 0.00 | 2 | 103 | 0.16 | 2 | 111 | 0.00 | | 600 | 1 | 181 | 0.16 | 1 | 191 | 0.00 | 1 | 207 | 0.16 | 1 | 223 | 0.00 | | 1200 | 1 | 90 | 0.16 | 1 | 95 | 0.00 | 1 | 103 | 0.16 | 1 | 111 | 0.00 | | 2400 | 0 | 181 | 0.16 | 0 | 191 | 0.00 | 0 | 207 | 0.16 | 0 | 223 | 0.00 | | 4800 | 0 | 90 | 0.16 | 0 | 95 | 0.00 | 0 | 103 | 0.16 | 0 | 111 | 0.00 | | 9600 | 0 | 45 | -0.93 | 0 | 47 | 0.00 | 0 | 51 | 0.16 | 0 | 55 | 0.00 | | 19200 | 0 | 22 | -0.93 | 0 | 23 | 0.00 | 0 | 25 | 0.16 | 0 | 27 | 0.00 | | 31250 | 0 | 13 | 0.00 | 0 | 14 | -1.70 | 0 | 15 | 0.00 | 0 | 16 | 1.20 | | 38400 | 0 | 10 | _ | 0 | 11 | 0.00 | 0 | 12 | 0.16 | 0 | 13 | 0.00 | | | | φ = 18 N | 1Hz | 4 | = 19.6608 | 8 MHz | φ = 20 MHz | | | | |---------------------|---|----------|--------------|---|-----------|--------------|------------|-----|--------------|--| | Bit Rate<br>(bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | | 110 | 3 | 79 | -0.12 | 3 | 86 | 0.31 | 3 | 88 | -0.25 | | | 150 | 2 | 233 | 0.16 | 2 | 255 | 0.00 | 3 | 64 | 0.16 | | | 300 | 2 | 116 | 0.16 | 2 | 127 | 0.00 | 2 | 129 | 0.16 | | | 600 | 1 | 233 | 0.16 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | | | 1200 | 1 | 116 | 0.16 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | | | 2400 | 0 | 233 | 0.16 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | | | 4800 | 0 | 116 | 0.16 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | | | 9600 | 0 | 58 | -0.69 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | | | 19200 | 0 | 28 | 1.02 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | | | 31250 | 0 | 17 | 0.00 | 0 | 19 | -1.70 | 0 | 19 | 0.00 | | | 38400 | 0 | 14 | -2.34 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | | Table 13.4 BRR Settings for Various Bit Rates (Clocked Synchronous Mode) | Bit Rate | φ: | = 2 MHz | φ = 4 MHz | | φ = 8 MHz | | φ = 10 MHz | | φ = 16 MHz | | φ = 20 MHz | | |----------|----|---------|-----------|-----|-----------|-----|------------|-----|------------|-----|------------|-----| | (bit/s) | n | N | n | N | n | N | n | N | n | N | n | N | | 110 | 3 | 70 | _ | _ | | | | | | | | | | 250 | 2 | 124 | 2 | 249 | 3 | 124 | _ | _ | 3 | 249 | | | | 500 | 1 | 249 | 2 | 124 | 2 | 249 | _ | _ | 3 | 124 | _ | _ | | 1 k | 1 | 124 | 1 | 249 | 2 | 124 | _ | _ | 2 | 249 | _ | _ | | 2.5 k | 0 | 199 | 1 | 99 | 1 | 199 | 1 | 249 | 2 | 99 | 2 | 124 | | 5 k | 0 | 99 | 0 | 199 | 1 | 99 | 1 | 124 | 1 | 199 | 1 | 249 | | 10 k | 0 | 49 | 0 | 99 | 0 | 199 | 0 | 249 | 1 | 99 | 1 | 124 | | 25 k | 0 | 19 | 0 | 39 | 0 | 79 | 0 | 99 | 0 | 159 | 0 | 199 | | 50 k | 0 | 9 | 0 | 19 | 0 | 39 | 0 | 49 | 0 | 79 | 0 | 99 | | 100 k | 0 | 4 | 0 | 9 | 0 | 19 | 0 | 24 | 0 | 39 | 0 | 49 | | 250 k | 0 | 1 | 0 | 3 | 0 | 7 | 0 | 9 | 0 | 15 | 0 | 19 | | 500 k | 0 | 0* | 0 | 1 | 0 | 3 | 0 | 4 | 0 | 7 | 0 | 9 | | 1 M | | | 0 | 0* | 0 | 1 | _ | _ | 0 | 3 | 0 | 4 | | 2.5 M | | | | | _ | _ | 0 | 0* | _ | _ | 0 | 1 | | 5 M | | | | | | | | | _ | _ | 0 | 0* | # Legend: Blank: Cannot be set. —: Can be set, but there will be a degree of error. \*: Continuous transfer is not possible. Note: As far as possible, the setting should be made so that the error is no more than 1%. The BRR setting is found from the following formulas. Asynchronous mode: $$N = \frac{\phi}{64 \times 2^{2n-1} \times B} \times 10^6 - 1$$ Clocked synchronous mode: $$N = \frac{\phi}{8 \times 2^{2n-1} \times B} \times 10^6 - 1$$ Where B: Bit rate (bit/s) N: BRR setting for baud rate generator $(0 \le N \le 255)$ o: Operating frequency (MHz) n: Baud rate generator input clock (n = 0 to 3) (See the table below for the relation between n and the clock.) | | | SMR Setting | | | | |---|-------|-------------|------|--|--| | n | Clock | CKS1 | CKS0 | | | | 0 | ф | 0 | 0 | | | | 1 | ф/4 | 0 | 1 | | | | 2 | ф/16 | 1 | 0 | | | | 3 | ф/64 | 1 | 1 | | | The bit rate error in asynchronous mode is found from the following formula: Error (%) = $$\left\{ \frac{\phi \times 10^6}{(N+1) \times B \times 64 \times 2^{2n-1}} - 1 \right\} \times 100$$ Rev. 3.00 Sep 15, 2006 page 568 of 988 Table 13.5 shows the maximum bit rate for each frequency in asynchronous mode. Tables 13.6 and 13.7 show the maximum bit rates with external clock input. Table 13.5 Maximum Bit Rate for Each Frequency (Asynchronous Mode) | φ (MHz) | Maximum Bit Rate (bit/s) | n | N | |----------|--------------------------|---|---| | 2 | 62500 | 0 | 0 | | 2.097152 | 65536 | 0 | 0 | | 2.4576 | 76800 | 0 | 0 | | 3 | 93750 | 0 | 0 | | 3.6864 | 115200 | 0 | 0 | | 4 | 125000 | 0 | 0 | | 4.9152 | 153600 | 0 | 0 | | 5 | 156250 | 0 | 0 | | 6 | 187500 | 0 | 0 | | 6.144 | 192000 | 0 | 0 | | 7.3728 | 230400 | 0 | 0 | | 8 | 250000 | 0 | 0 | | 9.8304 | 307200 | 0 | 0 | | 10 | 312500 | 0 | 0 | | 12 | 375000 | 0 | 0 | | 12.288 | 384000 | 0 | 0 | | 14 | 437500 | 0 | 0 | | 14.7456 | 460800 | 0 | 0 | | 16 | 500000 | 0 | 0 | | 17.2032 | 537600 | 0 | 0 | | 18 | 562500 | 0 | 0 | | 19.6608 | 614400 | 0 | 0 | | 20 | 625000 | 0 | 0 | Table 13.6 Maximum Bit Rate with External Clock Input (Asynchronous Mode) | φ (MHz) | External Input Clock (MHz) | Maximum Bit Rate (bit/s) | |----------|----------------------------|--------------------------| | 2 | 0.5000 | 31250 | | 2.097152 | 0.5243 | 32768 | | 2.4576 | 0.6144 | 38400 | | 3 | 0.7500 | 46875 | | 3.6864 | 0.9216 | 57600 | | 4 | 1.0000 | 62500 | | 4.9152 | 1.2288 | 76800 | | 5 | 1.2500 | 78125 | | 6 | 1.5000 | 93750 | | 6.144 | 1.5360 | 96000 | | 7.3728 | 1.8432 | 115200 | | 8 | 2.0000 | 125000 | | 9.8304 | 2.4576 | 153600 | | 10 | 2.5000 | 156250 | | 12 | 3.0000 | 187500 | | 12.288 | 3.0720 | 192000 | | 14 | 3.5000 | 218750 | | 14.7456 | 3.6864 | 230400 | | 16 | 4.0000 | 250000 | | 17.2032 | 4.3008 | 268800 | | 18 | 4.5000 | 281250 | | 19.6608 | 4.9152 | 307200 | | 20 | 5.0000 | 312500 | Table 13.7 Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode) | φ (MHz) | External Input Clock (MHz) | Maximum Bit Rate (bit/s) | |---------|----------------------------|--------------------------| | 2 | 0.3333 | 333333.3 | | 4 | 0.6667 | 666666.7 | | 6 | 1.0000 | 1000000.0 | | 8 | 1.3333 | 1333333.3 | | 10 | 1.6667 | 1666666.7 | | 12 | 2.0000 | 2000000.0 | | 14 | 2.3333 | 2333333.3 | | 16 | 2.6667 | 2666666.7 | | 18 | 3.0000 | 3000000.0 | | 20 | 3.3333 | 3333333.3 | ### 13.2.9 Smart Card Mode Register (SCMR) | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|------|------|---|------| | | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | | Initial value: | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | R/W : | _ | _ | _ | _ | R/W | R/W | _ | R/W | SCMR selects LSB-first or MSB-first by means of bit SDIR. Except in the case of asynchronous mode 7-bit data, LSB-first or MSB-first can be selected regardless of the serial communication mode. The descriptions in this chapter refer to LSB-first transfer. For details of the other bits in SCMR, see 14.2.1, Smart Card Mode Register (SCMR). SCMR is initialized to H'F2 by a reset, and in standby mode or module stop mode. Bits 7 to 4—Reserved: Read-only bits, always read as 1. Bit 3—Smart Card Data Transfer Direction (SDIR): Selects the serial/parallel conversion format This bit is valid when 8-bit data is used as the transmit/receive format. | Bit 3<br>SDIR | Description | | |---------------|-----------------------------------------|-----------------| | 0 | TDR contents are transmitted LSB-first | (Initial value) | | | Receive data is stored in RDR LSB-first | | | 1 | TDR contents are transmitted MSB-first | | | | Receive data is stored in RDR MSB-first | | **Bit 2—Smart Card Data Invert (SINV):** When the smart card interface operates as a normal SCI, 0 should be written in this bit. Bit 1—Reserved: Read-only bit, always read as 1. **Bit 0—Smart Card Interface Mode Select (SMIF):** When the smart card interface operates as a normal SCI, 0 should be written in this bit. #### 13.2.10 **Module Stop Control Register (MSTPCR)** MSTPCR is a 16-bit readable/writable register that performs module stop mode control. When the corresponding bit of bits MSTP6 and MSTP5 is set to 1, SCI operation stops at the end of the bus cycle and a transition is made to module stop mode. Registers cannot be read or written to in module stop mode. For details, see section 20.5, Module Stop Mode. MSTPCR is initialized to H'3FFF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 6—Module Stop (MSTP6): Specifies the SCI channel 1 module stop mode. | Bit 6 | | | |-------|----------------------------------------|-----------------| | MSTP6 | Description | | | 0 | SCI channel 1 module stop mode cleared | | | 1 | SCI channel 1 module stop mode set | (Initial value) | Bit 5—Module Stop (MSTP5): Specifies the SCI channel 0 module stop mode. | Bit 5<br>MSTP5 | Description | | |----------------|----------------------------------------|-----------------| | 0 | SCI channel 0 module stop mode cleared | | | 1 | SCI channel 0 module stop mode set | (Initial value) | $\mathbf{Renesas}$ # 13.3 Operation #### 13.3.1 Overview The SCI can carry out serial communication in two modes: asynchronous mode in which synchronization is achieved character by character, and clocked synchronous mode in which synchronization is achieved with clock pulses. Selection of asynchronous or clocked synchronous mode and the transmission format is made using SMR as shown in table 13.8. The SCI clock is determined by a combination of the $C/\overline{A}$ bit in SMR and the CKE1 and CKE0 bits in SCR, as shown in table 13.9. #### Asynchronous Mode - Data length: Choice of 7 or 8 bits - Choice of parity addition, multiprocessor bit addition, and addition of 1 or 2 stop bits (the combination of these parameters determines the transfer format and character length) - Detection of framing, parity, and overrun errors, and breaks, during reception - Choice of internal or external clock as SCI clock source - When internal clock is selected: - The SCI operates on the baud rate generator clock and a clock with the same frequency as the bit rate can be output - When external clock is selected: - A clock with a frequency of 16 times the bit rate must be input (the on-chip baud rate generator is not used) # **Clocked Synchronous Mode** - Transfer format: Fixed 8-bit data - Detection of overrun errors during reception - Choice of internal or external clock as SCI clock source - When internal clock is selected: - The SCI operates on the baud rate generator clock and a serial clock is output off-chip - When external clock is selected: - The on-chip baud rate generator is not used, and the SCI operates on the input serial clock Table 13.8 SMR Settings and Serial Transfer Format Selection | | S | MR Sett | ings | | | | SCI Transfer Format | | | | |-------|-------|-------------------------|------------|------------|--------------------------|----------------|---------------------------|---------------|--------------------|--------| | Bit 7 | Bit 6 | Bit 2 | Bit 5 | Bit 3 | <del>-</del> | Data<br>Length | Multi<br>Processor<br>Bit | Parity<br>Bit | Stop Bit<br>Length | | | C/Ā | CHR | MP | PE | STOP | | | | | | | | 0 0 | 0 | 0 | 0 | 0 | Asynchronous | 8-bit data | No | No | 1 bit | | | | | | | 1 | mode | | | | 2 bits | | | | | | 1 | 0 | _ | | | Yes | 1 bit | | | | | | | 1 | | | | | 2 bits | | | | 1 0 | 0 | _ | 7-bit data | <del>_</del> | No | 1 bit | | | | | | | | | 1 | _ | | | | 2 bits | | | | | | 1 | 0 | _ | | | Yes | 1 bit | | | | | | | | 1 | _ | | | | 2 bits | | | | Asynchronous 8-bit data | 8-bit data | ata Yes | No | 1 bit | | | | | | | | | _ | 1 | mode (multi- | | | | 2 bits | | | | 1 | _ | _ | 0 | -processor<br>format) | 7-bit data | <u> </u> | | 1 bit | | | | | | _ | 1 | _ | | | | 2 bits | | | 1 | _ | _ | _ | _ | Clocked synchronous mode | 8-bit data | No | _ | None | | Table 13.9 SMR and SCR Settings and SCI Clock Source Selection | SMR | R SCR Setting | | | SCI Transmit/Receive Clock | | | |-------|---------------|-------|---------------------|----------------------------|-----------------------------------------------|--| | Bit 7 | Bit 1 | Bit 0 | _ | Clock | | | | C/Ā | CKE1 | CKE0 | Mode | Source | SCK Pin Function | | | 0 | 0 | 0 | Asynchronous | Internal | SCI does not use SCK pin | | | | | 1 | -mode | | Outputs clock with same frequency as bit rate | | | | 1 | 0 | - | External | Inputs clock with frequency of 16 times | | | | | 1 | | | the bit rate | | | 1 | 0 | 0 | Clocked | Internal | Outputs serial clock | | | | | 1 | synchronous<br>mode | | | | | | 1 | 0 | -mode | External | Inputs serial clock | | | | | 1 | _ | | | | #### 13.3.2 Operation in Asynchronous Mode In asynchronous mode, characters are sent or received, each preceded by a start bit indicating the start of communication and one or two stop bits indicating the end of communication. Serial communication is thus carried out with synchronization established on a character-by-character basis. Inside the SCI, the transmitter and receiver are independent units, enabling full-duplex communication. Both the transmitter and the receiver also have a double-buffered structure, so that data can be read or written during transmission or reception, enabling continuous data transfer. Figure 13.2 shows the general format for asynchronous serial communication. In asynchronous serial communication, the transmission line is usually held in the mark state (high level). The SCI monitors the transmission line, and when it goes to the space state (low level), recognizes a start bit and starts serial communication. One serial communication character consists of a start bit (low level), followed by data (in LSB-first order), a parity bit (high or low level), and finally one or two stop bits (high level). In asynchronous mode, the SCI performs synchronization at the falling edge of the start bit in reception. The SCI samples the data on the 8th pulse of a clock with a frequency of 16 times the length of one bit, so that the transfer data is latched at the center of each bit. Figure 13.2 Data Format in Asynchronous Communication (Example with 8-Bit Data, Parity, Two Stop Bits) ### **Data Transfer Format** Table 13.10 shows the data transfer formats that can be used in asynchronous mode. Any of 12 transfer formats can be selected according to the SMR setting. **Table 13.10 Serial Transfer Formats (Asynchronous Mode)** | SMR Settings | | | | Serial Transfer Format and Frame Length | | | |--------------|----|----|------|-----------------------------------------|--|--| | CHR | PE | MP | STOP | 1 2 3 4 5 6 7 8 9 10 11 12 | | | | 0 | 0 | 0 | 0 | S 8-bit data STOP | | | | 0 | 0 | 0 | 1 | S 8-bit data STOP STOP | | | | 0 | 1 | 0 | 0 | S 8-bit data P STOP | | | | 0 | 1 | 0 | 1 | S 8-bit data P STOP STOP | | | | 1 | 0 | 0 | 0 | S 7-bit data STOP | | | | 1 | 0 | 0 | 1 | S 7-bit data STOP STOP | | | | 1 | 1 | 0 | 0 | S 7-bit data P STOP | | | | 1 | 1 | 0 | 1 | S 7-bit data P STOP STOP | | | | 0 | _ | 1 | 0 | S 8-bit data MPB STOP | | | | 0 | _ | 1 | 1 | S 8-bit data MPB STOP STOP | | | | 1 | _ | 1 | 0 | S 7-bit data MPB STOP | | | | 1 | _ | 1 | 1 | S 7-bit data MPB STOP STOP | | | # Legend: S : Start bit STOP : Stop bit P : Parity bit MPB : Multiprocessor bit #### Clock Either an internal clock generated by the on-chip baud rate generator or an external clock input at the SCK pin can be selected as the SCI's serial clock, according to the setting of the $C/\overline{A}$ bit in SMR and the CKE1 and CKE0 bits in SCR. For details of SCI clock source selection, see table 13.9. When an external clock is input at the SCK pin, the clock frequency should be 16 times the bit rate used. When the SCI is operated on an internal clock, the clock can be output from the SCK pin. The frequency of the clock output in this case is equal to the bit rate, and the phase is such that the rising edge of the clock is in the middle of the transmit data, as shown in figure 13.3. Figure 13.3 Relation between Output Clock and Transfer Data Phase (Asynchronous Mode) ## **Data Transfer Operations** **SCI initialization (asynchronous mode):** Before transmitting and receiving data, you should first clear the TE and RE bits in SCR to 0, then initialize the SCI as described below. When the operating mode, transfer format, etc., is changed, the TE and RE bits must be cleared to 0 before making the change using the following procedure. When the TE bit is cleared to 0, the TDRE flag is set to 1 and TSR is initialized. Note that clearing the RE bit to 0 does not change the contents of the RDRF, PER, FER, and ORER flags, or the contents of RDR. When an external clock is used the clock should not be stopped during operation, including initialization, since operation is uncertain. Figure 13.4 shows a sample SCI initialization flowchart. Figure 13.4 Sample SCI Initialization Flowchart **Serial data transmission (asynchronous mode):** Figure 13.5 shows a sample flowchart for serial transmission. The following procedure should be used for serial data transmission. Figure 13.5 Sample Serial Transmission Flowchart In serial transmission, the SCI operates as described below. - [1] The SCI monitors the TDRE flag in SSR, and if is 0, recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - [2] After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit is set to 1 at this time, a transmit data empty interrupt (TXI) is generated. The serial transmit data is sent from the TxD pin in the following order. [a] Start bit: One 0-bit is output. [b] Transmit data: 8-bit or 7-bit data is output in LSB-first order. [c] Parity bit or multiprocessor bit: One parity bit (even or odd parity), or one multiprocessor bit is output. A format in which neither a parity bit nor a multiprocessor bit is output can also be selected. [d] Stop bit(s): One or two 1-bits (stop bits) are output. [e] Mark state: 1 is output continuously until the start bit that starts the next transmission is sent. [3] The SCI checks the TDRE flag at the timing for sending the stop bit. If the TDRE flag is cleared to 0, the data is transferred from TDR to TSR, the stop bit is sent, and then serial transmission of the next frame is started. If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, the stop bit is sent, and then the "mark state" is entered in which 1 is output continuously. If the TEIE bit in SCR is set to 1 at this time, a TEI interrupt request is generated. Figure 13.6 shows an example of the operation for transmission in asynchronous mode. Figure 13.6 Example of Operation in Transmission in Asynchronous Mode (Example with 8-Bit Data, Parity, One Stop Bit) **Serial data reception (asynchronous mode):** Figure 13.7 shows a sample flowchart for serial reception. The following procedure should be used for serial data reception. Figure 13.7 Sample Serial Reception Data Flowchart Figure 13.7 Sample Serial Reception Data Flowchart (cont) In serial reception, the SCI operates as described below. - [1] The SCI monitors the transmission line, and if a 0 stop bit is detected, performs internal synchronization and starts reception. - [2] The received data is stored in RSR in LSB-to-MSB order. - [3] The parity bit and stop bit are received. After receiving these bits, the SCI carries out the following checks. [a] Parity check: The SCI checks whether the number of 1 bits in the receive data agrees with the parity (even or odd) set in the $O/\overline{E}$ bit in SMR. [b] Stop bit check: The SCI checks whether the stop bit is 1. If there are two stop bits, only the first is checked. [c] Status check: The SCI checks whether the RDRF flag is 0, indicating that the receive data can be transferred from RSR to RDR. If all the above checks are passed, the RDRF flag is set to 1, and the receive data is stored in RDR If a receive error\* is detected in the error check, the operation is as shown in table 13.11. Note: \* Subsequent receive operations cannot be performed when a receive error has occurred. Also note that the RDRF flag is not set to 1 in reception, and so the error flags must be cleared to 0. [4] If the RIE bit in SCR is set to 1 when the RDRF flag changes to 1, a receive data full interrupt (RXI) request is generated. Also, if the RIE bit in SCR is set to 1 when the ORER, PER, or FER flag changes to 1, a receive error interrupt (ERI) request is generated. **Table 13.11 Receive Errors and Conditions for Occurrence** | Receive Error | Abbreviation | Occurrence Condition | Data Transfer | |---------------|--------------|----------------------------------------------------------------------------------|--------------------------------------------------| | Overrun error | ORER | When the next data reception is completed while the RDRF flag in SSR is set to 1 | Receive data is not transferred from RSR to RDR. | | Framing error | FER | When the stop bit is 0 | Receive data is transferred from RSR to RDR. | | Parity error | PER | When the received data differs from the parity (even or odd) set in SMR | Receive data is transferred from RSR to RDR. | Figure 13.8 shows an example of the operation for reception in asynchronous mode. Figure 13.8 Example of SCI Operation in Reception (Example with 8-Bit Data, Parity, One Stop Bit) ### 13.3.3 Multiprocessor Communication Function The multiprocessor communication function performs serial communication using the multiprocessor format, in which a multiprocessor bit is added to the transfer data, in asynchronous mode. Use of this function enables data transfer to be performed among a number of processors sharing transmission lines. When multiprocessor communication is carried out, each receiving station is addressed by a unique ID code. The serial communication cycle consists of two component cycles: an ID transmission cycle which specifies the receiving station, and a data transmission cycle. The multiprocessor bit is used to differentiate between the ID transmission cycle and the data transmission cycle. The transmitting station first sends the ID of the receiving station with which it wants to perform serial communication as data with a 1 multiprocessor bit added. It then sends transmit data as data with a 0 multiprocessor bit added. The receiving station skips the data until data with a 1 multiprocessor bit is sent. When data with a 1 multiprocessor bit is received, the receiving station compares that data with its own ID. The station whose ID matches then receives the data sent next. Stations whose ID does not match continue to skip the data until data with a 1 multiprocessor bit is again received. In this way, data communication is carried out among a number of processors. Figure 13.9 shows an example of inter-processor communication using the multiprocessor format. ### **Data Transfer Format** There are four data transfer formats. When the multiprocessor format is specified, the parity bit specification is invalid. For details, see table 13.10. ### Clock See the section on asynchronous mode. Figure 13.9 Example of Inter-Processor Communication Using Multiprocessor Format (Transmission of Data H'AA to Receiving Station A) # **Data Transfer Operations** **Multiprocessor serial data transmission:** Figure 13.10 shows a sample flowchart for multiprocessor serial data transmission. The following procedure should be used for multiprocessor serial data transmission. Figure 13.10 Sample Multiprocessor Serial Transmission Flowchart In serial transmission, the SCI operates as described below. - [1] The SCI monitors the TDRE flag in SSR, and if is 0, recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - [2] After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit is set to 1 at this time, a transmit data empty interrupt (TXI) is generated. The serial transmit data is sent from the TxD pin in the following order. [a] Start bit: One 0-bit is output. [b] Transmit data: 8-bit or 7-bit data is output in LSB-first order. [c] Multiprocessor bit One multiprocessor bit (MPBT value) is output. [d] Stop bit(s): One or two 1-bits (stop bits) are output. [e] Mark state: 1 is output continuously until the start bit that starts the next transmission is sent. [3] The SCI checks the TDRE flag at the timing for sending the stop bit. If the TDRE flag is cleared to 0, data is transferred from TDR to TSR, the stop bit is sent, and then serial transmission of the next frame is started If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, the stop bit is sent, and then the mark state is entered in which 1 is output continuously. If the TEIE bit in SCR is set to 1 at this time, a transmission end interrupt (TEI) request is generated. Figure 13.11 shows an example of SCI operation for transmission using the multiprocessor format Figure 13.11 Example of SCI Operation in Transmission (Example with 8-Bit Data, Multiprocessor Bit, One Stop Bit) **Multiprocessor serial data reception:** Figure 13.12 shows a sample flowchart for multiprocessor serial reception. The following procedure should be used for multiprocessor serial data reception. Figure 13.12 Sample Multiprocessor Serial Reception Flowchart Figure 13.12 Sample Multiprocessor Serial Reception Flowchart (cont) Figure 13.13 shows an example of SCI operation for multiprocessor format reception. Figure 13.13 Example of SCI Operation in Reception (Example with 8-Bit Data, Multiprocessor Bit, One Stop Bit) ### 13.3.4 Operation in Clocked Synchronous Mode In clocked synchronous mode, data is transmitted or received in synchronization with clock pulses, making it suitable for high-speed serial communication. Inside the SCI, the transmitter and receiver are independent units, enabling full-duplex communication by use of a common clock. Both the transmitter and the receiver also have a double-buffered structure, so that data can be read or written during transmission or reception, enabling continuous data transfer. Figure 13.14 shows the general format for clocked synchronous serial communication. Figure 13.14 Data Format in Synchronous Communication In clocked synchronous serial communication, data on the transmission line is output from one falling edge of the serial clock to the next. Data confirmation is guaranteed at the rising edge of the serial clock. In clocked serial communication, one character consists of data output starting with the LSB and ending with the MSB. After the MSB is output, the transmission line holds the MSB state. In clocked synchronous mode, the SCI receives data in synchronization with the rising edge of the serial clock. #### **Data Transfer Format** A fixed 8-bit data format is used No parity or multiprocessor bits are added. #### Clock Either an internal clock generated by the on-chip baud rate generator or an external serial clock input at the SCK pin can be selected, according to the setting of the $C/\overline{A}$ bit in SMR and the CKE1 and CKE0 bits in SCR. For details of SCI clock source selection, see table 13.9. When the SCI is operated on an internal clock, the serial clock is output from the SCK pin. Eight serial clock pulses are output in the transfer of one character, and when no transfer is performed the clock is fixed high. When only receive operations are performed, however, the serial clock is output until an overrun error occurs or the RE bit is cleared to 0. If you want to perform receive operations in units of one character, you should select an external clock as the clock source. ### **Data Transfer Operations** **SCI initialization (clocked synchronous mode):** Before transmitting and receiving data, you should first clear the TE and RE bits in SCR to 0, then initialize the SCI as described below. When the operating mode, transfer format, etc., is changed, the TE and RE bits must be cleared to 0 before making the change using the following procedure. When the TE bit is cleared to 0, the TDRE flag is set to 1 and TSR is initialized. Note that clearing the RE bit to 0 does not change the contents of the RDRF, PER, FER, and ORER flags, or the contents of RDR. Figure 13.15 shows a sample SCI initialization flowchart. Figure 13.15 Sample SCI Initialization Flowchart **Serial data transmission (clocked synchronous mode):** Figure 13.16 shows a sample flowchart for serial transmission. The following procedure should be used for serial data transmission. Figure 13.16 Sample Serial Transmission Flowchart In serial transmission, the SCI operates as described below. - [1] The SCI monitors the TDRE flag in SSR, and if is 0, recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - [2] After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit is set to 1 at this time, a transmit data empty interrupt (TXI) is generated. - When clock output mode has been set, the SCI outputs 8 serial clock pulses. When use of an external clock has been specified, data is output synchronized with the input clock. - The serial transmit data is sent from the TxD pin starting with the LSB (bit 0) and ending with the MSB (bit 7). - [3] The SCI checks the TDRE flag at the timing for sending the MSB (bit 7). - If the TDRE flag is cleared to 0, data is transferred from TDR to TSR, and serial transmission of the next frame is started. - If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, the MSB (bit 7) is sent, and the TxD pin maintains its state. - If the TEIE bit in SCR is set to 1 at this time, a TEI interrupt request is generated. - [4] After completion of serial transmission, the SCK pin is fixed. Figure 13.17 shows an example of SCI operation in transmission. Figure 13.17 Example of SCI Operation in Transmission **Serial data reception (clocked synchronous mode):** Figure 13.18 shows a sample flowchart for serial reception. The following procedure should be used for serial data reception. When changing the operating mode from asynchronous to clocked synchronous, be sure to check that the ORER, PER, and FER flags are all cleared to 0. The RDRF flag will not be set if the FER or PER flag is set to 1, and neither transmit nor receive operations will be possible. Figure 13.18 Sample Serial Reception Flowchart In serial reception, the SCI operates as described below. - [1] The SCI performs internal initialization in synchronization with serial clock input or output. - [2] The received data is stored in RSR in LSB-to-MSB order. After reception, the SCI checks whether the RDRF flag is 0 and the receive data can be transferred from RSR to RDR. If this check is passed, the RDRF flag is set to 1, and the receive data is stored in RDR. If a receive error is detected in the error check, the operation is as shown in table 13.11. Neither transmit nor receive operations can be performed subsequently when a receive error has been found in the error check. [3] If the RIE bit in SCR is set to 1 when the RDRF flag changes to 1, a receive data full interrupt (RXI) request is generated. Also, if the RIE bit in SCR is set to 1 when the ORER flag changes to 1, a receive error interrupt (ERI) request is generated. Figure 13.19 shows an example of SCI operation in reception. Figure 13.19 Example of SCI Operation in Reception **Simultaneous serial data transmission and reception (clocked synchronous mode):** Figure 13.20 shows a sample flowchart for simultaneous serial transmit and receive operations. The following procedure should be used for simultaneous serial data transmit and receive operations. Figure 13.20 Sample Flowchart of Simultaneous Serial Transmit and Receive Operations # 13.4 SCI Interrupts The SCI has four interrupt sources: the transmit-end interrupt (TEI) request, receive-error interrupt (ERI) request, receive-data-full interrupt (RXI) request, and transmit-data-empty interrupt (TXI) request. Table 13.12 shows the interrupt sources and their relative priorities. Individual interrupt sources can be enabled or disabled with the TIE, RIE, and TEIE bits in the SCR. Each kind of interrupt request is sent to the interrupt controller independently. When the TDRE flag in SSR is set to 1, a TXI interrupt request is generated. When the TEND flag in SSR is set to 1, a TEI interrupt request is generated. A TXI interrupt can activate the DMAC or DTC to perform data transfer. The TDRE flag is cleared to 0 automatically when data transfer is performed by the DMAC or DTC. The DMAC and DTC cannot be activated by a TEI interrupt request. When the RDRF flag in SSR is set to 1, an RXI interrupt request is generated. When the ORER, PER, or FER flag in SSR is set to 1, an ERI interrupt request is generated. An RXI interrupt can activate the DMAC or DTC to perform data transfer. The RDRF flag is cleared to 0 automatically when data transfer is performed by the DMAC or DTC. The DMAC and DTC cannot be activated by an ERI interrupt request. Rev. 3.00 Sep 15, 2006 page 604 of 988 REJ09B0330-0300 **Table 13.12 SCI Interrupt Sources** | Channel | Interrupt<br>Source | Description | DTC<br>Activation | DMAC<br>Activation | Priority* | |---------|---------------------|----------------------------------------------------|-------------------|--------------------|------------------| | 0 ERI | | Interrupt due to receive error (ORER, FER, or PER) | Not<br>possible | Not<br>possible | High<br><b>∱</b> | | | RXI | Interrupt due to receive data full state (RDRF) | Possible | Possible | _ | | | TXI | Interrupt due to transmit data empty state (TDRE) | Possible | Possible | _ | | | TEI | Interrupt due to transmission end (TEND) | Not possible | Not<br>possible | _ | | 1 | ERI | Interrupt due to receive error (ORER, FER, or PER) | Not possible | Not<br>possible | _ | | | RXI | Interrupt due to receive data full state (RDRF) | Possible | Possible | _ | | | TXI | Interrupt due to transmit data empty state (TDRE) | Possible | Possible | _ | | | TEI | Interrupt due to transmission end (TEND) | Not possible | Not<br>possible | Low | Note: \* This table shows the initial state immediately after a reset. Relative priorities among channels can be changed by means of the interrupt controller. A TEI interrupt is requested when the TEND flag is set to 1 while the TEIE bit is set to 1. The TEND flag is cleared at the same time as the TDRE flag. Consequently, if a TEI interrupt and a TXI interrupt are requested simultaneously, the TXI interrupt may have priority for acceptance, with the result that the TDRE and TEND flags are cleared. Note that the TEI interrupt will not be accepted in this case. ## 13.5 Usage Notes The following points should be noted when using the SCI. ### Relation between Writes to TDR and the TDRE Flag The TDRE flag in SSR is a status flag that indicates that transmit data has been transferred from TDR to TSR. When the SCI transfers data from TDR to TSR, the TDRE flag is set to 1. Data can be written to TDR regardless of the state of the TDRE flag. However, if new data is written to TDR when the TDRE flag is cleared to 0, the data stored in TDR will be lost since it has not yet been transferred to TSR. It is therefore essential to check that the TDRE flag is set to 1 before writing transmit data to TDR. ### **Operation when Multiple Receive Errors Occur Simultaneously** If a number of receive errors occur at the same time, the state of the status flags in SSR is as shown in table 13.13. If there is an overrun error, data is not transferred from RSR to RDR, and the receive data is lost. Table 13.13 State of SSR Status Flags and Transfer of Receive Data | | SSR Status Flags | | | Receive Data Transfer | | | |------|------------------|-----|-----|-----------------------|----------------------------------------------|--| | RDRF | ORER | FER | PER | RSR to RDR | Receive Error Status | | | 1 | 1 | 0 | 0 | Х | Overrun error | | | 0 | 0 | 1 | 0 | 0 | Framing error | | | 0 | 0 | 0 | 1 | 0 | Parity error | | | 1 | 1 | 1 | 0 | Х | Overrun error + framing error | | | 1 | 1 | 0 | 1 | Х | Overrun error + parity error | | | 0 | 0 | 1 | 1 | 0 | Framing error + parity error | | | 1 | 1 | 1 | 1 | Х | Overrun error + framing error + parity error | | Notes: O: Receive data is transferred from RSR to RDR. X: Receive data is not transferred from RSR to RDR. ### **Break Detection and Processing (Asynchronous Mode Only)** When framing error (FER) detection is performed, a break can be detected by reading the RxD pin value directly. In a break, the input from the RxD pin becomes all 0s, and so the FER flag is set, and the parity error flag (PER) may also be set. Note that, since the SCI continues the receive operation after receiving a break, even if the FER flag is cleared to 0, it will be set to 1 again. ### Sending a Break (Asynchronous Mode Only) The TxD pin has a dual function as an I/O port whose direction (input or output) is determined by DR and DDR. This can be used to send a break. Between serial transmission initialization and setting of the TE bit to 1, the mark state is replaced by the value of DR (the pin does not function as the TxD pin until the TE bit is set to 1). Consequently, DDR and DR for the port corresponding to the TxD pin are first set to 1. To send a break during serial transmission, first clear DR to 0, then clear the TE bit to 0. When the TE bit is cleared to 0, the transmitter is initialized regardless of the current transmission state, the TxD pin becomes an I/O port, and 0 is output from the TxD pin. # Receive Error Flags and Transmit Operations (Clocked Synchronous Mode Only) Transmission cannot be started when a receive error flag (ORER, PER, or FER) is set to 1, even if the TDRE flag is cleared to 0. Be sure to clear the receive error flags to 0 before starting transmission. Note also that receive error flags cannot be cleared to 0 even if the RE bit is cleared to 0. # Receive Data Sampling Timing and Reception Margin in Asynchronous Mode In asynchronous mode, the SCI operates on a basic clock with a frequency of 16 times the transfer rate. In reception, the SCI samples the falling edge of the start bit using the basic clock, and performs internal synchronization. Receive data is latched internally at the rising edge of the 8th pulse of the basic clock. This is illustrated in figure 13.21. Figure 13.21 Receive Data Sampling Timing in Asynchronous Mode Thus the reception margin in asynchronous mode is given by formula (1) below. $$M = |(0.5 - \frac{1}{2N}) - (L - 0.5) F - \frac{|D - 0.5|}{N} (1 + F)| \times 100\%$$ ... Formula (1) Where M: Reception margin (%) N: Ratio of bit rate to clock (N = 16) D: Clock duty (D = 0 to 1.0) L: Frame length (L = 9 to 12) F: Absolute value of clock rate deviation Assuming values of F = 0 and D = 0.5 in formula (1), a reception margin of 46.875% is given by formula (2) below. When D = 0.5 and F = 0, $$M = (0.5 - \frac{1}{2 \times 16}) \times 100\%$$ = 46.875% ... Formula (2) However, this is only the computed value, and a margin of 20% to 30% should be allowed in system design. ### Restrictions on Use of DMAC or DTC - When an external clock source is used as the serial clock, the transmit clock should not be input until at least 5 φ clock cycles after TDR is updated by the DMAC or DTC. Misoperation may occur if the transmit clock is input within 4 φ clocks after TDR is updated. (Figure 13.22) - When RDR is read by the DMAC or DTC, be sure to set the activation source to the relevant SCI reception end interrupt (RXI). Figure 13.22 Example of Clocked Synchronous Transmission by DTC # Section 14 Smart Card Interface ### 14.1 Overview SCI supports an IC card (Smart Card) interface conforming to ISO/IEC 7816-3 (Identification Card) as a serial communication interface extension function. Switching between the normal serial communication interface and the Smart Card interface is carried out by means of a register setting. #### 14.1.1 Features Features of the Smart Card interface supported by the H8S/2350 Group are as follows. - Asynchronous mode - Data length: 8 bits - Parity bit generation and checking - Transmission of error signal (parity error) in receive mode - Error signal detection and automatic data retransmission in transmit mode - Direct convention and inverse convention both supported - On-chip baud rate generator allows any bit rate to be selected - Three interrupt sources - Three interrupt sources (transmit data empty, receive data full, and transmit/receive error) that can issue requests independently - The transmit data empty interrupt and receive data full interrupt can activate the DMA controller (DMAC) or data transfer controller (DTC) to execute data transfer # 14.1.2 Block Diagram Figure 14.1 shows a block diagram of the Smart Card interface. Figure 14.1 Block Diagram of Smart Card Interface # 14.1.3 Pin Configuration Table 14.1 shows the Smart Card interface pin configuration. **Table 14.1 Smart Card Interface Pins** | Channel | Pin Name | Symbol | I/O | Function | |---------|---------------------|--------|--------|---------------------------| | 0 | Serial clock pin 0 | SCK0 | I/O | SCI0 clock input/output | | | Receive data pin 0 | RxD0 | Input | SCI0 receive data input | | | Transmit data pin 0 | TxD0 | Output | SCI0 transmit data output | | 1 | Serial clock pin 1 | SCK1 | I/O | SCI1 clock input/output | | | Receive data pin 1 | RxD1 | Input | SCI1 receive data input | | | Transmit data pin 1 | TxD1 | Output | SCI1 transmit data output | # 14.1.4 Register Configuration Table 14.2 shows the registers used by the Smart Card interface. Details of SMR, BRR, SCR, TDR, RDR, and MSTPCR are the same as for the normal SCI function: see the register descriptions in section 13, Serial Communication Interface (SCI). **Table 14.2 Smart Card Interface Registers** | Channel | Name | Abbreviation | R/W | Initial Value | Address*1 | |---------|------------------------------|--------------|---------|---------------|-----------| | 0 | Serial mode register 0 | SMR0 | R/W | H'00 | H'FF78 | | | Bit rate register 0 | BRR0 | R/W | H'FF | H'FF79 | | | Serial control register 0 | SCR0 | R/W | H'00 | H'FF7A | | | Transmit data register 0 | TDR0 | R/W | H'FF | H'FF7B | | | Serial status register 0 | SSR0 | R/(W)*2 | H'84 | H'FF7C | | | Receive data register 0 | RDR0 | R | H'00 | H'FF7D | | | Smart card mode register 0 | SCMR0 | R/W | H'F2 | H'FF7E | | 1 | Serial mode register 1 | SMR1 | R/W | H'00 | H'FF80 | | | Bit rate register 1 | BRR1 | R/W | H'FF | H'FF81 | | | Serial control register 1 | SCR1 | R/W | H'00 | H'FF82 | | | Transmit data register 1 | TDR1 | R/W | H'FF | H'FF83 | | | Serial status register 1 | SSR1 | R/(W)*2 | H'84 | H'FF84 | | | Receive data register 1 | RDR1 | R | H'00 | H'FF85 | | | Smart card mode register 1 | SCMR1 | R/W | H'F2 | H'FF86 | | All | Module stop control register | MSTPCR | R/W | H'3FFF | H'FF3C | Notes: 1. Lower 16 bits of the address. 2. Can only be written with 0 for flag clearing. #### 14.2 **Register Descriptions** Registers added with the Smart Card interface and bits for which the function changes are described here. #### 14.2.1 **Smart Card Mode Register (SCMR)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|---|---|---|---|------|------|---|------| | | | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | | Initial va | lue : | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | R/W | : | _ | _ | _ | _ | R/W | R/W | _ | R/W | SCMR is an 8-bit readable/writable register that selects the Smart Card interface function. SCMR is initialized to H'F2 by a reset, and in standby mode or module stop mode. Bits 7 to 4—Reserved: Read-only bits, always read as 1. Bit 3—Smart Card Data Transfer Direction (SDIR): Selects the serial/parallel conversion format. | Bit 3<br>SDIR | Description | | |---------------|-----------------------------------------|-----------------| | 0 | TDR contents are transmitted LSB-first | (Initial value) | | | Receive data is stored in RDR LSB-first | | | 1 | TDR contents are transmitted MSB-first | | | | Receive data is stored in RDR MSB-first | | **Bit 2—Smart Card Data Invert (SINV):** Specifies inversion of the data logic level. This function is used together with the SDIR bit for communication with an inverse convention card. The SINV bit does not affect the logic level of the parity bit. For parity-related setting procedures, see section 14.3.4, Register Settings. | Bit 2<br>SINV | Description | | |---------------|----------------------------------------------------|-----------------| | 0 | TDR contents are transmitted as they are | (Initial value) | | | Receive data is stored as it is in RDR | | | 1 | TDR contents are inverted before being transmitted | | | | Receive data is stored in inverted form in RDR | | **Bit 1—Reserved:** Read-only bit, always read as 1. Bit 0—Smart Card Interface Mode Select (SMIF): Enables or disables the Smart Card interface function. | Bit 0 | | | |-------|-------------------------------------------|-----------------| | SMIF | Description | | | 0 | Smart Card interface function is disabled | (Initial value) | | 1 | Smart Card interface function is enabled | | # 14.2.2 Serial Status Register (SSR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|--------|--------|--------|--------|--------|------|-----|------| | | | TDRE | RDRF | ORER | ERS | PER | TEND | MPB | MPBT | | Initial value: | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R/W | : | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R | R | R/W | Note: \* Only 0 can be written to bits 7 to 3, to clear these flags. Bit 4 of SSR has a different function in Smart Card interface mode. Coupled with this, the setting conditions for bit 2, TEND, are also different. **Bits 7 to 5**—Operate in the same way as for the normal SCI. For details, see section 13.2.7, Serial Status Register (SSR). **Bit 4—Error Signal Status (ERS):** In Smart Card interface mode, bit 4 indicates the status of the error signal sent back from the receiving end in transmission. Framing errors are not detected in Smart Card interface mode. | Bit 4<br>ERS | Description | |--------------|----------------------------------------------------------------------------------------------------------| | 0 | Indicates that data was received normally and no error signal was sent | | | [Clearing conditions] (Initial value) | | | <ul> <li>Upon reset, and in standby mode or module stop mode</li> </ul> | | | <ul> <li>When 0 is written to ERS after reading ERS = 1</li> </ul> | | 1 | Indicates that an error signal was sent from the receiving side showing that a parity error was detected | | | [Setting condition] | | | When the low level of the error signal is sampled | | Note: | Clearing the TE bit in SCR to 0 does not affect the ERS flag, which retains its previous | **Bits 3 to 0**—Operate in the same way as for the normal SCI. For details, see section 13.2.7, Serial However, the setting conditions for the TEND bit, are as shown below. state. Status Register (SSR). | Bit 2<br>TEND | Description | | | | | | |---------------|-----------------------------------------------------------------------------------|--|--|--|--|--| | 0 | Indicates data transmission in progress | | | | | | | | [Clearing conditions] (Initial value) | | | | | | | | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul> | | | | | | | | When the DMAC or DTC is activated by a TXI interrupt and write data to TDR | | | | | | | 1 | Indicates that data transmission in finished | | | | | | | | [Setting conditions] | | | | | | | | Upon reset, and in standby mode or module stop mode | | | | | | | | <ul> <li>When the TE bit in SCR is 0 and the ERS bit is also 0</li> </ul> | | | | | | | | • When TDRE = 1 and ERS = 0 (normal transmission) 2.5 etu after transmission of a | | | | | | | | 1-byte serial character when GM = 0 | | | | | | | | • When TDRE = 1 and ERS = 0 (normal transmission) 1.0 etu after transmission of a | | | | | | | | 1-byte serial character when GM = 1 | | | | | | Note: etu: Elementary Time Unit (time for transfer of 1 bit) ## 14.2.3 Serial Mode Register (SMR) | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|-----|-----|-----|-----|------|-----|------|------| | | GM | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Set value*: | GM | 0 | 1 | O/E | 1 | 0 | CKS1 | CKS0 | | R/W : | R/W Note: \* When the smart card interface is used, be sure to make the 0 or 1 setting shown for bits 6. 5. 3. and 2. The function of bit 7 of SMR changes in smart card interface mode. Bit 7—GSM Mode (GM): Sets the smart card interface function to GSM mode. This bit is cleared to 0 when the normal smart card interface is used. In GSM mode, this bit is set to 1, the timing of setting of the TEND flag that indicates transmission completion is advanced and clock output control mode addition is performed. The contents of the clock output control mode addition are specified by bits 1 and 0 of the serial control register (SCR). | Bit 7<br>GM | Description | | | | | | | |-------------|------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 0 | Normal smart card interface mode operation (Initial value) | | | | | | | | | <ul> <li>TEND flag generation 12.5 etu after beginning of start bit</li> </ul> | | | | | | | | | Clock output ON/OFF control only | | | | | | | | 1 | GSM mode smart card interface mode operation | | | | | | | | | <ul> <li>TEND flag generation 11.0 etu after beginning of start bit</li> </ul> | | | | | | | | | <ul> <li>High/low fixing control possible in addition to clock output ON/OFF control (set by<br/>SCR)</li> </ul> | | | | | | | Note: etu: Elementary time unit (time for transfer of 1 bit) Bits 6 to 0—Operate in the same way as for the normal SCI. For details, see section 13.2.5, Serial Mode Register (SMR). # 14.2.4 Serial Control Register (SCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|---|-----|-----|-----|-----|------|------|------|------| | | | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | | Initial value : | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W In smart card interface mode, the function of bits 1 and 0 of SCR changes when bit 7 of the serial mode register (SMR) is set to 1. Bits 7 to 2—Operate in the same way as for the normal SCI. For details, see section 13.2.6, Serial Control Register (SCR). Bits 1 and 0—Clock Enable 1 and 0 (CKE1, CKE0): These bits are used to select the SCI clock source and enable or disable clock output from the SCK pin. In smart card interface mode, in addition to the normal switching between clock output enabling and disabling, the clock output can be specified as to be fixed high or low. | SCMR | SMR | SMR SCR S | | SCK Pin Function | |------|---------|-----------|------|----------------------------------------------------| | SMIF | C/A, GM | CKE1 | CKE0 | SCK PIII FUNCTION | | 0 | | | | See the SCI | | 1 | 0 | 0 | 0 | Operates as port I/O pin | | 1 | 0 | 0 | 1 | Outputs clock as SCK output pin | | 1 | 1 | 0 | 0 | Operates as SCK output pin, with output fixed low | | 1 | 1 | 0 | 1 | Outputs clock as SCK output pin | | 1 | 1 | 1 | 0 | Operates as SCK output pin, with output fixed high | | 1 | 1 | 1 | 1 | Outputs clock as SCK output pin | # 14.3 Operation #### 14.3.1 Overview The main functions of the Smart Card interface are as follows. - One frame consists of 8-bit data plus a parity bit. - In transmission, a guard time of at least 2 etu (Elementary Time Unit: the time for transfer of one bit) is left between the end of the parity bit and the start of the next frame. - If a parity error is detected during reception, a low error signal level is output for one etu period, 10.5 etu after the start bit. - If the error signal is sampled during transmission, the same data is transmitted automatically after the elapse of 2 etu or longer. - Only asynchronous communication is supported; there is no clocked synchronous communication function. #### 14.3.2 Pin Connections Figure 14.2 shows a schematic diagram of Smart Card interface related pin connections. In communication with an IC card, since both transmission and reception are carried out on a single data transmission line, the TxD pin and RxD pin should be connected with the LSI pin. The data transmission line should be pulled up to the $V_{CC}$ power supply with a resistor. When the clock generated on the Smart Card interface is used by an IC card, the SCK pin output is input to the CLK pin of the IC card. No connection is needed if the IC card uses an internal clock. LSI port output is used as the reset signal. Other pins must normally be connected to the power supply or ground. Figure 14.2 Schematic Diagram of Smart Card Interface Pin Connections Note: If an IC card is not connected, and the TE and RE bits are both set to 1, closed transmission/reception is possible, enabling self-diagnosis to be carried out. #### 14.3.3 Data Format Figure 14.3 shows the Smart Card interface data format. In reception in this mode, a parity check is carried out on each frame, and if an error is detected an error signal is sent back to the transmitting end, and retransmission of the data is requested. If an error signal is sampled during transmission, the same data is retransmitted. Figure 14.3 Smart Card Interface Data Format The operation sequence is as follows. - [1] When the data line is not in use it is in the high-impedance state, and is fixed high with a pull-up resistor. - [2] The transmitting station starts transfer of one frame of data. The data frame starts with a start bit (Ds, low-level), followed by 8 data bits (D0 to D7) and a parity bit (Dp). - [3] With the Smart Card interface, the data line then returns to the high-impedance state. The data line is pulled high with a pull-up resistor. [4] The receiving station carries out a parity check. If there is no parity error and the data is received normally, the receiving station waits for reception of the next data. If a parity error occurs, however, the receiving station outputs an error signal (DE, low-level) to request retransmission of the data. After outputting the error signal for the prescribed length of time, the receiving station places the signal line in the high-impedance state again. The signal line is pulled high again by a pull-up resistor. [5] If the transmitting station does not receive an error signal, it proceeds to transmit the next data frame. If it does receive an error signal, however, it returns to step [2] and retransmits the erroneous data. ## 14.3.4 Register Settings Table 14.3 shows a bit map of the registers used by the smart card interface. Bits indicated as 0 or 1 must be set to the value shown. The setting of other bits is described below. **Table 14.3** Smart Card Interface Register Settings | | Bit | | | | | | | | | | |----------|-------|-------|-------|-------|-------|-------|-------|-------|--|--| | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | SMR | GM | 0 | 1 | O/Ē | 1 | 0 | CKS1 | CKS0 | | | | BRR | BRR7 | BRR6 | BRR5 | BRR4 | BRR3 | BRR2 | BRR1 | BRR0 | | | | SCR | TIE | RIE | TE | RE | 0 | 0 | CKE1* | CKE0 | | | | TDR | TDR7 | TDR6 | TDR5 | TDR4 | TDR3 | TDR2 | TDR1 | TDR0 | | | | SSR | TDRE | RDRF | ORER | ERS | PER | TEND | 0 | 0 | | | | RDR | RDR7 | RDR6 | RDR5 | RDR4 | RDR3 | RDR2 | RDR1 | RDR0 | | | | SCMR | _ | | _ | _ | SDIR | SINV | _ | SMIF | | | Notes: —: Unused bit. <sup>\*:</sup> The CKE1 bit must be cleared to 0 when the GM bit in SMR is cleared to 0. ## **SMR Setting** The GM bit is cleared to 0 in normal smart card interface mode, and set to 1 in GSM mode. The O/E bit is cleared to 0 if the IC card is of the direct convention type, and set to 1 if of the inverse convention type. Bits CKS1 and CKS0 select the clock source of the on-chip baud rate generator. See section 14.3.5, Clock. ### **BRR Setting** BRR is used to set the bit rate. See section 14.3.5, Clock, for the method of calculating the value to be set. ## **SCR Setting** The function of the TIE, RIE, TE, and RE bits is the same as for the normal SCI. For details, see section 13, Serial Communication Interface (SCI). Bits CKE1 and CKE0 specify the clock output. When the GM bit in SMR is cleared to 0, set these bits to B'00 if a clock is not to be output, or to B'01 if a clock is to be output. When the GM bit in SMR is set to 1, clock output is performed. The clock output can also be fixed high or low. ## Smart Card Mode Register (SCMR) Setting The SDIR bit is cleared to 0 if the IC card is of the direct convention type, and set to 1 if of the inverse convention type. The SINV bit is cleared to 0 if the IC card is of the direct convention type, and set to 1 if of the inverse convention type. The SMIF bit is set to 1 in the case of the Smart Card interface. Examples of register settings and the waveform of the start character are shown below for the two types of IC card (direct convention and inverse convention). • Direct convention (SDIR = SINV = $O/\overline{E} = 0$ ) With the direct convention type, the logic 1 level corresponds to state Z and the logic 0 level to state A, and transfer is performed in LSB-first order. The start character data above is H'3B. The parity bit is 1 since even parity is stipulated for the Smart Card. • Inverse convention (SDIR = SINV = $O/\overline{E} = 1$ ) With the inverse convention type, the logic 1 level corresponds to state A and the logic 0 level to state Z, and transfer is performed in MSB-first order. The start character data above is H'3F. The parity bit is 0, corresponding to state Z, since even parity is stipulated for the Smart Card. With the H8S/2350 Group, inversion specified by the SINV bit applies only to the data bits, D7 to D0. For parity bit inversion, the $O/\overline{E}$ bit in SMR is set to odd parity mode (the same applies to both transmission and reception). ### 14.3.5 Clock Only an internal clock generated by the on-chip baud rate generator can be used as the transmit/receive clock for the smart card interface. The bit rate is set with BRR and the CKS1 and CKS0 bits in SMR. The formula for calculating the bit rate is as shown below. Table 14.5 shows some sample bit rates. If clock output is selected by setting CKE0 to 1, a clock with a frequency of 372 times the bit rate is output from the SCK pin. $$B = \frac{\phi}{1488 \times 2^{2n-1} \times (N+1)} \times 10^{6}$$ Where: $N = Value set in BRR (0 \le N \le 255)$ B = Bit rate (bit/s) $\phi$ = Operating frequency (MHz) n = See table 14.4 Table 14.4 Correspondence between n and CKS1, CKS0 | n | CKS1 | CKS0 | |---|--------------|------| | 0 | 0 | 0 | | 1 | <del>-</del> | 1 | | 2 | 1 | 0 | | 3 | <del>-</del> | 1 | Table 14.5 Examples of Bit Rate B (bit/s) for Various BRR Settings (When n=0) | | φ (MHz) | | | | | | | | | | |---|---------|--------|-------|--------|-------|-------|-------|--|--|--| | N | 10.00 | 10.714 | 13.00 | 14.285 | 16.00 | 18.00 | 20.00 | | | | | 0 | 13441 | 14400 | 17473 | 19200 | 21505 | 24194 | 26882 | | | | | 1 | 6720 | 7200 | 8737 | 9600 | 10753 | 12097 | 13441 | | | | | 2 | 4480 | 4800 | 5824 | 6400 | 7168 | 8065 | 8961 | | | | Note: Bit rates are rounded to the nearest whole number. The method of calculating the value to be set in the bit rate register (BRR) from the operating frequency and bit rate, on the other hand, is shown below. N is an integer, $0 \le N \le 255$ , and the smaller error is specified. $$N = \frac{\phi}{1488 \times 2^{2n-1} \times B} \times 10^6 - 1$$ Table 14.6 Examples of BRR Settings for Bit Rate B (bit/s) (When n = 0) | | φ (MHz) | | | | | | | | | | | | | | | | |-------|---------|--------|-------------|-------|---|---------------|---|-------|-------|-------|-------|-------|---|-------|---|-------| | | 7 | 0.7136 | .7136 13.00 | | | 14.2848 16.00 | | 16.00 | 18.00 | | 20.00 | | | | | | | bit/s | N | Error | 9600 | 0 | 0.00 | 1 | 30 | 1 | 25 | 1 | 8.99 | 1 | 0.00 | 1 | 12.01 | 2 | 15.99 | 2 | 6.60 | Table 14.7 Maximum Bit Rate at Various Frequencies (Smart Card Interface Mode) | φ (MHz) | Maximum Bit Rate (bit/s) | N | n | | |---------|--------------------------|---|---|--| | 7.1424 | 9600 | 0 | 0 | | | 10.00 | 13441 | 0 | 0 | | | 10.7136 | 14400 | 0 | 0 | | | 13.00 | 17473 | 0 | 0 | | | 14.2848 | 19200 | 0 | 0 | | | 16.00 | 21505 | 0 | 0 | | | 18.00 | 24194 | 0 | 0 | | | 20.00 | 26882 | 0 | 0 | | The bit rate error is given by the following formula: Error (%) = $$\left(\frac{\phi}{1488 \times 2^{2n-1} \times B \times (N+1)} \times 10^6 - 1\right) \times 100$$ ### 14.3.6 Data Transfer Operations #### Initialization Before transmitting and receiving data, initialize the SCI as described below. Initialization is also necessary when switching from transmit mode to receive mode, or vice versa. - [1] Clear the TE and RE bits in SCR to 0. - [2] Clear the error flags ERS, PER, and ORER in SSR to 0. - [3] Set the $O/\overline{E}$ bit and CKS1 and CKS0 bits in SMR. Clear the $C/\overline{A}$ , CHR, and MP bits to 0, and set the STOP and PE bits to 1. - [4] Set the SMIF, SDIR, and SINV bits in SCMR. When the SMIF bit is set to 1, the TxD and RxD pins are both switched from ports to SCI pins, and are placed in the high-impedance state. - [5] Set the value corresponding to the bit rate in BRR. - [6] Set the CKE0 bit in SCR. Clear the TIE, RIE, TE, RE, MPIE, TEIE and CKE1 bits to 0. If the CKE0 bit is set to 1, the clock is output from the SCK pin. - [7] Wait at least one bit interval, then set the TIE, RIE, TE, and RE bits in SCR. Do not set the TE bit and RE bit at the same time, except for self-diagnosis. #### Serial Data Transmission As data transmission in smart card mode involves error signal sampling and retransmission processing, the processing procedure is different from that for the normal SCI. Figure 14.4 shows a flowchart for transmitting, and figure 14.5 shows the relation between a transmit operation and the internal registers. - [1] Perform Smart Card interface mode initialization as described above in Initialization. - [2] Check that the ERS error flag in SSR is cleared to 0. - [3] Repeat steps [2] and [3] until it can be confirmed that the TEND flag in SSR is set to 1. - [4] Write the transmit data to TDR, clear the TDRE flag to 0, and perform the transmit operation. The TEND flag is cleared to 0. - [5] When transmitting data continuously, go back to step [2]. - [6] To end transmission, clear the TE bit to 0. With the above processing, interrupt servicing or data transfer by the DMAC or DTC is possible. If transmission ends and the TEND flag is set to 1 while the TIE bit is set to 1 and interrupt requests are enabled, a transmit data empty interrupt (TXI) request will be generated. If an error occurs in transmission and the ERS flag is set to 1 while the RIE bit is set to 1 and interrupt requests are enabled, a transfer error interrupt (ERI) request will be generated. The timing for setting the TEND flag depends on the value of the GM bit in SMR. The TEND flag set timing is shown in figure 14.6. If the DMAC or DTC is activated by a TXI request, the number of bytes set in the DMAC or DTC can be transmitted automatically, including automatic retransmission. For details, see Interrupt Operations and Data Transfer Operation by DMAC or DTC below. Figure 14.4 Example of Transmission Processing Flow Figure 14.5 Relation Between Transmit Operation and Internal Registers Figure 14.6 TEND Flag Generation Timing in Transmission Operation ### **Serial Data Reception** Data reception in Smart Card mode uses the same processing procedure as for the normal SCI. Figure 14.7 shows an example of the transmission processing flow. - [1] Perform Smart Card interface mode initialization as described above in Initialization. - [2] Check that the ORER flag and PER flag in SSR are cleared to 0. If either is set, perform the appropriate receive error processing, then clear both the ORER and the PER flag to 0. - [3] Repeat steps [2] and [3] until it can be confirmed that the RDRF flag is set to 1. - [4] Read the receive data from RDR. - [5] When receiving data continuously, clear the RDRF flag to 0 and go back to step [2]. - [6] To end reception, clear the RE bit to 0. Figure 14.7 Example of Reception Processing Flow With the above processing, interrupt servicing or data transfer by the DMAC or DTC is possible. If reception ends and the RDRF flag is set to 1 while the RIE bit is set to 1 and interrupt requests are enabled, a receive data full interrupt (RXI) request will be generated. If an error occurs in reception and either the ORER flag or the PER flag is set to 1, a transfer error interrupt (ERI) request will be generated. If the DMAC or DTC is activated by an RXI request, the receive data in which the error occurred is skipped, and only the number of bytes of receive data set in the DMAC or DTC are transferred. For details, see Interrupt Operation and Data Transfer Operation by DMAC or DTC below. If a parity error occurs during reception and the PER is set to 1, the received data is still transferred to RDR, and therefore this data can be read. ## **Mode Switching Operation** When switching from receive mode to transmit mode, first confirm that the receive operation has been completed, then start from initialization, clearing RE bit to 0 and setting TE bit to 1. The RDRF flag or the PER and ORER flags can be used to check that the receive operation has been completed. When switching from transmit mode to receive mode, first confirm that the transmit operation has been completed, then start from initialization, clearing TE bit to 0 and setting RE bit to 1. The TEND flag can be used to check that the transmit operation has been completed. ## **Fixing Clock Output Level** When the GSM bit in SMR is set to 1, the clock output level can be fixed with bits CKE1 and CKE0 in SCR. At this time, the minimum clock pulse width can be made the specified width. Figure 14.8 shows the timing for fixing the clock output level. In this example, GSM is set to 1, CKE1 is cleared to 0, and the CKE0 bit is controlled. Figure 14.8 Timing for Fixing Clock Output Level ## **Interrupt Operation** There are three interrupt sources in smart card interface mode: transmit data empty interrupt (TXI) requests, transfer error interrupt (ERI) requests, and receive data full interrupt (RXI) requests. The transmit end interrupt (TEI) request is not used in this mode. When the TEND flag in SSR is set to 1, a TXI interrupt request is generated. When the RDRF flag in SSR is set to 1, an RXI interrupt request is generated. When any of flags ORER, PER, and ERS in SSR is set to 1, an ERI interrupt request is generated. The relationship between the operating states and interrupt sources is shown in table 14.8. **Table 14.8 Smart Card Mode Operating States and Interrupt Sources** | Operating State | | Flag | Enable Bit | Interrupt<br>Source | DMAC<br>Activation | DTC<br>Activation | | |------------------|------------------|-----------|------------|---------------------|--------------------|-------------------|--| | Transmit<br>Mode | Normal operation | TEND | TIE | TXI | Possible | Possible | | | | Error | ERS | RIE | ERI | Not possible | Not possible | | | Receive<br>Mode | Normal operation | RDRF | RIE | RXI | Possible | Possible | | | | Error | PER, ORER | RIE | ERI | Not possible | Not possible | | ## **Data Transfer Operation by DMAC or DTC** In smart card mode, as with the normal SCI, transfer can be carried out using the DMAC or DTC. In a transmit operation, the TDRE flag is also set to 1 at the same time as the TEND flag in SSR, and a TXI interrupt is generated. If the TXI request is designated beforehand as a DMAC or DTC activation source, the DMAC or DTC will be activated by the TXI request, and transfer of the transmit data will be carried out. The TDRE and TEND flags are automatically cleared to 0 when data transfer is performed by the DMAC or DTC. In the event of an error, the SCI retransmits the same data automatically. The TEND flag remains cleared to 0 during this time, and the DMAC is not activated. Thus, the number of bytes specified by the SCI and DMAC are transmitted automatically even in retransmission following an error. However, the ERS flag is not cleared automatically when an error occurs, and so the RIE bit should be set to 1 beforehand so that an ERI request will be generated in the event of an error, and the ERS flag will be cleared. When performing transfer using the DMAC or DTC, it is essential to set and enable the DMAC or DTC before carrying out SCI setting. For details of the DMAC and DTC setting procedures, see section 7, DMA Controller (DMAC), and section 8, Data Transfer Controller (DTC). In a receive operation, an RXI interrupt request is generated when the RDRF flag in SSR is set to 1. If the RXI request is designated beforehand as a DMAC or DTC activation source, the DMAC or DTC will be activated by the RXI request, and transfer of the receive data will be carried out. The RDRF flag is cleared to 0 automatically when data transfer is performed by the DMAC or DTC. If an error occurs, an error flag is set but the RDRF flag is not. Consequently, the DMAC or DTC is not activated, but instead, an ERI interrupt request is sent to the CPU. Therefore, the error flag should be cleared. ## 14.3.7 Operation in GSM Mode ## Switching the Mode When switching between smart card interface mode and software standby mode, the following switching procedure should be followed in order to maintain the clock duty. - When changing from smart card interface mode to software standby mode: - [1] Set the data register (DR) and data direction register (DDR) corresponding to the SCK pin to the value for the fixed output state in software standby mode. - [2] Write 0 to the TE bit and RE bit in the serial control register (SCR) to halt transmit/receive operation. At the same time, set the CKE1 bit to the value for the fixed output state in software standby mode. - [3] Write 0 to the CKE0 bit in SCR to halt the clock. - [4] Wait for one serial clock period. During this interval, clock output is fixed at the specified level, with the duty preserved. - [5] Write H'00 to SMR and SCMR. - [6] Make the transition to the software standby state. - When returning to smart card interface mode from software standby mode: - [7] Exit the software standby state. - [8] Set the CKE1 bit in SCR to the value for the fixed output state (current SCK pin state) when software standby mode is initiated. - [9] Set smart card interface mode and output the clock. Signal generation is started with the normal duty. Figure 14.9 Clock Halt and Restart Procedure ## **Powering On** To secure the clock duty from power-on, the following switching procedure should be followed. - [1] The initial state is port input and high impedance. Use a pull-up resistor or pull-down resistor to fix the potential. - [2] Fix the SCK pin to the specified output level with the CKE1 bit in SCR. - [3] Set SMR and SCMR, and switch to smart card mode operation. - [4] Set the CKE0 bit in SCR to 1 to start clock output. ## 14.4 Usage Notes The following points should be noted when using the SCI as a Smart Card interface. ## Receive Data Sampling Timing and Reception Margin in Smart Card Interface Mode In Smart Card Interface mode, the SCI operates on a basic clock with a frequency of 372 times the transfer rate. In reception, the SCI samples the falling edge of the start bit using the basic clock, and performs internal synchronization. Receive data is latched internally at the rising edge of the 186th pulse of the basic clock. This is illustrated in figure 14.10. Figure 14.10 Receive Data Sampling Timing in Smart Card Mode Thus the reception margin in asynchronous mode is given by the following formula. $$M = |(0.5 - \frac{1}{2N}) - (L - 0.5) F - \frac{|D - 0.5|}{N} (1 + F)| \times 100\%$$ Where M: Reception margin (%) N: Ratio of bit rate to clock (N = 372) D: Clock duty (D = 0 to 1.0) L: Frame length (L = 10) F: Absolute value of clock frequency deviation Assuming values of F = 0 and D = 0.5 in the above formula, the reception margin formula is as follows. When $$D = 0.5$$ and $F = 0$ , $$M = (0.5 - 1/2 \times 372) \times 100\%$$ = 49.866% Rev. 3.00 Sep 15, 2006 page 638 of 988 ## **Retransfer Operations** Retransfer operations are performed by the SCI in receive mode and transmit mode as described below. **Retransfer operation when SCI is in receive mode:** Figure 14.11 illustrates the retransfer operation when the SCI is in receive mode. - [1] If an error is found when the received parity bit is checked, the PER bit in SSR is automatically set to 1. If the RIE bit in SCR is enabled at this time, an ERI interrupt request is generated. The PER bit in SSR should be kept cleared to 0 until the next parity bit is sampled. - [2] The RDRF bit in SSR is not set for a frame in which an error has occurred. - [3] If no error is found when the received parity bit is checked, the PER bit in SSR is not set to 1. - [4] If no error is found when the received parity bit is checked, the receive operation is judged to have been completed normally, and the RDRF flag in SSR is automatically set to 1. If the RIE bit in SCR is enabled at this time, an RXI interrupt request is generated. If DMAC or DTC data transfer by an RXI source is enabled, the contents of RDR can be read automatically. When the RDR data is read by the DMAC or DTC, the RDRF flag is automatically cleared to 0. - [5] When a normal frame is received, the pin retains the high-impedance state at the timing for error signal transmission. Figure 14.11 Retransfer Operation in SCI Receive Mode **Retransfer operation when SCI is in transmit mode:** Figure 14.12 illustrates the retransfer operation when the SCI is in transmit mode. - [6] If an error signal is sent back from the receiving end after transmission of one frame is completed, the ERS bit in SSR is set to 1. If the RIE bit in SCR is enabled at this time, an ERI interrupt request is generated. The ERS bit in SSR should be kept cleared to 0 until the next parity bit is sampled. - [7] The TEND bit in SSR is not set for a frame for which an error signal indicating an abnormality is received - [8] If an error signal is not sent back from the receiving end, the ERS bit in SSR is not set. - [9] If an error signal is not sent back from the receiving end, transmission of one frame, including a retransfer, is judged to have been completed, and the TEND bit in SSR is set to 1. If the TIE bit in SCR is enabled at this time, a TXI interrupt request is generated. If data transfer by the DMAC or DTC by means of the TXI source is enabled, the next data can be written to TDR automatically. When data is written to TDR by the DMAC or DTC, the TDRE bit is automatically cleared to 0. Figure 14.12 Retransfer Operation in SCI Transmit Mode # Section 15 A/D Converter ## 15.1 Overview The H8S/2350 Group incorporates a successive approximation type 10-bit A/D converter that allows up to eight analog input channels to be selected. ### 15.1.1 Features A/D converter features are listed below - 10-bit resolution - Eight input channels - Settable analog conversion voltage range - Conversion of analog voltages with the reference voltage pin (V<sub>ref</sub>) as the analog reference voltage - High-speed conversion - Minimum conversion time: 6.7 µs per channel (at 20-MHz operation) - Choice of single mode or scan mode - Single mode: Single-channel A/D conversion - Scan mode: Continuous A/D conversion on 1 to 4 channels - Four data registers - Conversion results are held in a 16-bit data register for each channel - Sample and hold function - Three kinds of conversion start - Choice of software or timer conversion start trigger (TPU), or ADTRG pin - A/D conversion end interrupt generation - A/D conversion end interrupt (ADI) request can be generated at the end of A/D conversion - Module stop mode can be set - As the initial setting, A/D converter operation is halted. Register access is enabled by exiting module stop mode. # 15.1.2 Block Diagram Figure 15.1 shows a block diagram of the A/D converter. Figure 15.1 Block Diagram of A/D Converter # 15.1.3 Pin Configuration Table 15.1 summarizes the input pins used by the A/D converter. The $AV_{CC}$ and $AV_{SS}$ pins are the power supply pins for the analog block in the A/D converter. The $V_{ref}$ pin is the A/D conversion reference voltage pin. The eight analog input pins are divided into two groups: group 0 (AN0 to AN3), and group 1 (AN4 to AN7). Table 15.1 A/D Converter Pins | Pin Name | Symbol | I/O | Function | |--------------------------------|------------------|-------|----------------------------------------------------------| | Analog power supply pin | AV <sub>CC</sub> | Input | Analog block power supply | | Analog ground pin | AV <sub>SS</sub> | Input | Analog block ground and A/D conversion reference voltage | | Reference voltage pin | V <sub>ref</sub> | Input | A/D conversion reference voltage | | Analog input pin 0 | AN0 | Input | Group 0 analog inputs | | Analog input pin 1 | AN1 | Input | | | Analog input pin 2 | AN2 | Input | <u> </u> | | Analog input pin 3 | AN3 | Input | <u> </u> | | Analog input pin 4 | AN4 | Input | Group 1 analog inputs | | Analog input pin 5 | AN5 | Input | <u> </u> | | Analog input pin 6 | AN6 | Input | | | Analog input pin 7 | AN7 | Input | | | A/D external trigger input pin | ADTRG | Input | External trigger input for starting A/D conversion | # 15.1.4 Register Configuration Table 15.2 summarizes the registers of the A/D converter. Table 15.2 A/D Converter Registers | Name | Abbreviation | R/W | Initial Value | Address*1 | |------------------------------|--------------|---------|---------------|-----------| | A/D data register AH | ADDRAH | R | H'00 | H'FF90 | | A/D data register AL | ADDRAL | R | H'00 | H'FF91 | | A/D data register BH | ADDRBH | R | H'00 | H'FF92 | | A/D data register BL | ADDRBL | R | H'00 | H'FF93 | | A/D data register CH | ADDRCH | R | H'00 | H'FF94 | | A/D data register CL | ADDRCL | R | H'00 | H'FF95 | | A/D data register DH | ADDRDH | R | H'00 | H'FF96 | | A/D data register DL | ADDRDL | R | H'00 | H'FF97 | | A/D control/status register | ADCSR | R/(W)*2 | H'00 | H'FF98 | | A/D control register | ADCR | R/W | H'3F | H'FF99 | | Module stop control register | MSTPCR | R/W | H'3FFF | H'FF3C | Notes: 1. Lower 16 bits of the address. 2. Bit 7 can only be written with 0 for flag clearing. # 15.2 Register Descriptions ## 15.2.1 A/D Data Registers A to D (ADDRA to ADDRD) | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---| | | | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | There are four 16-bit read-only ADDR registers, ADDRA to ADDRD, used to store the results of A/D conversion. The 10-bit data resulting from A/D conversion is transferred to the ADDR register for the selected channel and stored there. The upper 8 bits of the converted data are transferred to the upper byte (bits 15 to 8) of ADDR, and the lower 2 bits are transferred to the lower byte (bits 7 and 6) and stored. Bits 5 to 0 are always read as 0. The correspondence between the analog input channels and ADDR registers is shown in table 15.3. ADDR can always be read by the CPU. The upper byte can be read directly, but for the lower byte, data transfer is performed via a temporary register (TEMP). For details, see section 15.3, Interface to Bus Master. The ADDR registers are initialized to H'0000 by a reset, and in standby mode or module stop mode. Table 15.3 Analog Input Channels and Corresponding ADDR Registers ### **Analog Input Channel** | Group 0 | Group 1 | A/D Data Register | | |---------|---------|-------------------|--| | AN0 | AN4 | ADDRA | | | AN1 | AN5 | ADDRB | | | AN2 | AN6 | ADDRC | | | AN3 | AN7 | ADDRD | | # 15.2.2 A/D Control/Status Register (ADCSR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|------|------|------|-----|-----|-----|-----| | | | ADF | ADIE | ADST | SCAN | CKS | CH2 | CH1 | CH0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)* | R/W Note: \* Only 0 can be written to bit 7, to clear this flag. ADCSR is an 8-bit readable/writable register that controls A/D conversion operations and shows the status of the operation. ADCSR is initialized to H'00 by a reset, and in hardware standby mode or module stop mode. Bit 7—A/D End Flag (ADF): Status flag that indicates the end of A/D conversion. | Bit 7<br>ADF | Description | | | | | | | |--------------|-----------------------------------------------------------------------------|--|--|--|--|--|--| | 0 | [Clearing conditions] (Initial value | | | | | | | | | <ul> <li>When 0 is written to the ADF flag after reading ADF = 1</li> </ul> | | | | | | | | | | | | | | | | | 1 | [Setting conditions] | | | | | | | | | Single mode: When A/D conversion ends | | | | | | | | | Scan mode: When A/D conversion ends on all specified channels | | | | | | | **Bit 6—A/D Interrupt Enable (ADIE):** Selects enabling or disabling of interrupt (ADI) requests at the end of A/D conversion. | Bit 6 | | | |-------|-----------------------------------------------------|-----------------| | ADIE | Description | | | 0 | A/D conversion end interrupt (ADI) request disabled | (Initial value) | | 1 | A/D conversion end interrupt (ADI) request enabled | | **Bit 5—A/D Start (ADST):** Selects starting or stopping on A/D conversion. Holds a value of 1 during A/D conversion. The ADST bit can be set to 1 by software, a timer conversion start trigger, or the A/D external trigger input pin (ADTRG). | Bit 5<br>ADST | Description | | | | | | |---------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--| | 0 | • | A/D conversion stopped | (Initial value) | | | | | 1 | • | Single mode: A/D conversion is started. Cleared to 0 automatically conversion on the specified channel ends | when | | | | | | • | Scan mode: A/D conversion is started. Conversion continues seque selected channels until ADST is cleared to 0 by software, a reset, o standby mode or module stop mode. | , | | | | **Bit 4—Scan Mode (SCAN):** Selects single mode or scan mode as the A/D conversion operating mode. See section 15.4, Operation, for single mode and scan mode operation. Only set the SCAN bit while conversion is stopped (ADST = 0). | Bit 4<br>SCAN | Description | | |---------------|-------------|-----------------| | 0 | Single mode | (Initial value) | | 1 | Scan mode | | Bit 3—Clock Select (CKS): Sets the A/D conversion time. Only change the conversion time while conversion is stopped (ADST = 0). | Bit 3 | | | |-------|-------------------------------------|-----------------| | CKS | Description | | | 0 | Conversion time = 266 states (max.) | (Initial value) | | 1 | Conversion time = 134 states (max.) | | Bits 2 to 0—Channel Select 2 to 0 (CH2 to CH0): Together with the SCAN bit, these bits select the analog input channels. Only set the input channel while conversion is stopped (ADST = 0). | Group<br>Selection | Chai | nnel Selection | Description | | | | |--------------------|------|----------------|---------------------|------------|--|--| | CH2 | CH1 | CH0 | Single Mode | Scan Mode | | | | 0 | 0 | 0 | AN0 (Initial value) | AN0 | | | | | | 1 | AN1 | AN0, AN1 | | | | | 1 | 0 | AN2 | AN0 to AN2 | | | | | | 1 | AN3 | AN0 to AN3 | | | | 1 | 0 | 0 | AN4 | AN4 | | | | | | 1 | AN5 | AN4, AN5 | | | | | 1 | 0 | AN6 | AN4 to AN6 | | | | | | 1 | AN7 | AN4 to AN7 | | | # 15.2.3 A/D Control Register (ADCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|-------|-------|---|---|---|---|---|---|---| | | | TRGS1 | TRGS0 | _ | _ | _ | _ | _ | _ | | | Initial value | : | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | - | | R/W | : | R/W | R/W | _ | _ | _ | _ | _ | | | ADCR is an 8-bit readable/writable register that enables or disables external triggering of A/D conversion operations. ADCR is initialized to H'3F by a reset, and in standby mode or module stop mode. **Bits 7 and 6—Timer Trigger Select 1 and 0 (TRGS1, TRGS0):** Select enabling or disabling of the start of A/D conversion by a trigger signal. Only set bits TRGS1 and TRGS0 while conversion is stopped (ADST = 0). | Bit 7<br>TRGS1 | Bit 6<br>TRGS0 | Description | | |----------------|----------------|-------------------------------------------------------------|-----------------| | 0 | 0 | A/D conversion start by software is enabled | (Initial value) | | | 1 | A/D conversion start by TPU conversion start trigger is ena | bled | | 1 | 0 | _ | | | | 1 | A/D conversion start by external trigger pin (ADTRG) is ena | abled | Bits 5 to 0—Reserved: These bits are reserved; they are always read as 1 and cannot be modified. #### 15.2.4 Module Stop Control Register (MSTPCR) MSTPCR is a 16-bit readable/writable register that performs module stop mode control. When the MSTP9 bit in MSTPCR is set to 1, A/D converter operation stops at the end of the bus cycle and a transition is made to module stop mode. Registers cannot be read or written to in module stop mode. For details, see section 20.5, Module Stop Mode. MSTPCR is initialized to H'3FFF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 9—Module Stop (MSTP9): Specifies the A/D converter module stop mode. | Bit 9<br>MSTP9 | Description | | |----------------|----------------------------------------|-----------------| | 0 | A/D converter module stop mode cleared | | | 1 | A/D converter module stop mode set | (Initial value) | #### 15.3 Interface to Bus Master ADDRA to ADDRD are 16-bit registers, and the data bus to the bus master is 8 bits wide. Therefore, in accesses by the bus master, the upper byte is accessed directly, but the lower byte is accessed via a temporary register (TEMP). A data read from ADDR is performed as follows. When the upper byte is read, the upper byte value is transferred to the CPU and the lower byte value is transferred to TEMP. Next, when the lower byte is read, the TEMP contents are transferred to the CPU. When reading ADDR. always read the upper byte before the lower byte. It is possible to read only the upper byte, but if only the lower byte is read, incorrect data may be obtained. Figure 15.2 shows the data flow for ADDR access. Figure 15.2 ADDR Access Operation (Reading H'AA40) ## 15.4 Operation The A/D converter operates by successive approximation with 10-bit resolution. It has two operating modes: single mode and scan mode. #### 15.4.1 Single Mode (SCAN = 0) Single mode is selected when A/D conversion is to be performed on a single channel only. A/D conversion is started when the ADST bit is set to 1, according to the software or external trigger input. The ADST bit remains set to 1 during A/D conversion, and is automatically cleared to 0 when conversion ends. On completion of conversion, the ADF flag is set to 1. If the ADIE bit is set to 1 at this time, an ADI interrupt request is generated. The ADF flag is cleared by writing 0 after reading ADCSR. When the operating mode or analog input channel must be changed during analog conversion, to prevent incorrect operation, first clear the ADST bit to 0 in ADCSR to halt A/D conversion. After making the necessary changes, set the ADST bit to 1 to start A/D conversion again. The ADST bit can be set at the same time as the operating mode or input channel is changed. Typical operations when channel 1 (AN1) is selected in single mode are described next. Figure 15.3 shows a timing diagram for this example. - [1] Single mode is selected (SCAN = 0), input channel AN1 is selected (CH2 = 0, CH1 = 0, CH0 = 1), the A/D interrupt is enabled (ADIE = 1), and A/D conversion is started (ADST = 1). - [2] When A/D conversion is completed, the result is transferred to ADDRB. At the same time the ADF flag is set to 1, the ADST bit is cleared to 0, and the A/D converter becomes idle. - [3] Since ADF = 1 and ADIE = 1, an ADI interrupt is requested. - [4] The A/D interrupt handling routine starts. - [5] The routine reads ADCSR, then writes 0 to the ADF flag. - [6] The routine reads and processes the connection result (ADDRB). - [7] Execution of the A/D interrupt handling routine ends. After that, if the ADST bit is set to 1, A/D conversion starts again and steps [2] to [7] are repeated. Figure 15.3 Example of A/D Converter Operation (Single Mode, Channel 1 Selected) #### 15.4.2 Scan Mode (SCAN = 1) Scan mode is useful for monitoring analog inputs in a group of one or more channels. When the ADST bit is set to 1 by a software, timer or external trigger input, A/D conversion starts on the first channel in the group (AN0). When two or more channels are selected, after conversion of the first channel ends, conversion of the second channel (AN1) starts immediately. A/D conversion continues cyclically on the selected channels until the ADST bit is cleared to 0. The conversion results are transferred for storage into the ADDR registers corresponding to the channels. When the operating mode or analog input channel must be changed during analog conversion, to prevent incorrect operation, first clear the ADST bit to 0 in ADCSR to halt A/D conversion. After making the necessary changes, set the ADST bit to 1 to start A/D conversion again. The ADST bit can be set at the same time as the operating mode or input channel is changed. Typical operations when three channels (AN0 to AN2) are selected in scan mode are described next. Figure 15.4 shows a timing diagram for this example. - [1] Scan mode is selected (SCAN = 1), scan group 0 is selected (CH2 = 0), analog input channels AN0 to AN2 are selected (CH1 = 1, CH0 = 0), and A/D conversion is started (ADST = 1) - [2] When A/D conversion of the first channel (AN0) is completed, the result is transferred to ADDRA. Next, conversion of the second channel (AN1) starts automatically. - [3] Conversion proceeds in the same way through the third channel (AN2). - [4] When conversion of all the selected channels (AN0 to AN2) is completed, the ADF flag is set to 1 and conversion of the first channel (AN0) starts again. If the ADIE bit is set to 1 at this time, an ADI interrupt is requested after A/D conversion ends. - [5] Steps [2] to [4] are repeated as long as the ADST bit remains set to 1. When the ADST bit is cleared to 0, A/D conversion stops. After that, if the ADST bit is set to 1, A/D conversion starts again from the first channel (AN0). Figure 15.4 Example of A/D Converter Operation (Scan Mode, Channels AN0 to AN2 Selected) #### 15.4.3 Input Sampling and A/D Conversion Time The A/D converter has a built-in sample-and-hold circuit. The A/D converter samples the analog input at a time $t_D$ after the ADST bit is set to 1, then starts conversion. Figure 15.5 shows the A/D conversion timing. Table 15.4 indicates the A/D conversion time. As indicated in figure 15.5, the A/D conversion time includes $t_D$ and the input sampling time. The length of $t_D$ varies depending on the timing of the write access to ADCSR. The total conversion time therefore varies within the ranges indicated in table 15.4. In scan mode, the values given in table 15.4 apply to the first conversion time. In the second and subsequent conversions the conversion time is fixed at 256 states when CKS = 0 or 128 states when CKS = 1. Figure 15.5 A/D Conversion Timing Table 15.4 A/D Conversion Time (Single Mode) | | | | CKS = | : 0 | | CKS: | = 1 | |----------------------------|-------------------|-----|-------|-----|-----|------|-----| | Item | Symbol | Min | Тур | Max | Min | Тур | Max | | A/D conversion start delay | t <sub>D</sub> | 10 | _ | 17 | 6 | _ | 9 | | Input sampling time | t <sub>SPL</sub> | _ | 63 | _ | | 31 | _ | | A/D conversion time | t <sub>CONV</sub> | 259 | _ | 266 | 131 | _ | 134 | Note: Values in the table are the number of states. ## 15.4.4 External Trigger Input Timing A/D conversion can be externally triggered. When the TRGS1 and TRGS0 bits are set to 11 in ADCR, external trigger input is enabled at the ADTRG pin. A falling edge at the ADTRG pin sets the ADST bit to 1 in ADCSR, starting A/D conversion. Other operations, in both single and scan modes, are the same as if the ADST bit has been set to 1 by software. Figure 15.6 shows the timing. Figure 15.6 External Trigger Input Timing ## 15.5 Interrupts The A/D converter generates an A/D conversion end interrupt (ADI) at the end of A/D conversion. ADI interrupt requests can be enabled or disabled by means of the ADIE bit in ADCSR. The DTC or DMAC can be activated by an ADI interrupt. Having the converted data read by the DTC or DMAC in response to an ADI interrupt enables continuous conversion to be achieved without imposing a load on software. The A/D converter interrupt source is shown in table 15.5. Table 15.5 A/D Converter Interrupt Source | Interrupt Source | Description | DTC or DMAC Activation | |------------------|------------------------------------|------------------------| | ADI | Interrupt due to end of conversion | Possible | ## 15.6 Usage Notes The following points should be noted when using the A/D converter. #### Setting Range of Analog Power Supply and Other Pins - (1) Analog input voltage range - The voltage applied to analog input pins AN0 to AN7 during A/D conversion should be in the range $AV_{SS} \le ANn \le V_{ref}$ . - (2) Relation between $AV_{CC},\,AV_{SS}$ and $V_{CC},\,V_{SS}$ As the relationship between $AV_{CC}$ , $AV_{SS}$ and $V_{CC}$ , $V_{SS}$ , set $AV_{SS} = V_{SS}$ . If the A/D converter is not used, the $AV_{CC}$ and $AV_{SS}$ pins must on no account be left open. (3) V<sub>ref</sub> input range The analog reference voltage input at the $V_{ref}$ pin set in the range $V_{ref} \le AV_{CC}$ . If conditions (1), (2), and (3) above are not met, the reliability of the device may be adversely affected. #### **Notes on Board Design** In board design, digital circuitry and analog circuitry should be as mutually isolated as possible, and layout in which digital circuit signal lines and analog circuit signal lines cross or are in close proximity should be avoided as far as possible. Failure to do so may result in incorrect operation of the analog circuitry due to inductance, adversely affecting A/D conversion values. Also, digital circuitry must be isolated from the analog input signals (AN0 to AN7), analog reference power supply ( $V_{ref}$ ), and analog power supply ( $AV_{CC}$ ) by the analog ground ( $AV_{SS}$ ). Also, the analog ground ( $AV_{SS}$ ) should be connected at one point to a stable digital ground ( $V_{SS}$ ) on the board. #### Notes on Noise Countermeasures A protection circuit connected to prevent damage due to an abnormal voltage such as an excessive surge at the analog input pins (AN0 to AN7) and analog reference power supply ( $V_{ref}$ ) should be connected between $AV_{CC}$ and $AV_{SS}$ as shown in figure 15.7. Also, the bypass capacitors connected to $AV_{CC}$ and $V_{ref}$ and the filter capacitor connected to AN0 to AN7 must be connected to $AV_{SS}$ . If a filter capacitor is connected as shown in figure 15.7, the input currents at the analog input pins (AN0 to AN7) are averaged, and so an error may arise. Also, when A/D conversion is performed frequently, as in scan mode, if the current charged and discharged by the capacitance of the sample-and-hold circuit in the A/D converter exceeds the current input via the input impedance ( $R_{in}$ ), an error will arise in the analog input pin voltage. Careful consideration is therefore required when deciding the circuit constants. Figure 15.7 Example of Analog Input Protection Circuit **Table 15.6 Analog Pin Specifications** | Item | Min | Max | Unit | |-------------------------------------|-----|-----|------| | Analog input capacitance | _ | 20 | pF | | Permissible signal source impedance | _ | 10* | kΩ | Note: \* When $V_{CC}$ = 4.0 V to 5.5 V and $\phi \le 12$ MHz Figure 15.8 Analog Input Pin Equivalent Circuit #### A/D Conversion Precision Definitions H8S/2350 Group A/D conversion precision definitions are given below. #### Resolution The number of A/D converter digital output codes #### Offset error The deviation of the analog input voltage value from the ideal A/D conversion characteristic when the digital output changes from the minimum voltage value B'0000000000 (H'000) to B'000000001 (H'001) (see figure 15.10). #### Full-scale error The deviation of the analog input voltage value from the ideal A/D conversion characteristic when the digital output changes from B'1111111110 (H'3FE) to B'1111111111 (H'3FF) (see figure 15.10). #### Ouantization error The deviation inherent in the A/D converter, given by 1/2 LSB (see figure 15.9). #### • Nonlinearity error The error with respect to the ideal A/D conversion characteristic between the zero voltage and the full-scale voltage. Does not include the offset error, full-scale error, or quantization error. #### Absolute precision The deviation between the digital value and the analog input value. Includes the offset error, full-scale error, quantization error, and nonlinearity error. Figure 15.9 A/D Conversion Precision Definitions (1) Figure 15.10 A/D Conversion Precision Definitions (2) #### Permissible Signal Source Impedance H8S/2350 Group analog input is designed so that conversion precision is guaranteed for an input signal for which the signal source impedance is $10 \text{ k}\Omega$ or less. This specification is provided to enable the A/D converter's sample-and-hold circuit input capacitance to be charged within the sampling time; if the sensor output impedance exceeds $10 \text{ k}\Omega$ , charging may be insufficient and it may not be possible to guarantee the A/D conversion precision. However, if a large capacitance is provided externally, the input load will essentially comprise only the internal input resistance of $10 \text{ k}\Omega$ , and the signal source impedance is ignored. However, since a low-pass filter effect is obtained in this case, it may not be possible to follow an analog signal with a large differential coefficient (e.g., 5 mV/ $\mu$ s or greater). When converting a high-speed analog signal, a low-impedance buffer should be inserted. #### **Influences on Absolute Precision** Adding capacitance results in coupling with GND, and therefore noise in GND may adversely affect absolute precision. Be sure to make the connection to an electrically stable GND such as $AV_{SS}$ . Care is also required to insure that filter circuits do not communicate with digital signals on the mounting board, so acting as antennas. Figure 15.11 Example of Analog Input Circuit # Section 16 D/A Converter ## 16.1 Overview The H8S/2350 Group includes a two-channel D/A converter. #### 16.1.1 Features D/A converter features are listed below - 8-bit resolution - Two output channels - Maximum conversion time of 10 μs (with 20 pF load) - Output voltage of 0 V to V<sub>ref</sub> - D/A output hold function in software standby mode - Module stop mode can be set - As the initial setting, D/A converter operation is halted. Register access is enabled by exiting module stop mode. ## 16.1.2 Block Diagram Figure 16.1 shows a block diagram of the D/A converter. Figure 16.1 Block Diagram of D/A Converter ## 16.1.3 Pin Configuration Table 16.1 summarizes the input and output pins of the D/A converter. **Table 16.1** Pin Configuration | Pin Name | Symbol | I/O | Function | |-----------------------|------------------|--------|-------------------------------------| | Analog power pin | AV <sub>CC</sub> | Input | Analog power source | | Analog ground pin | $AV_{SS}$ | Input | Analog ground and reference voltage | | Analog output pin 0 | DA0 | Output | Channel 0 analog output | | Analog output pin 1 | DA1 | Output | Channel 1 analog output | | Reference voltage pin | $V_{ref}$ | Input | Analog reference voltage | # 16.1.4 Register Configuration Table 16.2 summarizes the registers of the D/A converter. Table 16.2 D/A Converter Registers | Name | Abbreviation | R/W | Initial Value | Address* | |------------------------------|--------------|-----|---------------|----------| | D/A data register 0 | DADR0 | R/W | H'00 | H'FFA4 | | D/A data register 1 | DADR1 | R/W | H'00 | H'FFA5 | | D/A control register | DACR | R/W | H'1F | H'FFA6 | | Module stop control register | MSTPCR | R/W | H'3FFF | H'FF3C | Note: \* Lower 16 bits of the address. ## 16.2 Register Descriptions ## 16.2.1 D/A Data Registers 0 and 1 (DADR0, DADR1) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W DADR0 and DADR1 are 8-bit readable/writable registers that store data for conversion. Whenever output is enabled, the values in DADR0 and DADR1 are converted and output from the analog output pins. DADR0 and DADR1 are each initialized to H'00 by a reset and in hardware standby mode. ## 16.2.2 D/A Control Register (DACR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|-------|-------|-----|---|---|---|---|---| | | | DAOE1 | DAOE0 | DAE | _ | _ | _ | _ | _ | | Initial va | alue : | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W | R/W | R/W | _ | _ | _ | _ | _ | DACR is an 8-bit readable/writable register that controls the operation of the D/A converter. DACR is initialized to H'1F by a reset and in hardware standby mode. **Bit 7—D/A Output Enable 1 (DAOE1):** Controls D/A conversion and analog output for channel 1. | Bit 7 | | | |-------|-------------------------------------------------------------------|-----------------| | DAOE1 | Description | | | 0 | Analog output DA1 is disabled | (Initial value) | | 1 | Channel 1 D/A conversion is enabled; analog output DA1 is enabled | | **Bit 6—D/A Output Enable 0 (DAOE0):** Controls D/A conversion and analog output for channel 0. | Bit 6 | | | |-------|-------------------------------------------------------------------|-----------------| | DAOE0 | Description | | | 0 | Analog output DA0 is disabled | (Initial value) | | 1 | Channel 0 D/A conversion is enabled; analog output DA0 is enabled | | **Bit 5—D/A Enable (DAE):** The DAOE0 and DAOE1 bits both control D/A conversion. When the DAE bit is cleared to 0, the channel 0 and 1 D/A conversions are controlled independently. When the DAE bit is set to 1, the channel 0 and 1 D/A conversions are controlled together. Output of resultant conversions is always controlled independently by the DAOE0 and DAOE1 bits. | Bit 7<br>DAOE1 | Bit 6<br>DAOE0 | Bit 5<br>DAE | Description | |----------------|----------------|--------------|------------------------------------------| | 0 | 0 | * | Channel 0 and 1 D/A conversions disabled | | | 1 | 0 | Channel 0 D/A conversion enabled | | | | | Channel 1 D/A conversion disabled | | | | 1 | Channel 0 and 1 D/A conversions enabled | | 1 | 0 | 0 | Channel 0 D/A conversion disabled | | | | | Channel 1 D/A conversion enabled | | | | 1 | Channel 0 and 1 D/A conversions enabled | | | 1 | * | Channel 0 and 1 D/A conversions enabled | Legend: \*: Don't care If the H8S/2350 Group enters software standby mode when D/A conversion is enabled, the D/A output is held and the analog power current is the same as during D/A conversion. When it is necessary to reduce the analog power current in software standby mode, clear both the DAOE0 and DAOE1 bits to 0 to disable D/A output. Bits 4 to 0—Reserved: Read-only bits, always read as 1. #### 16.2.3 Module Stop Control Register (MSTPCR) MSTPCR is a 16-bit readable/writable register that performs module stop mode control. When the MSTP10 bit in MSTPCR is set to 1, D/A converter operation stops at the end of the bus cycle and a transition is made to module stop mode. Registers cannot be read or written to in module stop mode. For details, see section 20.5, Module Stop Mode. MSTPCR is initialized to H'3FFF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 10—Module Stop (MSTP10): Specifies the D/A converter module stop mode. | Bit 10<br>MSTP10 | Description | | |------------------|----------------------------------------|-----------------| | 0 | D/A converter module stop mode cleared | | | 1 | D/A converter module stop mode set | (Initial value) | ## 16.3 Operation The D/A converter includes D/A conversion circuits for two channels, each of which can operate independently. D/A conversion is performed continuously while enabled by DACR. If either DADR0 or DADR1 is written to, the new data is immediately converted. The conversion result is output by setting the corresponding DAOE0 or DAOE1 bit to 1. The operation example described in this section concerns D/A conversion on channel 0. Figure 16.2 shows the timing of this operation. - [1] Write the conversion data to DADR0. - [2] Set the DAOE0 bit in DACR to 1. D/A conversion is started and the DA0 pin becomes an output pin. The conversion result is output after the conversion time has elapsed. The output value is expressed by the following formula: $$\frac{\text{DADR contents}}{256} \times V_{\text{ref}}$$ The conversion results are output continuously until DADR0 is written to again or the DAOE0 bit is cleared to 0. - [3] If DADR0 is written to again, the new data is immediately converted. The new conversion result is output after the conversion time has elapsed. - [4] If the DAOE0 bit is cleared to 0, the DA0 pin becomes an input pin. Figure 16.2 Example of D/A Converter Operation # Section 17 RAM #### 17.1 Overview The H8S/2350 Group has 2 kbytes of on-chip high-speed static RAM. The RAM is connected to the CPU by a 16-bit data bus, enabling one-state access by the CPU to both byte data and word data. This makes it possible to perform fast word data transfer. The on-chip RAM can be enabled or disabled by means of the RAM enable bit (RAME) in the system control register (SYSCR). #### 17.1.1 Block Diagram Figure 17.1 shows a block diagram of the on-chip RAM. Figure 17.1 Block Diagram of RAM ## 17.1.2 Register Configuration The on-chip RAM is controlled by SYSCR. Table 17.1 shows the address and initial value of SYSCR. Table 17.1 RAM Register | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------|--------------|-----|---------------|----------| | System control register | SYSCR | R/W | H'01 | H'FF39 | Note: \* Lower 16 bits of the address. # 17.2 Register Descriptions ## 17.2.1 System Control Register (SYSCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|---|-------|-------|-------|---|-----|------| | | | _ | _ | INTM1 | INTM0 | NMIEG | _ | _ | RAME | | Initial va | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W | : | R/W | _ | R/W | R/W | R/W | _ | R/W | R/W | The on-chip RAM is enabled or disabled by the RAME bit in SYSCR. For details of other bits in SYSCR, see section 3.2.2, System Control Register (SYSCR). **Bit 0—RAM Enable (RAME):** Enables or disables the on-chip RAM. The RAME bit is initialized when the reset state is released. It is not initialized in software standby mode. | Bit 0<br>RAME | Description | | |---------------|-------------------------|-----------------| | 0 | On-chip RAM is disabled | | | 1 | On-chip RAM is enabled | (Initial value) | ## 17.3 Operation When the RAME bit is set to 1, accesses to addresses H'FFF400 to H'FFFBFF are directed to the on-chip RAM. When the RAME bit is cleared to 0, the off-chip address space is accessed. Since the on-chip RAM is connected to the CPU by an internal 16-bit data bus, it can be written to and read in byte or word units. Each type of access can be performed in one state. Even addresses use the upper 8 bits, and odd addresses use the lower 8 bits. Word data must start at an even address. # 17.4 Usage Note DTC register information can be located in addresses H'FFF800 to H'FFFBFF. When the DTC is used, the RAME bit must not be cleared to 0. # Section 18 ROM (H8S/2351 Only) #### 18.1 Overview The H8S/2351 has 64 kbytes of on-chip ROM (mask ROM). The ROM is connected to the H8S/2000 CPU by a 16-bit data bus. The CPU accesses both byte data and word data in one state, making possible rapid instruction fetches and high-speed processing. The on-chip ROM is enabled or disabled by setting the mode pins $(MD_2, MD_1, and MD_0)$ and bit EAE in BCRL. #### 18.1.1 Block Diagram Figure 18.1 shows a block diagram of the on-chip ROM. Figure 18.1 Block Diagram of ROM (H8S/2351) ## 18.2 Operation The on-chip ROM is connected to the CPU by a 16-bit data bus, and both byte and word data can be accessed in one state. Even addresses are connected to the upper 8 bits, and odd addresses to the lower 8 bits. Word data must start at an even address. The on-chip ROM is enabled and disabled by setting the mode pins (MD<sub>2</sub>, MD<sub>1</sub>, and MD<sub>0</sub>). These settings are shown in table 18.1. In normal mode, a maximum of 56 kbytes of ROM can be used. Table 18.1 Operating Modes and ROM Area | | | | Mode I | Pin | | |----------|--------------------------------------------------|-------------|-----------------|-----------------|---------------------| | Operatin | Operating Mode | | MD <sub>1</sub> | MD <sub>0</sub> | On-Chip ROM | | Mode 1 | Normal expanded mode with on-chip ROM disabled | 0 | 0 | 1 | Disabled | | Mode 2 | Normal expanded mode with on-chip ROM enabled | | 1 | 0 | Enabled (56 kbytes) | | Mode 3 | Normal single-chip mode | <del></del> | | 1 | | | Mode 4 | Advanced expanded mode with on-chip ROM disabled | 1 | 0 | 0 | Disabled | | Mode 5 | Advanced expanded mode with on-chip ROM disabled | | | 1 | | | Mode 6 | Advanced expanded mode with on-chip ROM enabled | | 1 | 0 | Enabled | | Mode 7 | Advanced single-chip mode | | | 1 | | # Section 19 Clock Pulse Generator ## 19.1 Overview The H8S/2350 Group has a built-in clock pulse generator (CPG) that generates the system clock $(\phi)$ , the bus master clock, and internal clocks. The clock pulse generator consists of an oscillator circuit, a duty adjustment circuit, a medium-speed clock divider, and a bus master clock selection circuit. ## 19.1.1 Block Diagram Figure 19.1 shows a block diagram of the clock pulse generator. Figure 19.1 Block Diagram of Clock Pulse Generator ## 19.1.2 Register Configuration The clock pulse generator is controlled by SCKCR. Table 19.1 shows the register configuration. Table 19.1 Clock Pulse Generator Register | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------|--------------|-----|---------------|----------| | System clock control register | SCKCR | R/W | H'00 | H'FF3A | Note: \* Lower 16 bits of the address. # 19.2 Register Descriptions ## 19.2.1 System Clock Control Register (SCKCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |------------|--------|-------|-----|---|---|---|------|------|------|---| | | | PSTOP | _ | _ | _ | _ | SCK2 | SCK1 | SCK0 | | | Initial va | alue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | • | | R/W | : | R/W | R/W | _ | _ | _ | R/W | R/W | R/W | | SCKCR is an 8-bit readable/writable register that performs $\phi$ clock output control and medium-speed mode control. SCKCR is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7— $\phi$ Clock Output Disable (PSTOP): Controls $\phi$ output. | | | Des | cription | | |----------------|--------------------------|------------|--------------------------|--------------------------| | Bit 7<br>PSTOP | Normal Operation | Sleep Mode | Software<br>Standby Mode | Hardware<br>Standby Mode | | 0 | φ output (initial value) | φ output | Fixed high | High impedance | | 1 | Fixed high | Fixed high | Fixed high | High impedance | **Bit 6—Reserved:** This bit can be read or written to, but only 0 should be written. **Bits 5 to 3—Reserved:** Read-only bits, always read as 0. Bits 2 to 0—System Clock Select 2 to 0 (SCK2 to SCK0): These bits select the clock for the bus master. | Bit 2<br>SCK2 | Bit 1<br>SCK1 | Bit 0<br>SCK0 | Description | | |---------------|---------------|---------------|----------------------------------|-----------------| | 0 | 0 | 0 | Bus master is in high-speed mode | (Initial value) | | | | 1 | Medium-speed clock is φ/2 | | | | 1 | 0 | Medium-speed clock is φ/4 | | | | | 1 | Medium-speed clock is φ/8 | | | 1 | 0 | 0 | Medium-speed clock is φ/16 | | | | | 1 | Medium-speed clock is φ/32 | | | | 1 | _ | _ | | #### 19.3 Oscillator Clock pulses can be supplied by connecting a crystal resonator, or by input of an external clock. ## 19.3.1 Connecting a Crystal Resonator # **Circuit Configuration** A crystal resonator can be connected as shown in the example in figure 19.2. Select the damping resistance $R_d$ according to table 19.2. An AT-cut parallel-resonance crystal should be used. Figure 19.2 Connection of Crystal Resonator (Example) **Table 19.2 Damping Resistance Value** | Frequency (MHz) | 2 | 4 | 8 | 12 | 16 | 20 | |--------------------|----|-----|-----|----|----|----| | R <sub>d</sub> (Ω) | 1k | 500 | 200 | 0 | 0 | 0 | #### **Crystal Resonator** Figure 19.3 shows the equivalent circuit of the crystal resonator. Use a crystal resonator that has the characteristics shown in table 19.3 and the same resonance frequency as the system clock (φ). Figure 19.3 Crystal Resonator Equivalent Circuit **Table 19.3 Crystal Resonator Parameters** | Frequency (MHz) | 2 | 4 | 8 | 12 | 16 | 20 | - | |-------------------------|-----|-----|----|----|----|----|---| | R <sub>S</sub> max (Ω) | 500 | 120 | 80 | 60 | 50 | 40 | | | C <sub>0</sub> max (pF) | 7 | 7 | 7 | 7 | 7 | 7 | | #### Note on Board Design When a crystal resonator is connected, the following points should be noted: Other signal lines should be routed away from the oscillator circuit to prevent induction from interfering with correct oscillation. See figure 19.4. When designing the board, place the crystal resonator and its load capacitors as close as possible to the XTAL and EXTAL pins. Figure 19.4 Example of Incorrect Board Design ## 19.3.2 External Clock Input #### **Circuit Configuration** An external clock signal can be input as shown in the examples in figure 19.5. If the XTAL pin is left open, make sure that stray capacitance is no more than 10 pF. In example (b), make sure that the external clock is held high in standby mode. Figure 19.5 External Clock Input (Examples) #### **External Clock** The external clock signal should have the same frequency as the system clock $(\phi)$ . Table 19.4 and figure 19.6 show the input conditions for the external clock. **Table 19.4 External Clock Input Conditions** V<sub>CC</sub> = 2.7 V V<sub>CC</sub> = 5.0 V to 5.5 V ±10% | Item | Symbol | Min | Max | Min | Max | Unit | Test Conditi | ons | |---------------------------------------|------------------|-----|-----|-----|-----|------------------|--------------|-------------| | External clock input low pulse width | t <sub>EXL</sub> | 40 | _ | 20 | _ | ns | Figure 19.6 | | | External clock input high pulse width | t <sub>EXH</sub> | 40 | _ | 20 | _ | ns | _ | | | External clock rise time | t <sub>EXr</sub> | _ | 10 | _ | 5 | ns | <del></del> | | | External clock fall time | t <sub>EXf</sub> | | 10 | | 5 | ns | | | | Clock low pulse width | t <sub>CL</sub> | 0.4 | 0.6 | 0.4 | 0.6 | t <sub>cyc</sub> | φ≥5 MHz | Figure 21.4 | | level | | 80 | _ | 80 | | ns | φ < 5 MHz | | | Clock high pulse width | t <sub>CH</sub> | 0.4 | 0.6 | 0.4 | 0.6 | t <sub>cyc</sub> | φ≥5 MHz | • | | level | | 80 | _ | 80 | _ | ns | φ < 5 MHz | | Figure 19.6 External Clock Input Timing ## 19.4 Duty Adjustment Circuit When the oscillator frequency is 5 MHz or higher, the duty adjustment circuit adjusts the duty cycle of the clock signal from the oscillator to generate the system clock ( $\phi$ ). # 19.5 Medium-Speed Clock Divider The medium-speed clock divider divides the system clock to generate $\phi/2$ , $\phi/4$ , $\phi/8$ , $\phi/16$ , and $\phi/32$ . ## 19.6 Bus Master Clock Selection Circuit The bus master clock selection circuit selects the system clock ( $\phi$ ) or one of the medium-speed clocks ( $\phi$ /2, $\phi$ /4, or $\phi$ /8, $\phi$ /16, and $\phi$ /32) to be supplied to the bus master, according to the settings of the SCK2 to SCK0 bits in SCKCR. ## Section 20 Power-Down Modes #### 20.1 Overview In addition to the normal program execution state, the H8S/2350 Group has five power-down modes in which operation of the CPU and oscillator is halted and power dissipation is reduced. Low-power operation can be achieved by individually controlling the CPU, on-chip supporting modules, and so on. The H8S/2350 Group operating modes are as follows: - (1) High-speed mode - (2) Medium-speed mode - (3) Sleep mode - (4) Module stop mode - (5) Software standby mode - (6) Hardware standby mode Of these, (2) to (6) are power-down modes. Sleep mode is a CPU mode, medium-speed mode is a CPU and bus master mode, and module stop mode is an on-chip supporting module mode (including bus masters other than the CPU). A combination of these modes can be set. After a reset, the H8S/2350 Group is in high-speed mode. Table 20.1 shows the conditions for transition to the various modes, the status of the CPU, on-chip supporting modules, etc., and the method of clearing each mode. **Table 20.1 Operating Modes** | Operating | Transition | Clearing | Oscillator | CPU | | Мо | | | |-----------------------|------------------|--------------------|------------|--------------------------|-----------|----------------------------|----------------------|----------------| | Mode | Condition | Condition | Oscillator | | Registers | | Registers | I/O Ports | | High speed mode | Control regist | ter | Functions | High<br>speed | Functions | High<br>speed | Functions | High speed | | Medium-<br>speed mode | Control register | | Functions | Medium<br>speed | Functions | High/<br>medium<br>speed*1 | Functions | High speed | | Sleep mode | Instruction | Interrupt | Functions | Halted | Retained | High<br>speed | Functions | High speed | | Module stop<br>mode | Control register | | Functions | High/<br>medium<br>speed | Functions | Halted | Retained/<br>reset*2 | Retained | | Software standby mode | Instruction | External interrupt | Halted | Halted | Retained | Halted | Retained/<br>reset*2 | Retained | | Hardware standby mode | Pin | 1 | Halted | Halted | Undefined | Halted | Reset | High impedance | - Notes: 1. The bus master operates on the medium-speed clock, and other on-chip supporting modules on the high-speed clock. - 2. The SCI and A/D converter are reset, and other on-chip supporting modules retain their state. ### 20.1.1 Register Configuration Power-down modes are controlled by the SBYCR, SCKCR, and MSTPCR registers. Table 20.2 summarizes these registers. **Table 20.2 Power-Down Mode Registers** | Name | Abbreviation | R/W | Initial Value | Address* | |--------------------------------|--------------|-----|---------------|----------| | Standby control register | SBYCR | R/W | H'08 | H'FF38 | | System clock control register | SCKCR | R/W | H'00 | H'FF3A | | Module stop control register H | MSTPCRH | R/W | H'3F | H'FF3C | | Module stop control register L | MSTPCRL | R/W | H'FF | H'FF3D | Note: \* Lower 16 bits of the address. Rev. 3.00 Sep 15, 2006 page 686 of 988 #### 20.2 **Register Descriptions** #### Standby Control Register (SBYCR) 20.2.1 | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|------|------|------|-----|---|---|-----| | | SSBY | STS2 | STS1 | STS0 | OPE | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | R/W : | R/W | R/W | R/W | R/W | R/W | _ | _ | R/W | SBYCR is an 8-bit readable/writable register that performs software standby mode control. SBYCR is initialized to H'08 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7—Software Standby (SSBY): Specifies a transition to software standby mode. Remains set to 1 when software standby mode is released by an external interrupt, and a transition is made to normal operation. The SSBY bit should be cleared by writing 0 to it. | Bit 7<br>SSBY | Description | | |---------------|-----------------------------------------------------------------------|-----------------| | 0 | Transition to sleep mode after execution of SLEEP instruction | (Initial value) | | 1 | Transition to software standby mode after execution of SLEEP instruct | ion | Bits 6 to 4—Standby Timer Select 2 to 0 (STS2 to STS0): These bits select the time the MCU waits for the clock to stabilize when software standby mode is cleared by an external interrupt. With crystal oscillation, refer to table 20.4 and make a selection according to the operating frequency so that the standby time is at least 8 ms (the oscillation stabilization time). With an external clock, any selection can be made. | Bit 6<br>STS2 | Bit 5<br>STS1 | Bit 4<br>STS0 | Description | | |---------------|---------------|---------------|------------------------------|-----------------| | 0 | 0 | 0 | Standby time = 8192 states | (Initial value) | | | | 1 | Standby time = 16384 states | | | | 1 | 0 | Standby time = 32768 states | | | | | 1 | Standby time = 65536 states | | | 1 | 0 | 0 | Standby time = 131072 states | | | | | 1 | Standby time = 262144 states | | | | 1 | 0 | Reserved | | | | | 1 | Standby time = 16 states | | Bit 3—Output Port Enable (OPE): Specifies whether the output of the address bus and bus control signals (CSO to CS7, AS, RD, HWR, LWR, CAS) is retained or set to the high-impedance state in software standby mode. | Bit 3<br>OPE | Description | |--------------|---------------------------------------------------------------------------------------------------| | 0 | In software standby mode, address bus and bus control signals are high-impedance | | 1 | In software standby mode, address bus and bus control signals retain output state (Initial value) | Bits 2 and 1—Reserved: Read-only bits, always read as 0. **Bit 0—Reserved:** This bit can be read or written to, but only 0 should be written. ### 20.2.2 System Clock Control Register (SCKCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-------|-----|---|---|---|------|------|------| | | | PSTOP | _ | _ | _ | _ | SCK2 | SCK1 | SCK0 | | Initial value | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | R/W | | _ | _ | R/W | R/W | R/W | SCKCR is an 8-bit readable/writable register that performs $\phi$ clock output control and medium-speed mode control. SCKCR is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7—♦ Clock Output Disable (PSTOP): Controls ♦ output. | | Description | | | | | | | | | | |----------------|--------------------------|------------|--------------------------|--------------------------|--|--|--|--|--|--| | Bit 7<br>PSTOP | Normal<br>Operating Mode | Sleep Mode | Software<br>Standby Mode | Hardware<br>Standby Mode | | | | | | | | 0 | φ output (initial value) | φ output | Fixed high | High impedance | | | | | | | | 1 | Fixed high | Fixed high | Fixed high | High impedance | | | | | | | **Bits 6—Reserved:** This bit can be read or written to, but only 0 should be written. Bits 5 to 3—Reserved: Read-only bits, always read as 0. Bits 2 to 0—System Clock Select (SCK2 to SCK0): These bits select the clock for the bus master. | Bit 2<br>SCK2 | Bit 1<br>SCK1 | Bit 0<br>SCK0 | Description | | |---------------|---------------|---------------|-------------------------------|-----------------| | 0 | 0 | 0 | Bus master in high-speed mode | (Initial value) | | | | 1 | Medium-speed clock is φ/2 | | | | 1 | 0 | Medium-speed clock is φ/4 | | | | | 1 | Medium-speed clock is φ/8 | | | 1 | 0 | 0 | Medium-speed clock is φ/16 | | | | | 1 | Medium-speed clock is φ/32 | | | | 1 | _ | _ | | #### 20.2.3 Module Stop Control Register (MSTPCR) MSTPCR is a 16-bit readable/writable register that performs module stop mode control. MSTPCR is initialized to H'3FFF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 15 to 0—Module Stop (MSTP 15 to MSTP 0): These bits specify module stop mode. See table 20.3 for the method of selecting on-chip supporting modules. | Bits 15 to 0<br>MSTP15 to MSTP0 | Description | |---------------------------------|--------------------------| | 0 | Module stop mode cleared | | 1 | Module stop mode set | ### 20.3 Medium-Speed Mode When the SCK2 to SCK0 bits in SCKCR are set to 1, the operating mode changes to medium-speed mode as soon as the current bus cycle ends. In medium-speed mode, the CPU operates on the operating clock ( $\phi$ /2, $\phi$ /4, $\phi$ /8, $\phi$ /16, or $\phi$ /32) specified by the SCK2 to SCK0 bits. The bus masters other than the CPU (the DMAC and DTC) also operate in medium-speed mode. On-chip supporting modules other than the bus masters always operate on the high-speed clock ( $\phi$ ). In medium-speed mode, a bus access is executed in the specified number of states with respect to the bus master operating clock. For example, if $\phi/4$ is selected as the operating clock, on-chip memory is accessed in 4 states, and internal I/O registers in 8 states. Medium-speed mode is cleared by clearing all of bits SCK2 to SCK0 to 0. A transition is made to high-speed mode and medium-speed mode is cleared at the end of the current bus cycle. If a SLEEP instruction is executed when the SSBY bit in SBYCR is cleared to 0, a transition is made to sleep mode. When sleep mode is cleared by an interrupt, medium-speed mode is restored. If a SLEEP instruction is executed when the SSBY bit in SBYCR is set to 1, a transition is made to software standby mode. When software standby mode is cleared by an external interrupt, medium-speed mode is restored. When the $\overline{RES}$ pin is driven low, a transition is made to the reset state, and medium-speed mode is cleared. The same applies in the case of a reset caused by overflow of the watchdog timer. When the STBY pin is driven low, a transition is made to hardware standby mode. Figure 20.1 shows the timing for transition to and clearance of medium-speed mode. Figure 20.1 Medium-Speed Mode Transition and Clearance Timing ## 20.4 Sleep Mode If a SLEEP instruction is executed when the SSBY bit in SBYCR is cleared to 0, the CPU enters sleep mode. In sleep mode, CPU operation stops but the contents of the CPU's internal registers are retained. Other supporting modules do not stop. Sleep mode is cleared by a reset or any interrupt, and the CPU returns to the normal program execution state via the exception handling state. Sleep mode is not cleared if interrupts are disabled, or if interrupts other than NMI are masked by the CPU. When the $\overline{STBY}$ pin is driven low, a transition is made to hardware standby mode. ### 20.5 Module Stop Mode #### 20.5.1 Module Stop Mode Module stop mode can be set for individual on-chip supporting modules. When the corresponding MSTP bit in MSTPCR is set to 1, module operation stops at the end of the bus cycle and a transition is made to module stop mode. The CPU continues operating independently. Table 20.3 shows MSTP bits and the corresponding on-chip supporting modules. When the corresponding MSTP bit is cleared to 0, module stop mode is cleared and the module starts operating at the end of the bus cycle. In module stop mode, the internal states of modules other than the SCI and A/D converter are retained. After reset clearance, all modules other than DMAC and DTC are in module stop mode. When an on-chip supporting module is in module stop mode, read/write access to its registers is disabled. Do not make a transition to sleep mode with MSTPCR set to H'FFFF, as this will halt operation of the bus controller. Table 20.3 MSTP Bits and Corresponding On-Chip Supporting Modules | Register | Bit | Module | |----------|--------|------------------------------------------------| | MSTPCRH | MSTP15 | DMA controller (DMAC) | | | MSTP14 | Data transfer controller (DTC) | | | MSTP13 | 16-bit timer pulse unit (TPU) | | | MSTP12 | _ | | | MSTP11 | Programmable pulse generator (PPG) | | | MSTP10 | D/A converter | | | MSTP9 | A/D converter | | | MSTP8 | _ | | MSTPCRL | MSTP7 | _ | | | MSTP6 | Serial communication interface (SCI) channel 1 | | | MSTP5 | Serial communication interface (SCI) channel 0 | | | MSTP4 | _ | | | MSTP3 | _ | | | MSTP2 | _ | | | MSTP1 | _ | | | MSTP0 | _ | Note: Bits 12, 8, 7, and 4 to 0 can be read or written to, but do not affect operation. #### 20.5.2 Usage Notes #### **DMAC/DTC Module Stop** Depending on the operating status of the DMAC or DTC, the MSTP15 and MSTP14 bits may not be set to 1. Setting of the DMAC or DTC module stop mode should be carried out only when the respective module is not activated. For details, refer to section 7, DMA Controller (DMAC), and section 8, Data Transfer Controller (DTC). ### **On-Chip Supporting Module Interrupt** Relevant interrupt operations cannot be performed in module stop mode. Consequently, if module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or the DMAC or DTC activation source. Interrupts should therefore be disabled before entering module stop mode. #### Writing to MSTPCR MSTPCR should only be written to by the CPU. ### **20.6** Software Standby Mode ### 20.6.1 Software Standby Mode If a SLEEP instruction is executed when the SSBY bit in SBYCR is set to 1, software standby mode is entered. In this mode, the CPU, on-chip supporting modules, and oscillator all stop. However, the contents of the CPU's internal registers, RAM data, and the states of on-chip supporting modules other than the SCI and A/D converter, and I/O ports, are retained. Whether the address bus and bus control signals are placed in the high-impedance state or retain the output state can be specified by the OPE bit in SBYCR. In this mode the oscillator stops, and therefore power dissipation is significantly reduced. #### 20.6.2 Clearing Software Standby Mode Software standby mode is cleared by an external interrupt (NMI pin, or pins $\overline{IRQ0}$ to $\overline{IRQ2}$ ), or by means of the $\overline{RES}$ pin or $\overline{STBY}$ pin. #### Clearing with an Interrupt When an NMI or IRQ0 to IRQ2 interrupt request signal is input, clock oscillation starts, and after the elapse of the time set in bits STS2 to STS0 in SYSCR, stable clocks are supplied to the entire H8S/2350 Group chip, software standby mode is cleared, and interrupt exception handling is started. When clearing software standby mode with an IRQ0 to IRQ2 interrupt, set the corresponding enable bit to 1 and ensure that no interrupt with a higher priority than interrupts IRQ0 to IRQ2 is generated. Software standby mode cannot be cleared if the interrupt has been masked on the CPU side or has been designated as a DTC activation source. ### Clearing with the $\overline{RES}$ Pin When the $\overline{RES}$ pin is driven low, clock oscillation is started. At the same time as clock oscillation starts, clocks are supplied to the entire H8S/2350 Group chip. Note that the $\overline{RES}$ pin must be held low until clock oscillation stabilizes. When the $\overline{RES}$ pin goes high, the CPU begins reset exception handling. # Clearing with the $\overline{\textbf{STBY}}$ Pin When the STBY pin is driven low, a transition is made to hardware standby mode. ### 20.6.3 Setting Oscillation Stabilization Time after Clearing Software Standby Mode Bits STS2 to STS0 in SBYCR should be set as described below. ### Using a Crystal Oscillator Set bits STS2 to STS0 so that the standby time is at least 8 ms (the oscillation stabilization time). Table 20.4 shows the standby times for different operating frequencies and settings of bits STS2 to STS0. **Table 20.4 Oscillation Stabilization Time Settings** | STS2 | STS1 | STS0 | Standby Time | 20<br>MHz | 16<br>MHz | 12<br>MHz | 10<br>MHz | 8<br>MHz | 6<br>MHz | 4<br>MHz | 2<br>MHz | Unit | |------|------|------|---------------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|------| | 0 | 0 | 0 | 8192 states | 0.41 | 0.51 | 0.68 | 0.8 | 1.0 | 1.3 | 2.0 | 4.1 | ms | | | | 1 | 16384 states | 0.82 | 1.0 | 1.3 | 1.6 | 2.0 | 2.7 | 4.1 | 8.2 | | | | 1 | 0 | 32768 states | 1.6 | 2.0 | 2.7 | 3.3 | 4.1 | 5.5 | 8.2 | 16.4 | | | | | 1 | 65536 states | 3.3 | 4.1 | 5.5 | 6.6 | 8.2 | 10.9 | 16.4 | 32.8 | | | 1 | 0 | 0 | 131072 states | 6.6 | 8.2 | 10.9 | 13.1 | 16.4 | 21.8 | 32.8 | 65.5 | | | | | 1 | 262144 states | 13.1 | 16.4 | 21.8 | 26.2 | 32.8 | 43.6 | 65.6 | 131.2 | | | | 1 | 0 | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | 1 | 16 states | 0.8 | 1.0 | 1.3 | 1.6 | 2.0 | 2.7 | 4.0 | 8.0 | μs | : Recommended time setting ### **Using an External Clock** Any value can be set. Normally, use of the minimum time is recommended. #### 20.6.4 Software Standby Mode Application Example Figure 20.2 shows an example in which a transition is made to software standby mode at the falling edge on the NMI pin, and software standby mode is cleared at the rising edge on the NMI pin. In this example, an NMI interrupt is accepted with the NMIEG bit in SYSCR cleared to 0 (falling edge specification), then the NMIEG bit is set to 1 (rising edge specification), the SSBY bit is set to 1, and a SLEEP instruction is executed, causing a transition to software standby mode. Software standby mode is then cleared at the rising edge on the NMI pin. Figure 20.2 Software Standby Mode Application Example #### 20.6.5 Usage Notes #### I/O Port Status In software standby mode, I/O port states are retained. If the OPE bit is set to 1, the address bus and bus control signal output is also retained. Therefore, there is no reduction in current dissipation for the output current when a high-level signal is output. #### **Current Dissipation during Oscillation Stabilization Wait Period** Current dissipation increases during the oscillation stabilization wait period. #### Write Data Buffer Function The write data buffer function and software standby mode cannot be used at the same time. When the write data buffer function is used, the WDBE bit in BCRL should be cleared to 0 to cancel the write data buffer function before entering software standby mode. Also check that external writes have finished, by reading external addresses, etc., before executing a SLEEP instruction to enter software standby mode. See section 6.9, Write Data Buffer Function, for details of the write data buffer function ## 20.7 Hardware Standby Mode ### 20.7.1 Hardware Standby Mode When the STBY pin is driven low, a transition is made to hardware standby mode from any mode. In hardware standby mode, all functions enter the reset state and stop operation, resulting in a significant reduction in power dissipation. As long as the prescribed voltage is supplied, on-chip RAM data is retained. I/O ports are set to the high-impedance state. In order to retain on-chip RAM data, the RAME bit in SYSCR should be cleared to 0 before driving the $\overline{STBY}$ pin low. Do not change the state of the mode pins (MD<sub>2</sub> to MD<sub>0</sub>) while the H8S/2350 Group is in hardware standby mode. Hardware standby mode is cleared by means of the $\overline{STBY}$ pin and the $\overline{RES}$ pin. When the $\overline{STBY}$ pin is driven high while the $\overline{RES}$ pin is low, the reset state is set and clock oscillation is started. Ensure that the $\overline{RES}$ pin is held low until the clock oscillator stabilizes (at least 8 ms—the oscillation stabilization time—when using a crystal oscillator). When the $\overline{RES}$ pin is subsequently driven high, a transition is made to the program execution state via the reset exception handling state. ### 20.7.2 Hardware Standby Mode Timing Figure 20.3 shows an example of hardware standby mode timing. When the $\overline{STBY}$ pin is driven low after the $\overline{RES}$ pin has been driven low, a transition is made to hardware standby mode. Hardware standby mode is cleared by driving the $\overline{STBY}$ pin high, waiting for the oscillation stabilization time, then changing the $\overline{RES}$ pin from low to high. Figure 20.3 Hardware Standby Mode Timing (Example) #### Output of the $\phi$ clock can be controlled by means of the PSTOP bit in SCKCR, and DDR for the corresponding port. When the PSTOP bit is set to 1, the $\phi$ clock stops at the end of the bus cycle, and $\phi$ output goes high. $\phi$ clock output is enabled when the PSTOP bit is cleared to 0. When DDR for the corresponding port is cleared to 0, $\phi$ clock output is disabled and input port mode is set. Table 20.5 shows the state of the $\phi$ pin in each processing state. Table 20.5 ♦ Pin State in Each Processing State | DDR | 0 | 1 | 1 | |------------------------|----------------|----------------|----------------| | PSTOP | _ | 0 | 1 | | Hardware standby mode | High impedance | High impedance | High impedance | | Software standby mode | High impedance | Fixed high | Fixed high | | Sleep mode | High impedance | φ output | Fixed high | | Normal operating state | High impedance | φ output | Fixed high | # Section 21 Electrical Characteristics ## 21.1 Absolute Maximum Ratings Table 21.1 lists the absolute maximum ratings. **Table 21.1 Absolute Maximum Ratings** | Item | Symbol | Value | Unit | |-------------------------------|------------------|---------------------------------------|------| | Power supply voltage | V <sub>CC</sub> | -0.3 to +7.0 | V | | Input voltage (except port 4) | V <sub>in</sub> | -0.3 to V <sub>CC</sub> +0.3 | V | | Input voltage (port 4) | Vin | -0.3 to AV <sub>CC</sub> +0.3 | V | | Reference voltage | $V_{ref}$ | -0.3 to AV <sub>CC</sub> +0.3 | V | | Analog power supply voltage | $AV_CC$ | -0.3 to +7.0 | V | | Analog input voltage | V <sub>AN</sub> | -0.3 to AV <sub>CC</sub> +0.3 | V | | Operating temperature | T <sub>opr</sub> | Regular specifications: –20 to +75 | °C | | | | Wide-range specifications: -40 to +85 | °C | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | Caution: Permanent damage to the chip may result if absolute maximum rating are exceeded. #### 21.2 **DC** Characteristics Table 21.2 lists the DC characteristics. Table 21.3 lists the permissible output currents. ### Table 21.2 DC Characteristics (1) Conditions: $V_{CC} = 5.0 \text{ V} \pm 10\%$ , $AV_{CC} = 5.0 \text{ V} \pm 10\%$ , $V_{ref} = 4.5 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}^{*1}$ , $T_a = -20$ to +75°C (regular specifications), $T_a = -40$ to +85°C (wide-range specifications) | Item | | Symbol | Min | Тур | Max | Unit | <b>Test Conditions</b> | |-----------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|-----|----------------------------|------|--------------------------------------------------| | Schmitt | Port 2, | V <sub>T</sub> | 1.0 | _ | _ | V | | | trigger input voltage | P6 <sub>4</sub> to P6 <sub>7</sub> ,<br>PA <sub>4</sub> to PA <sub>7</sub> | $V_T^{+}$ | _ | _ | $V_{\text{CC}} \times 0.7$ | ٧ | | | J | | $V_T^+ - V_T^-$ | 0.4 | _ | _ | ٧ | | | Input high voltage | RES, STBY,<br>NMI, MD <sub>2</sub><br>to MD <sub>0</sub> | V <sub>IH</sub> | V <sub>CC</sub> -0.7 | _ | V <sub>CC</sub> +0.3 | V | | | | EXTAL | | $V_{\text{CC}} \times 0.7$ | _ | V <sub>CC</sub> +0.3 | V | <del>_</del> | | | Ports 1, 3, 5,<br>B to G,<br>P6 <sub>0</sub> to P6 <sub>3</sub> ,<br>PA <sub>0</sub> to PA <sub>3</sub> | | 2.0 | _ | V <sub>CC</sub> +0.3 | V | _ | | | Port 4 | | 2.0 | _ | AV <sub>CC</sub> +0.3 | V | <del>_</del> | | Input low voltage | RES, STBY,<br>MD <sub>2</sub> to MD <sub>0</sub> | V <sub>IL</sub> | -0.3 | _ | 0.5 | V | | | | NMI, EXTAL,<br>Ports 1, 3 to 5,<br>B to G,<br>P6 <sub>0</sub> to P6 <sub>3</sub> ,<br>PA <sub>0</sub> to PA <sub>3</sub> | | -0.3 | _ | 0.8 | V | _ | | Output high | All output pins | V <sub>OH</sub> | V <sub>CC</sub> -0.5 | _ | _ | V | I <sub>OH</sub> = -200 μA | | voltage | | | 3.5 | _ | _ | V | I <sub>OH</sub> = -1 mA | | Output low | All output pins | V <sub>OL</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 1.6 mA | | voltage | Ports 1, A to C | | _ | _ | 1.0 | V | I <sub>OL</sub> = 10 mA | | Input leakage | RES | I <sub>in</sub> | _ | _ | 10.0 | μΑ | V <sub>in</sub> = | | current | STBY, NMI,<br>MD <sub>2</sub> to MD <sub>0</sub> | | _ | _ | 1.0 | μΑ | <sup>−</sup> 0.5 to V <sub>CC</sub> –0.5 V | | | Port 4 | | _ | _ | 1.0 | μΑ | V <sub>in</sub> = 0.5 to AV <sub>CC</sub> -0.5 V | | Item | | Symbol | Min | Тур | Max | Unit | <b>Test Conditions</b> | |-----------------------------------------------|-------------------------------------|--------------------|-----|----------------|-----|------|---------------------------------------------------| | Three-state leakage current (off state) | Ports 1 to 3, 5, 6, A to G | I <sub>TSI</sub> | _ | _ | 1.0 | μΑ | $V_{in} = 0.5 \text{ to } V_{CC} - 0.5 \text{ V}$ | | MOS input<br>pull-up<br>current* <sup>5</sup> | Ports A to E | -l <sub>P</sub> | 50 | _ | 300 | μA | V <sub>in</sub> = 0 V | | Input | RES | Cin | _ | _ | 80 | pF | V <sub>in</sub> = 0 V, | | capacitance | NMI | = | _ | _ | 50 | pF | ⁻f = 1 MHz,<br>_T <sub>a</sub> = 25°C | | | All input pins except RES and NMI | _ | _ | _ | 15 | pF | _ 1 <sub>a</sub> <b>-</b> 23 O | | Current dissipation* <sup>2</sup> | Normal operation | I <sub>CC</sub> *4 | _ | 60<br>(5.0 V) | 95 | mA | f = 20 MHz | | | Sleep mode | _ | _ | 45<br>(5.0 V) | 78 | mA | f = 20 MHz | | | Standby | | _ | 0.01 | 5.0 | μΑ | T <sub>a</sub> ≤ 50°C | | | mode*3 | | _ | _ | 20 | _ | 50°C < T <sub>a</sub> | | Analog power supply current | During A/D<br>and D/A<br>conversion | Al <sub>CC</sub> | _ | 0.8<br>(5.0 V) | 2.0 | mA | | | | Idle | = | _ | 0.01 | 5.0 | μΑ | _ | | Reference<br>current | During A/D<br>and D/A<br>conversion | Al <sub>CC</sub> | _ | 1.9<br>(5.0 V) | 3.0 | mA | | | | Idle | _ | _ | 0.01 | 5.0 | μΑ | _ | | RAM standby v | voltage | $V_{RAM}$ | 2.0 | _ | _ | V | | Notes: 1. If the A/D and D/A converters are not used, do not leave the AV<sub>CC</sub>, AV<sub>SS</sub>, and V<sub>ref</sub> pins open. Connect AV $_{\text{CC}}$ and V $_{\text{ref}}$ to V $_{\text{CC}},$ and connect AV $_{\text{SS}}$ to V $_{\text{SS}}.$ - 2. Current dissipation values are for $V_{IH}$ min = $V_{CC}$ –0.5 V and $V_{IL}$ max = 0.5 V with all output pins unloaded and the on-chip pull-up transistors in the off state. - 3. The values are for $V_{\text{RAM}} \leq V_{\text{CC}} <$ 4.5V, $V_{\text{IH}}$ min = $V_{\text{CC}} \times 0.9,$ and $V_{\text{IL}}$ max = 0.3 V. - 4. $I_{CC}$ depends on $V_{CC}$ and f as follows: $I_{CC}$ max = 1.0 (mA) + 0.85 (mA/(MHz × V)) × $V_{CC}$ × f [normal mode] $I_{CC}$ max = 1.0 (mA) + 0.7 (mA/(MHz × V)) × $V_{CC}$ × f [sleep mode] - 5. Only applies to the H8S/2351. ### Table 21.2 DC Characteristics (2) Conditions: $V_{CC} = 2.7 \text{ to } 5.5 \text{ V}, AV_{CC} = 2.7 \text{ to } 5.5 \text{ V}, V_{ref} = 2.7 \text{ V to } AV_{CC}, V_{SS} = AV_{SS} = 0 \text{ V}^{*1},$ $T_a = -20$ to +75°C (regular specifications), $T_a = -40$ to +85°C (wide-range specifications) | Item | | Symbol | Min | Тур | Max | Unit | Test Conditions | |-----------------------|-----------------------------------------------------------------------------------------------------------|-----------------|----------------------------|-----|----------------------------|------|------------------------------------------------------------------------------------------------------------| | Schmitt | Port 2, | $V_T^-$ | $V_{\text{CC}} \times 0.2$ | _ | _ | V | | | trigger input voltage | P6 <sub>4</sub> to P6 <sub>7</sub> ,<br>PA <sub>4</sub> to PA <sub>7</sub> | $V_T^{\dagger}$ | _ | _ | $V_{\text{CC}} \times 0.7$ | V | _ | | J | | $V_T^+ - V_T^-$ | $V_{CC} \times 0.07$ | · — | _ | ٧ | | | Input high voltage | RES, STBY,<br>NMI, MD <sub>2</sub><br>to MD <sub>0</sub> | V <sub>IH</sub> | V <sub>CC</sub> × 0.9 | _ | V <sub>CC</sub> +0.3 | V | | | | EXTAL | | $V_{\text{CC}} \times 0.7$ | _ | V <sub>CC</sub> +0.3 | V | <del>_</del> | | | Ports 1, 3, 5,<br>B to G,<br>P6 <sub>0</sub> to P6 <sub>3</sub> ,<br>PA <sub>0</sub> to PA <sub>3</sub> | | V <sub>CC</sub> × 0.7 | _ | V <sub>CC</sub> +0.3 | V | _ | | | Port 4 | | $V_{\text{CC}} \times 0.7$ | _ | AV <sub>CC</sub> +0.3 | V | <del>_</del> | | Input low voltage | RES, STBY,<br>MD <sub>2</sub> to MD <sub>0</sub> | V <sub>IL</sub> | -0.3 | _ | $V_{\text{CC}} \times 0.1$ | V | | | | NMI, EXTAL, | | -0.3 | _ | $V_{\text{CC}} \times 0.2$ | V | V <sub>CC</sub> < 4.0 V | | | Ports 1, 3 to 5,<br>B to G,<br>P6 <sub>0</sub> to P6 <sub>3</sub> ,<br>PA <sub>0</sub> to PA <sub>3</sub> | | | | 0.8 | - | V <sub>CC</sub> = 4.0 to 5.5 V | | Output high | All output pins | V <sub>OH</sub> | V <sub>CC</sub> -0.5 | _ | _ | V | I <sub>OH</sub> = -200 μA | | voltage | | | V <sub>CC</sub> -1.0 | _ | _ | V | I <sub>OH</sub> = -1 mA | | Output low | All output pins | V <sub>OL</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 1.6 mA | | voltage | Ports 1, A to C | | _ | _ | 1.0 | V | $V_{CC} \le 4 \text{ V}$ $I_{OL} = 5 \text{ mA}$ $4.0 < V_{CC} \le 5.5 \text{ V}$ $I_{OL} = 10 \text{ mA}$ | | Input leakage | RES | I <sub>in</sub> | _ | _ | 10.0 | μΑ | V <sub>in</sub> = | | current | STBY, NMI,<br>MD <sub>2</sub> to MD <sub>0</sub> | | _ | _ | 1.0 | μΑ | <sup>−</sup> 0.5 to V <sub>CC</sub> –0.5 V | | | Port 4 | | _ | _ | 1.0 | μΑ | V <sub>in</sub> = 0.5 to AV <sub>CC</sub> -0.5 V | | Item | | Symbol | Min | Тур | Max | Unit | Test Conditions | |--------------------------------------------------|-------------------------------------|--------------------|-----|----------------|-----|------|------------------------------------------------------------| | Three-state<br>leakage<br>current<br>(off state) | Ports 1 to 3, 5, 6, A to G | I <sub>TSI</sub> | _ | _ | 1.0 | μА | $V_{in} = 0.5 \text{ to } V_{CC} - 0.5 \text{ V}$ | | MOS input<br>pull-up<br>current*5 | Ports A to E | -l <sub>P</sub> | 10 | _ | 300 | μA | V <sub>CC</sub> = 2.7 V to<br>5.5 V, V <sub>in</sub> = 0 V | | Input | RES | Cin | _ | _ | 80 | pF | V <sub>in</sub> = 0 V, | | capacitance | NMI | | _ | _ | 50 | pF | <sup>–</sup> f = 1 MHz,<br>Ta = 25°C | | | All input pins except RES and NMI | | _ | _ | 15 | pF | | | Current dissipation*2 | Normal operation | I <sub>CC</sub> *4 | _ | 20<br>(3.0 V) | 48 | mA | f = 10 MHz | | | Sleep mode | _ | _ | 12<br>(3.0 V) | 40 | mA | f = 10 MHz | | | Standby<br>mode*3 | | _ | 0.01 | 5.0 | μΑ | T <sub>a</sub> ≤ 50°C | | | | | _ | _ | 20 | | 50°C < T <sub>a</sub> | | Analog power supply current | During A/D<br>and D/A<br>conversion | Al <sub>CC</sub> | _ | 0.2<br>(3.0 V) | 2.0 | mA | | | | Idle | _ | | 0.01 | 5.0 | μA | <del>_</del> . | | Reference current | During A/D<br>and D/A<br>conversion | Al <sub>CC</sub> | _ | 1.2<br>(3.0 V) | 3.0 | mA | | | | Idle | <del>_</del> | _ | 0.01 | 5.0 | μΑ | _ | | RAM standby v | /oltage | $V_{RAM}$ | 2.0 | | | V | | Notes: 1. If the A/D and D/A converters are not used, do not leave the AV<sub>CC</sub>, AV<sub>SS</sub>, and V<sub>ref</sub> pins open. Connect AV<sub>CC</sub> and V<sub>ref</sub> to V<sub>CC</sub>, and connect AV<sub>SS</sub> to V<sub>SS</sub>. - 2. Current dissipation values are for $V_{IH}$ min = $V_{CC}$ –0.5 V and $V_{IL}$ max = 0.5 V with all output pins unloaded and the on-chip pull-up transistors in the off state. - 3. The values are for $V_{RAM} \le V_{CC} \le 2.7 \text{ V}$ , $V_{IH} \text{ min} = V_{CC} \times 0.9$ , and $V_{IL} \text{ max} = 0.3 \text{ V}$ . - 4. $I_{\,\text{CC}}$ depends on $V_{\text{CC}}$ and f as follows: $I_{CC}$ max = 1.0 (mA) + 0.85 (mA/(MHz × V)) × $V_{CC}$ × f [normal mode] $I_{CC}$ max = 1.0 (mA) + 0.70 (mA/(MHz × V)) × $V_{CC}$ × f [sleep mode] 5. Only applies to the H8S/2351. **Table 21.3 Permissible Output Currents** Conditions: $V_{CC} = 2.7$ to 5.5 V, $AV_{CC} = 2.7$ to 5.5 V, $V_{ref} = 2.7$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $T_a = -20$ to $+75^{\circ}$ C (regular specifications), $T_a = -40$ to $+85^{\circ}$ C (wide-range specifications) | Item | | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|-----------------------------------------------|-------------------|-----|-----|-----|------| | Permissible output low current (per pin) | Ports 1, A to C | I <sub>OL</sub> | _ | _ | 10 | mA | | | Other output pins | <del>_</del> | _ | _ | 2.0 | mA | | Permissible output low current (total) | | | _ | _ | 80 | mA | | | Total of all output pins, including the above | | _ | _ | 120 | mA | | Permissible output high current (per pin) | All output pins | −l <sub>OH</sub> | _ | _ | 2.0 | mA | | Permissible output high current (total) | Total of all output pins | Σ-I <sub>OH</sub> | _ | _ | 40 | mA | Notes: 1. To protect chip reliability, do not exceed the output current values in table 21.3. 2. When driving a darlington pair or LED directly, always insert a current-limiting resistor in the output line, as show in figures 21.1 and 21.2. Figure 21.1 Darlington Pair Drive Circuit (Example) Figure 21.2 LED Drive Circuit (Example) ### 21.3 AC Characteristics Figure 21.3 show, the test conditions for the AC characteristics. Figure 21.3 Output Load Circuit ### 21.3.1 Clock Timing Table 21.4 lists the clock timing #### **Table 21.4 Clock Timing** Condition A: $V_{CC} = 2.7$ to 5.5 V, $AV_{CC} = 2.7$ to 5.5 V, $V_{ref} = 2.7$ V to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}, \phi = 2 \text{ to } 10 \text{ MHz}, T_a = -20 \text{ to } +75^{\circ}\text{C}$ (regular specifications), $T_a = -40 \text{ to } +85^{\circ}\text{C}$ (wide-range specifications) Condition B: $V_{CC} = 5.0 \text{ V} \pm 10\%$ , $AV_{CC} = 5.0 \text{ V} \pm 10\%$ , $V_{ref} = 4.5 \text{ V}$ to $AV_{CC}$ , $V_{SS}$ = $AV_{SS}$ = 0 V, $\phi$ = 2 to 20 MHz, $T_a$ = -20 to +75°C (regular specifications), $T_a = -40 \text{ to } +85^{\circ}\text{C}$ (wide-range specifications) | | | Condition A | | Cond | lition B | | | |-------------------------------------------------------------|-------------------|-------------|-----|------|----------|------|------------------------| | Item | Symbol | Min | Max | Min | Max | Unit | <b>Test Conditions</b> | | Clock cycle time | t <sub>cyc</sub> | 100 | 500 | 50 | 500 | ns | Figure 21.4 | | Clock high pulse width | t <sub>CH</sub> | 35 | _ | 20 | _ | ns | Figure 21.4 | | Clock low pulse width | t <sub>CL</sub> | 35 | _ | 20 | _ | ns | _ | | Clock rise time | t <sub>Cr</sub> | | 15 | | 5 | ns | | | Clock fall time | t <sub>Cf</sub> | _ | 15 | _ | 5 | ns | | | Clock oscillator setting time at reset (crystal) | t <sub>OSC1</sub> | 20 | _ | 10 | _ | ms | Figure 21.5 | | Clock oscillator setting time in software standby (crystal) | t <sub>OSC2</sub> | 20 | _ | 10 | _ | ms | Figure 20.2 | | External clock output stabilization delay time | t <sub>DEXT</sub> | 500 | _ | 500 | _ | μs | Figure 21.5 | Figure 21.4 System Clock Timing Figure 21.5 Oscillator Settling Timing ### 21.3.2 Control Signal Timing Table 21.5 lists the control signal timing. ### **Table 21.5 Control Signal Timing** Condition A: $V_{CC} = 2.7$ to 5.5 V, $AV_{CC} = 2.7$ to 5.5 V, $V_{ref} = 2.7$ V to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}, \phi = 2 \text{ to } 10 \text{ MHz}, T_a = -20 \text{ to } +75^{\circ}\text{C}$ (regular specifications), $T_a = -40 \text{ to } +85^{\circ}\text{C}$ (wide-range specifications) Condition B: $V_{CC} = 5.0 \text{ V} \pm 10\%$ , $AV_{CC} = 5.0 \text{ V} \pm 10\%$ , $V_{ref} = 4.5 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}, \phi = 2 \text{ to } 20 \text{ MHz}, T_a = -20 \text{ to } +75^{\circ}\text{C}$ (regular specifications), $T_a = -40$ to +85°C (wide-range specifications) | | | Condition A | | Cond | Condition B | | | | |-------------------------------------------------|--------------------|-------------|-----|------|-------------|------------------|------------------------|--| | Item | Symbol | Min | Max | Min | Max | Unit | <b>Test Conditions</b> | | | RES setup time | t <sub>RESS</sub> | 200 | _ | 200 | _ | ns | Figure 21.6 | | | RES pulse width | t <sub>RESW</sub> | 20 | _ | 20 | _ | t <sub>cyc</sub> | | | | NMI reset setup time | t <sub>NMIRS</sub> | 250 | _ | 200 | _ | ns | | | | NMI reset hold time | t <sub>NMIRH</sub> | 200 | _ | 200 | _ | | | | | NMI setup time | t <sub>NMIS</sub> | 250 | _ | 150 | _ | ns | Figure 21.7 | | | NMI hold time | t <sub>NMIH</sub> | 10 | | 10 | _ | | | | | NMI pulse width (exiting software standby mode) | t <sub>NMIW</sub> | 200 | _ | 200 | _ | ns | _ | | | IRQ setup time | t <sub>IRQS</sub> | 250 | _ | 150 | _ | ns | | | | IRQ hold time | t <sub>IRQH</sub> | 10 | _ | 10 | _ | ns | | | | IRQ pulse width (exiting software standby mode) | t <sub>IRQW</sub> | 200 | _ | 200 | _ | ns | _ | | Figure 21.6 Reset Input Timing Figure 21.7 Interrupt Input Timing ### 21.3.3 Bus Timing Table 21.6 lists the bus timing. ### Table 21.6 Bus Timing Condition A: $V_{CC} = 2.7 \text{ to } 5.5 \text{ V}$ , $AV_{CC} = 2.7 \text{ to } 5.5 \text{ V}$ , $V_{ref} = 2.7 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}, \phi = 2 \text{ to } 10 \text{ MHz}, T_a = -20 \text{ to } +75^{\circ}\text{C}$ (regular specifications), $T_a = -40 \text{ to } +85^{\circ}\text{C}$ (wide-range specifications) Condition B: $V_{CC} = 5.0 \text{ V} \pm 10\%$ , $AV_{CC} = 5.0 \text{ V} \pm 10\%$ , $V_{ref} = 4.5 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}, \phi = 2 \text{ to } 20 \text{ MHz}, T_a = -20 \text{ to } +75^{\circ}\text{C}$ (regular specifications), $T_a = -40$ to +85°C (wide-range specifications) | | | Cond | ition A | Condition B | | | | |------------------------|-------------------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|------|------------------------| | Item | Symbol | Min | Max | Min | Max | Unit | <b>Test Conditions</b> | | Address delay time | t <sub>AD</sub> | _ | 40 | _ | 20 | ns | Figure 21.8 to | | Address setup time | t <sub>AS</sub> | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 30 \end{array}$ | _ | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 15 \end{array}$ | _ | ns | Figure 21.15 | | Address hold time | t <sub>AH</sub> | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 20 \end{array}$ | _ | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 10 \end{array}$ | _ | ns | _ | | Precharge time | t <sub>PCH</sub> | 1.5 ×<br>t <sub>cyc</sub> –40 | _ | $\begin{array}{c} 1.5 \times \\ t_{cyc} - 20 \end{array}$ | _ | ns | _ | | CS delay time 1 | t <sub>CSD1</sub> | _ | 40 | _ | 20 | ns | | | CS delay time 2 | t <sub>CSD2</sub> | _ | 40 | _ | 20 | ns | _ | | AS delay time | t <sub>ASD</sub> | _ | 40 | _ | 20 | ns | | | RD delay time 1 | t <sub>RSD1</sub> | _ | 40 | _ | 20 | ns | | | RD delay time 2 | t <sub>RSD2</sub> | _ | 40 | _ | 20 | ns | <u> </u> | | CAS delay time | t <sub>CASD</sub> | _ | 40 | _ | 20 | ns | | | Read data setup time | t <sub>RDS</sub> | 30 | <u> </u> | 15 | _ | ns | <u> </u> | | Read data hold time | t <sub>RDH</sub> | 0 | <u> </u> | 0 | _ | ns | <u> </u> | | Read data access time1 | t <sub>ACC1</sub> | _ | 1.0 ×<br>t <sub>cyc</sub> –50 | _ | 1.0 ×<br>t <sub>cyc</sub> –25 | ns | _ | | Read data access time2 | t <sub>ACC2</sub> | _ | $\begin{array}{c} 1.5 \times \\ t_{cyc} - 50 \end{array}$ | _ | $\begin{array}{c} 1.5 \times \\ t_{cyc} - 25 \end{array}$ | ns | _ | | Read data access time3 | t <sub>ACC3</sub> | _ | $\begin{array}{c} 2.0 \times \\ t_{cyc} - 50 \end{array}$ | _ | $\begin{array}{c} 2.0 \times \\ t_{cyc} - 25 \end{array}$ | ns | _ | | | | Cond | ition A | Condition B | | | | |-------------------------|--------------------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------|------|--------------------------------| | Item | Symbol | Min | Max | Min | Max | Unit | <b>Test Conditions</b> | | Read data access time 4 | t <sub>ACC4</sub> | _ | $\begin{array}{c} 2.5 \times \\ t_{cyc} - 50 \end{array}$ | _ | $\begin{array}{c} 2.5 \times \\ t_{cyc} -\! 25 \end{array}$ | ns | Figure 21.8 to<br>Figure 21.15 | | Read data access time 5 | t <sub>ACC5</sub> | _ | $3.0 \times t_{cyc}$ –50 | _ | $\begin{array}{c} 3.0 \times \\ t_{cyc} - 25 \end{array}$ | ns | _ | | WR delay time 1 | t <sub>WRD1</sub> | _ | 40 | _ | 20 | ns | _ | | WR delay time 2 | $t_{\text{WRD2}}$ | _ | 40 | _ | 20 | ns | | | WR pulse width 1 | t <sub>WSW1</sub> | $1.0 \times t_{cyc}$ –40 | _ | $1.0 \times t_{cyc}$ –20 | _ | ns | _ | | WR pulse width 2 | t <sub>WSW2</sub> | 1.5 ×<br>t <sub>cyc</sub> –40 | _ | 1.5 ×<br>t <sub>cyc</sub> –20 | _ | ns | _ | | Write data delay time | t <sub>WDD</sub> | _ | 60 | _ | 30 | ns | | | Write data setup time | t <sub>WDS</sub> | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 40 \end{array}$ | _ | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 20 \end{array}$ | _ | ns | _ | | Write data hold time | t <sub>WDH</sub> | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 20 \end{array}$ | _ | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 10 \end{array}$ | _ | ns | _ | | WR setup time | twcs | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 20 \end{array}$ | _ | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 10 \end{array}$ | _ | ns | _ | | WR hold time | t <sub>WCH</sub> | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 20 \end{array}$ | _ | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 10 \end{array}$ | _ | ns | _ | | CAS setup time | t <sub>CSR</sub> | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 20 \end{array}$ | _ | $\begin{array}{c} 0.5 \times \\ t_{cyc} - 10 \end{array}$ | _ | ns | Figure 21.12 | | WAIT setup time | twts | 60 | _ | 30 | _ | ns | Figure 21.10 | | WAIT hold time | t <sub>WTH</sub> | 10 | _ | 5 | _ | ns | | | BREQ setup time | t <sub>BRQS</sub> | 60 | _ | 30 | _ | ns | Figure 21.16 | | BACK delay time | t <sub>BACD</sub> | _ | 30 | _ | 15 | ns | _ | | Bus-floating time | t <sub>BZD</sub> | _ | 100 | _ | 50 | ns | _ | | BREQO delay time | t <sub>BRQOD</sub> | _ | 60 | _ | 30 | ns | Figure 21.17 | Figure 21.8 Basic Bus Timing (Two-State Access) Figure 21.9 Basic Bus Timing (Three-State Access) Figure 21.10 Basic Bus Timing (Three-State Access with One Wait State) Figure 21.11 DRAM Bus Timing Figure 21.12 CAS-Before-RAS Refresh Timing Figure 21.13 Self-Refresh Timing Figure 21.14 Burst ROM Access Timing (Two-State Access) Figure 21.15 Burst ROM Access Timing (One-State Access) Figure 21.16 External Bus Release Timing Figure 21.17 External Bus Request Output Timing ## 21.3.4 DMAC Timing Table 21.7 lists the DMAC timing. ### Table 21.7 DMAC Timing Condition A: $V_{CC} = 2.7 \text{ V}$ to 5.5 V, $AV_{CC} = 2.7 \text{ V}$ to 5.5 V, $V_{ref} = 2.7 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}, \phi = 2 \text{ to } 10 \text{ MHz}, T_a = -20 \text{ to } +75^{\circ}\text{C}$ (regular specifications), $T_a = -40 \text{ to } +85^{\circ}\text{C}$ (wide-range specifications) Condition B: $V_{CC} = 5.0 \text{ V} \pm 10\%$ , $AV_{CC} = 5.0 \text{ V} \pm 10\%$ , $V_{ref} = 4.5 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}, \phi = 2 \text{ to } 20 \text{ MHz}, T_a = -20 \text{ to } +75^{\circ}\text{C}$ (regular specifications), $T_a = -40$ to +85°C (wide-range specifications) | | | Cond | dition A | Con | dition B | | | |-------------------|--------------------|------|----------|-----|----------|--------------|------------------------| | Item | Symbol | Min | Max | Min | Max | Unit | <b>Test Conditions</b> | | DREQ setup time | t <sub>DRQS</sub> | 40 | _ | 30 | _ | ns | Figure 21.21 | | DREQ hold time | t <sub>DRQH</sub> | 10 | _ | 10 | _ | _ | | | TEND delay time | t <sub>TED</sub> | _ | 40 | | 20 | _ | Figure 21.20 | | DACK delay time 1 | t <sub>DACD1</sub> | _ | 40 | _ | 20 | ns | Figure 21.18, | | DACK delay time 2 | t <sub>DACD2</sub> | _ | 40 | _ | 20 | <del>-</del> | Figure 21.19 | Figure 21.18 DMAC Single Address Transfer Timing (Two-State Access) Figure 21.19 DMAC Single Address Transfer Timing (Three-State Access) Figure 21.20 DMAC TEND Output Timing Figure 21.21 DMAC DREQ Intput Timing ## 21.3.5 Timing of On-Chip Supporting Modules Table 21.8 lists the timing of on-chip supporting modules. ## Table 21.8 Timing of On-Chip Supporting Modules Condition A: $V_{CC} = 2.7 \text{ V}$ to 5.5 V, $AV_{CC} = 2.7 \text{ V}$ to 5.5 V, $V_{ref} = 2.7 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}, \phi = 2 \text{ to } 10 \text{ MHz}, T_a = -20 \text{ to } +75^{\circ}\text{C}$ (regular specifications), $T_a = -40$ to +85°C (wide-range specifications) Condition B: $V_{CC} = 5.0 \text{ V} \pm 10\%$ , $AV_{CC} = 5.0 \text{ V} \pm 10\%$ , $V_{ref} = 4.5 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 2$ to 20 MHz, $T_a = -20$ to +75°C (regular specifications), $T_a = -40$ to +85°C (wide-range specifications) | | | | | Cond | ition A | Cond | lition B | | | |------|---------------------|--------------------|--------------------|------|---------|------|----------|------------------|------------------------| | Item | | | Symbol | Min | Max | Min | Max | Unit | <b>Test Conditions</b> | | PORT | Output<br>time | data delay | t <sub>PWD</sub> | _ | 100 | _ | 50 | ns | Figure 21.22 | | | Input da | ata setup | t <sub>PRS</sub> | 50 | _ | 30 | _ | | | | | Input da | ata hold | t <sub>PRH</sub> | 50 | _ | 30 | _ | | | | PPG | Pulse o | output delay | t <sub>POD</sub> | _ | 100 | _ | 50 | ns | Figure 21.23 | | TPU | Timer of time | output delay | t <sub>TOCD</sub> | _ | 100 | _ | 50 | ns | Figure 21.24 | | | Timer in | nput setup | t <sub>TICS</sub> | 50 | _ | 30 | _ | | | | | Timer of setup ti | clock input<br>ime | t <sub>TCKS</sub> | 50 | _ | 30 | _ | ns | Figure 21.25 | | | Timer<br>clock | Single<br>edge | t <sub>TCKWH</sub> | 1.5 | _ | 1.5 | _ | t <sub>cyc</sub> | | | | pulse<br>width | Both<br>edges | t <sub>TCKWL</sub> | 2.5 | _ | 2.5 | _ | _ | | | WDT | Overflo<br>delay ti | w output<br>me | t <sub>WOVD</sub> | _ | 100 | | 50 | ns | Figure 21.26 | | | | | | Cond | ition A | Cond | lition B | | | |------------------|-------------------|-----------------------------|-------------------|------|---------|------|----------|-------------------|------------------------| | Item | | | Symbol | Min | Max | Min | Max | Unit | <b>Test Conditions</b> | | SCI | Input<br>clock | Asynchro-<br>nous | t <sub>Scyc</sub> | 4 | _ | 4 | _ | t <sub>cyc</sub> | Figure 21.27 | | | cycle | Synchro-<br>nous | _ | 6 | _ | 6 | _ | _ | | | | Input c | lock pulse | t <sub>SCKW</sub> | 0.4 | 0.6 | 0.4 | 0.6 | t <sub>Scyc</sub> | | | | Input c | lock rise | t <sub>SCKr</sub> | _ | 1.5 | _ | 1.5 | t <sub>cyc</sub> | | | | Input c<br>time | lock fall | t <sub>SCKf</sub> | _ | 1.5 | _ | 1.5 | _ | | | | Transn<br>delay t | nit data<br>ime | t <sub>TXD</sub> | _ | 100 | _ | 50 | ns | Figure 21.28 | | | | e data setup<br>ynchronous) | t <sub>RXS</sub> | 100 | _ | 50 | _ | ns | | | | | e data hold<br>ynchronous) | t <sub>RXH</sub> | 100 | _ | 50 | _ | ns | | | A/D<br>converter | | input setup | t <sub>TRGS</sub> | 50 | _ | 30 | _ | ns | Figure 21.29 | Figure 21.22 I/O Port Input/Output Timing Figure 21.23 PPG Output Timing Figure 21.24 TPU Input/Output Timing Figure 21.25 TPU Clock Input Timing Figure 21.26 WDT Output Timing Figure 21.27 SCK Clock Input Timing Figure 21.28 SCI Input/Output Timing (Clock Synchronous Mode) Figure 21.29 A/D Converter External Trigger Input Timing ## 21.4 A/D Conversion Characteristics Table 21.9 lists the A/D conversion characteristics. #### Table 21.9 A/D Conversion Characteristics Condition A: $$V_{CC} = AV_{CC} = 2.7 \text{ V to } 5.5 \text{ V}, V_{ref} = 2.7 \text{ V to } AV_{CC}, V_{SS} = AV_{SS} = 0 \text{ V},$$ $\phi = 2 \text{ to } 10 \text{ MHz}, T_a = -20 \text{ to } +75^{\circ}\text{C} \text{ (regular specifications)},$ $T_a = -40 \text{ to } +85^{\circ}\text{C} \text{ (wide-range specifications)}$ Condition B: $$V_{CC} = AV_{CC} = 5.0 \text{ V} \pm 10\%$$ , $V_{ref} = 4.5 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}$ , $\phi = 2$ to 20 MHz, $T_a = -20$ to $+75^{\circ}C$ (regular specifications), $T_a = -40$ to $+85^{\circ}C$ (wide-range specifications) | | | Condition | on A | | Conditi | on B | | |---------------------------|-----|-----------|------------------|-----|---------|------------------|--------------| | Item | Min | Тур | Max | Min | Тур | Max | Unit | | Resolution | 10 | 10 | 10 | 10 | 10 | 10 | bits | | Conversion time | _ | _ | 13.4 | _ | _ | 6.7 | μs | | Analog input capacitance | _ | _ | 20 | _ | _ | 20 | pF | | Permissible signal-source | _ | _ | 10* <sup>1</sup> | _ | _ | 10* <sup>3</sup> | kΩ | | impedance | _ | _ | 5 <sup>*2</sup> | _ | _ | 5 <sup>*4</sup> | <del>_</del> | | Nonlinearity error | _ | _ | ±6.0 | _ | _ | ±3.0 | LSB | | Offset error | _ | _ | ±4.0 | _ | _ | ±2.0 | LSB | | Full-scale error | _ | _ | ±4.0 | _ | _ | ±2.0 | LSB | | Quantization | _ | _ | ±0.5 | _ | _ | ±0.5 | LSB | | Absolute accuracy | _ | _ | ±8.0 | _ | _ | ±4.0 | LSB | Notes: 1. $4.0 \text{ V} \le \text{AV}_{\text{CC}} \le 5.5 \text{ V}$ 2. $2.7 \text{ V} \le \text{AV}_{CC} \le 4.0 \text{ V}$ 4. φ > 12 MHz ## 21.5 D/A Conversion Characteristics Table 21.10 lists the D/A conversion characteristics #### Table 21.10 D/A Conversion Characteristics Condition A: $V_{CC} = AV_{CC} = 2.7 \text{ V}$ to 5.5 V, $V_{ref} = 2.7 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}$ , $\phi = 2$ to 10 MHz, $T_a = -20$ to +75°C (regular specifications), $T_a = -40$ to +85°C (wide-range specifications) Condition B: $V_{CC} = AV_{CC} = 5.0 \text{ V} \pm 10\%$ , $V_{ref} = 4.5 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}$ , $\phi$ = 2 to 20 MHz, $T_a$ = -20 to +75°C (regular specifications), $T_a = -40$ to +85°C (wide-range specifications) | | C | onditio | n A | C | onditio | n B | | | |-------------------|-----|---------|------|-----|---------|------|------|------------------------| | Item | Min | Тур | Max | Min | Тур | Max | Unit | <b>Test Conditions</b> | | Resolution | 8 | 8 | 8 | 8 | 8 | 8 | bit | | | Conversion time | _ | _ | 10 | _ | _ | 10 | μs | 20-pF capacitive load | | Absolute accuracy | _ | ±2.0 | ±3.0 | _ | ±1.0 | ±1.5 | LSB | 2-MΩ resistive load | | | _ | _ | ±2.0 | _ | _ | ±1.0 | LSB | 4-MΩ resistive load | # 21.6 Usage Note Although both the ZTAT and mask ROM versions fully meet the electrical specifications listed in this manual, due to differences in the fabrication process, the on-chip ROM, and the layout patterns, there will be differences in the actual values of the electrical characteristics, the operating margins, the noise margins, and other aspects. Therefore, if a system is evaluated using the ZTAT version, a similar evaluation should also be performed using the mask ROM version. # Appendix A Instruction Set ## A.1 Instruction List # **Operand Notation** | • | | |----------------|---------------------------------------------------------------------------------------------------------------------------------------| | Rd | General register (destination)*1 | | Rs | General register (source)*1 | | Rn | General register*1 | | ERn | General register (32-bit register) | | MAC | Multiply-and-accumulate register (32-bit register)*2 | | (EAd) | Destination operand | | (EAs) | Source operand | | EXR | Extended control register | | CCR | Condition-code register | | N | N (negative) flag in CCR | | Z | Z (zero) flag in CCR | | V | V (overflow) flag in CCR | | С | C (carry) flag in CCR | | PC | Program counter | | SP | Stack pointer | | #IMM | Immediate data | | disp | Displacement | | + | Add | | _ | Subtract | | × | Multiply | | ÷ | Divide | | ^ | Logical AND | | <u> </u> | Logical OR | | $\oplus$ | Logical exclusive OR | | $\rightarrow$ | Transfer from the operand on the left to the operand on the right, or transition from the state on the left to the state on the right | | 7 | Logical NOT (logical complement) | | ( ) < > | Contents of operand | | :8/:16/:24/:32 | 8-, 16-, 24-, or 32-bit length | | | | Notes: 1. General registers include 8-bit registers (R0H to R7H, R0L to R7L), 16-bit registers (R0 to R7, E0 to E7), and 32-bit registers (ER0 to ER7). 2. The MAC register cannot be used in the H8S/2350 Group. ## **Condition Code Notation** # Symbol | <b>‡</b> | Changes according to the result of instruction | |----------|------------------------------------------------| | * | Undetermined (no guaranteed value) | | 0 | Always cleared to 0 | | 1 | Always set to 1 | | _ | Not affected by execution of the instruction | **Table A.1** Instruction Set | | | | nsti | Addressing Mode/<br>Instruction Length (Bytes) | ion | Addressing Mode/<br>ruction Length (By | ള | g /g | tes) | | | | | | | | | | |-----|-----------------------|------------|-----------|------------------------------------------------|--------|----------------------------------------|------------|-------|----------|--------------------|------------------------|---|----------------|-------------------|-------------------|-----|---------------|-----------------| | | | erand Size | | ug | (n93,t | ERn/@ERn+ | 9 | ()d'r | PE ( | | | | Condition Code | i <del>t</del> io | ت<br>ن | ode | | No. of States*1 | | | Mnemonic | | va<br>xx# | ®E<br>gu | | | @ <b>9</b> | | <br>0 00 | | Operation | _ | I | z | Z | > | z<br>ပ | Normal Advanced | | MOV | MOV.B #xx:8,Rd | В | 2 | | | | | | | #xx:8→Rd8 | Rd8 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | П | - | | | MOV.B Rs,Rd | В | -`` | 2 | | | | | | Rs8→Rd8 | 8p | | Ţ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Т | <b>-</b> | | | MOV.B @ERs,Rd | В | | 2 | | | | | | @ERs→Rd8 | ≽Rd8 | | Ī | $\leftrightarrow$ | $\leftrightarrow$ | - 0 | $\overline{}$ | 2 | | | MOV.B @(d:16,ERs),Rd | В | | | 4 | | | | | @(d:16, | @(d:16,ERs)→Rd8 | | Ī | $\leftrightarrow$ | $\leftrightarrow$ | - 0 | Т | 3 | | | MOV.B @(d:32,ERs),Rd | В | | | 8 | | | | | @(d:32, | @(d:32,ERs)→Rd8 | | Ī | $\leftrightarrow$ | $\leftrightarrow$ | - 0 | T | 5 | | | MOV.B @ERs+,Rd | В | | | | 7 | | | | @ERs- | ©ERs→Rd8,ERs32+1→ERs32 | | Ţ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | П | 3 | | | MOV.B @aa:8,Rd | В | | | | | 2 | | | <i>@aa</i> :8→Rd8 | →Rd8 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | $\overline{}$ | 2 | | | MOV.B @aa:16,Rd | В | | | | | 4 | | | <i>@</i> aa:16→Rd8 | →Rd8 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | $\top$ | 3 | | | MOV.B @aa:32,Rd | В | | | | | 9 | | | <i>@</i> aa:32→Rd8 | →Rd8 | | Ţ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | $\dashv$ | 4 | | | MOV.B Rs, @ERd | В | | 2 | | | | | | Rs8→@ERd | ERd | | Ī | $\leftrightarrow$ | $\leftrightarrow$ | - 0 | T | 2 | | | MOV.B Rs, @(d:16,ERd) | В | | | 4 | | | | | Rs8→@ | Rs8→@(d:16,ERd) | | Ţ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 3 | | | MOV.B Rs, @(d:32,ERd) | В | | | 8 | | | | | Rs8→@ | Rs8→@(d:32,ERd) | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | $\overline{}$ | 5 | | | MOV.B Rs, @-ERd | В | | | | 2 | | | | ERd32- | ERd32-1→ERd32,Rs8→@ERd | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | _ | 3 | | | MOV.B Rs, @aa:8 | В | | | | | 2 | | | Rs8→@aa:8 | ) aa:8 | | Ī | $\Rightarrow$ | $\leftrightarrow$ | - 0 | $\overline{}$ | 2 | | | MOV.B Rs, @aa:16 | В | | | | | 4 | | | Rs8→@aa:16 | )aa:16 | | Ţ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | $\exists$ | 3 | | | MOV.B Rs, @aa:32 | В | | | | | 9 | | | Rs8→@aa:32 | )aa:32 | | Ţ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Т | 4 | | | MOV.W #xx:16,Rd | ,<br>N | 4 | | | | | | | #xx:16→Rd16 | >Rd16 | | Ţ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 2 | | | MOV.W Rs,Rd | 8 | | 2 | | | | | | Rs16→Rd16 | Rd16 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | $\top$ | 1 | | | MOV.W @ERs,Rd | ≥ | | 7 | _ | | | | | @ERs→Rd16 | >Rd16 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | $\overline{}$ | 2 | (1) Data Transfer Instructions | MOV MOV MOV | | | | , | ilistruction Lengtin (Bytes) | | : | ĵ | 3 | | | | | | | | |-------------|-------------------------|------------|-----------|----------|------------------------------|-----------|-----|-------|----------|--------------------------|--------------|-------------------|-------------------|----------------|----------|-----------------| | | | erand Size | , | นษา | d,ERn) | +uŊ∃@/uŊ∃ | | (Ja,h | 86 @ | | <br> | diti | on C | Condition Code | | No. of States*1 | | | Mnemonic | | ua<br>xx# | ®E<br>Bu | | | 6 @ | | _ | Operation | <b>т</b> | z | Z | > | C | Normal Advanced | | N N S | MOV.W @(d:16,ERs),Rd | > | | | 4 | | | | _ | @(d:16,ERs)→Rd16 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 3 | | MOM | MOV.W @(d:32,ERs),Rd | > | | | ∞ | | | | | @(d:32,ERs)→Rd16 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 5 | | | MOV.W @ERs+,Rd | > | | | | 7 | | | | @ERs→Rd16,ERs32+2→ERs32 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 3 | | 2 | MOV.W @aa:16,Rd | > | | | | | 4 | | | @aa:16→Rd16 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 3 | | MO | MOV.W @aa:32,Rd | 8 | | | | | 9 | | | @aa:32→Rd16 | | $\leftrightarrow$ | $\Rightarrow$ | - 0 | _ | 4 | | MO | MOV.W Rs, @ERd | > | | 2 | | | | | | Rs16→@ERd | | $\leftrightarrow$ | $\Rightarrow$ | 0 | | 2 | | MO | MOV.W Rs, @ (d:16, ERd) | > | | | 4 | | | | | Rs16→@(d:16,ERd) | <br> | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 3 | | MO | MOV.W Rs, @(d:32,ERd) | > | | | 8 | | | | | Rs16→@(d:32,ERd) | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 5 | | MO | MOV.W Rs, @-ERd | 8 | | | | 2 | | | | ERd32-2→ERd32,Rs16→@ERd | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | _ | 3 | | MO | MOV.W Rs,@aa:16 | 8 | | | | | 4 | | | Rs16→@aa:16 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 3 | | MO | MOV.W Rs, @aa:32 | > | | | | | 9 | | | Rs16→@aa:32 | | $\leftrightarrow$ | $\leftrightarrow$ | - 0 | | 4 | | MO | MOV.L #xx:32,ERd | | 9 | | | | | | | #xx:32→ERd32 | <br> | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 3 | | MO | MOV.L ERs,ERd | ٦ | .,1 | 2 | | | | | | ERs32→ERd32 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 1 | | MO | MOV.L @ERS,ERd | L | | 4 | | | | | | @ERs→ERd32 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 4 | | MO | MOV.L @(d:16,ERs),ERd | _ | | | 9 | | | | | @(d:16,ERs)→ERd32 | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 0 | _ | 5 | | MO | MOV.L @(d:32,ERs),ERd | _ | | | 10 | | | | | @(d:32,ERs)→ERd32 | <u> </u><br> | $\leftrightarrow$ | $\leftrightarrow$ | 0 | _ | 7 | | MO | MOV.L @ERs+,ERd | _ | | | | 4 | | | | @ERs→ERd32,ERs32+4→ERs32 | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 0 | _ | 5 | | MO | MOV.L @aa:16,ERd | _ | | | | | 9 | | | @aa:16→ERd32 | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 5 | | MO | MOV.L @aa:32,ERd | $\neg$ | | - | | | 8 | | $\dashv$ | @aa:32→ERd32 | <u> </u><br> | $\leftrightarrow$ | $\leftrightarrow$ | 0 | $\dashv$ | 9 | | | | | Inst | Add | Addressing Mode/<br>Instruction Length (Bytes) | ing<br>eng | Mod<br>th ( | Byte | (St | | | | | | | | |--------|--------------------------|-----------|------|----------|------------------------------------------------|------------|-------------|------|-----|--------------------------------------|---|-------------------------------------|-------------------|----------------|--------|-----------------| | | | eziS bns1 | | Вn | (nA∃,t | ERn/@ERn+ | a<br>(Daʻr | 999 | | | ē | nditi | on O | Condition Code | | No. of States*¹ | | | Mnemonic | | XX# | ®E<br>gu | )@ | | 60<br>(3 | | _ | Operation | _ | z | Z | > | ž<br>ن | Normal Advanced | | MOV | MOV.L ERs,@ERd | _ | | 4 | | | | | | ERs32→@ERd | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 4 | | | MOV.L ERS, @ (d:16, ERd) | | | | 9 | | | | | ERs32→@(d:16,ERd) | I | $\leftrightarrow$ | $\leftrightarrow$ | 0 | I | 5 | | | MOV.L ERs, @ (d:32, ERd) | | | | 10 | | | | | ERs32→@(d:32,ERd) | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 7 | | | MOV.L ERs,@-ERd | _ | | | | 4 | | | | ERd32-4→ERd32,ERs32→@ERd | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Τ | 5 | | | MOV.L ERs,@aa:16 | ٦ | | | | _ | 9 | | | ERs32→@aa:16 | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 5 | | | MOV.L ERs,@aa:32 | _ | | | | ~ | | | | ERs32→@aa:32 | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 0 | T | 9 | | POP | POP.W Rn | 8 | | | | | | | 2 | @SP→Rn16,SP+2→SP | | $\stackrel{\leftrightarrow}{-}$ | $\leftrightarrow$ | 0 | Т | 3 | | | POP.L ERn | _ | | | | | | | 4 | @SP→ERn32,SP+4→SP | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 5 | | PUSH | PUSH.W Rn | > | | | | | | | 2 | SP-2→SP,Rn16→@SP | + | $\leftrightarrow$ | $\leftrightarrow$ | 0 | T | 8 | | | PUSH.L ERn | _ | | | | | | | 4 | SP-4→SP,ERn32→@SP | I | $\stackrel{\longleftrightarrow}{-}$ | $\leftrightarrow$ | 0 | 1 | 5 | | LDM | LDM @SP+,(ERm-ERn) | _ | | | | | | | 4 | (@SP→ERn32,SP+4→SP) | | | | İ | I | 7/9/11 [1] | | | | | | | | | | | | Repeated for each register restored | | | | | | | | STM | STM (ERm-ERn),@-SP | _ | | | | | | | 4 | (SP-4→SP,ERn32→@SP) | | | | İ | 1 | 7/9/11 [1] | | | | | | | | | | | | Repeated for each register saved | | | | | | | | MOVFPE | MOVFPE @aa:16,Rd | Can | not | pe n | sed | in th | 9Н е | :8/5 | 350 | Cannot be used in the H8S/2350 Group | | | | | | [2] | | MOVTPE | MOVTPE Rs,@aa:16 | Can | not | pe n | sed | in th | 9 H8 | :8/5 | 350 | Cannot be used in the H8S/2350 Group | | | | | | [2] | | | Z, | • | |---|----|---| | | 2 | - | | | ۶ | = | | | c | 3 | | | 3 | = | | , | í | _ | | | c | | | | - | = | | | | _ | | | s | - | | , | i | ٠ | | | t | • | | | ì | - | | | ۲ | - | | ١ | | = | | | | | | | ć | _ | | • | ٠ | ₹ | | • | ٠ | | | | Ç | ν | | | e | - | | | ٢ | | | | ï | ı | | r | ٠ | - | | 1 | ٠ | _ | | • | 5 | 7 | | | ř | = | | ı | | | | 7 | • | 4 | | | | | | , | - | - | | • | | 1 | | • | | ч | | | | <u> </u> | nsti | Addressing Mode/<br>Instruction Length (Bytes) | ress<br>on L | ing<br>eng | ₹ 8<br> 0 ± | le/<br>3yte | <u>©</u> | | | | | | | | |------|------------------|-----------|-----------|------------------------------------------------|--------------|------------|--------------|-------------|----------|------------------------|---|-------------------|-------------------|-------------------|-------------------|-----------------| | | | eziS bnat | | Вn | t,ERn) | ERn/@ERn+ | i,PC) | 999 | | | | puo | <u>i</u> | ပိ | Condition Code | No. of States*¹ | | | Mnemonic | | ww<br>#xx | <b>⊚</b> E | | | 60<br>(GS) | | _ | Operation | _ | I | z | | ပ<br>> | Normal Advanced | | ADD | ADD.B #xx:8,Rd | В | 7 | | | | _ | | | Rd8+#xx:8→Rd8 | Ī | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | | ADD.B Rs,Rd | В | 7 | | | | | | | Rd8+Rs8→Rd8 | Ī | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | | ADD.W #xx:16,Rd | ≥ 4 | 4 | | | | | | | Rd16+#xx:16→Rd16 | Ī | [3] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 2 | | | ADD.W Rs,Rd | > | 2 | | | | | | | Rd16+Rs16→Rd16 | | [3] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | ADD.L #xx:32,ERd | ٦ | 9 | | | | | | | ERd32+#xx:32→ERd32 | Ī | [4] | $\Rightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 3 | | | ADD.L ERs,ERd | _ | 2 | | | | | | | ERd32+ERs32→ERd32 | I | [4] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | ADDX | ADDX #xx:8,Rd | B 2 | 2 | | | | | | | Rd8+#xx:8+C→Rd8 | | $\leftrightarrow$ | | (5) | $\leftrightarrow$ | 1 | | | ADDX Rs,Rd | В | 2 | | | | | | | Rd8+Rs8+C→Rd8 | | $\leftrightarrow$ | ] | 0 (2) | $\leftrightarrow$ | 1 | | ADDS | ADDS #1,ERd | _ | 2 | | | | | | | ERd32+1→ERd32 | | Ι | İ | $\perp$ | 1 | 1 | | | ADDS #2,ERd | _ | 2 | | | | | | | ERd32+2→ERd32 | Ī | Ι | İ | $\perp$ | <u> </u> | 1 | | | ADDS #4,ERd | _ | 2 | | | | | | | ERd32+4→ERd32 | I | Ι | İ | | | 1 | | NC | INC.B Rd | В | 7 | | | | | | | Rd8+1→Rd8 | Ī | Ι | $\leftrightarrow$ | $\leftrightarrow$ | | 1 | | | INC.W #1,Rd | 8 | 2 | | | | | | | Rd16+1→Rd16 | | Τ | $\leftrightarrow$ | <b>↑</b> | | 1 | | | INC.W #2,Rd | 8 | 2 | | | | | | | Rd16+2→Rd16 | | Τ | $\leftrightarrow$ | <b>+</b> | | 1 | | | INC.L #1,ERd | _ | 7 | | | - | | | | ERd32+1→ERd32 | Ī | Τ | $\leftrightarrow$ | $\leftrightarrow$ | | 1 | | | INC.L #2,ERd | _ | 7 | | | - | | | | ERd32+2→ERd32 | | Ι | $\leftrightarrow$ | $\leftrightarrow$ | | - | | DAA | DAA Rd | В | 7 | | | | | | | Rd8 decimal adjust→Rd8 | | * | $\leftrightarrow$ | * | $\leftrightarrow$ | - | | SUB | SUB.B Rs,Rd | В | 7 | | | | | | | Rd8-Rs8→Rd8 | П | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | | SUB.W #xx:16,Rd | ≥ 4 | 4 | $\dashv$ | | $\dashv$ | - | | | Rd16-#xx:16→Rd16 | | (3] | | $\leftrightarrow$ | $\leftrightarrow$ | 2 | | | | L | | | | | | | F | | | | | | | | |-------|------------------|------------|----------|------------------------------------------------|--------|-------------|----------------------------------------|------|-----|----------------------------------------|-----|-------------------|-------------------|-------------------------------------|-------------------|-----------------| | | | l | lus | Addressing Mode/<br>Instruction Length (Bytes) | tion | sing<br>Len | Addressing Mode/<br>ruction Length (By | Byte | (St | | | | | | | | | | | erand Size | | uЯ | (nЯ∃,t | ERn/@ERn+ | 1,PC) | 999 | | | కి | Condition Code | ţi | ပိ | <del>g</del> | No. of States*1 | | | Mnemonic | | XX# | ®E<br>gu | | I-@ | 0)@<br>(@9 | | _ | Operation | _ | I | z | ><br>2 | ပ | Normal Advanced | | SUB | SUB.W Rs,Rd | ≥ | · • | 2 | | | | | | Rd16-Rs16→Rd16 | ΙŦ | [3] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | | SUB.L #xx:32,ERd | _ | 9 | | | | | | | ERd32-#xx:32→ERd32 | ī | 4 | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 3 | | | SUB.L ERS, ERd | _ | <u> </u> | 7 | | | | | | ERd32-ERs32→ERd32 | T | 4 | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | τ- | | SUBX | SUBX #xx:8,Rd | В | 7 | | | | | | | Rd8-#xx:8-C→Rd8 | ı | $\leftrightarrow$ | <u>→</u> | <b>‡</b> [2] | $\leftrightarrow$ | - | | | SUBX Rs,Rd | В | - • | 2 | | | | | | Rd8-Rs8-C→Rd8 | 1 | $\downarrow$ | )] | <b>\$</b> [5] | $\leftrightarrow$ | 1 | | SUBS | SUBS #1,ERd | _ | - 1 | 2 | | | | | | ERd32-1→ERd32 | İ | | | <u> </u> | 1 | 1 | | | SUBS #2,ERd | Γ | - 1 | 2 | | | | | | ERd32-2→ERd32 | Ė | $\frac{1}{1}$ | + | 1 | | 1 | | | SUBS #4,ERd | L | - 1 | 2 | | | | | | ERd32-4→ERd32 | Ė | + | | | | 1 | | DEC | DEC.B Rd | В | - 1 | 2 | | | | | | Rd8-1→Rd8 | Ť | T | $\downarrow$ | $\leftrightarrow$ | | 1 | | | DEC.W #1,Rd | > | - • | 2 | | | | | | Rd16-1→Rd16 | i | Ī | $\leftrightarrow$ | $\leftrightarrow$ | - | 1 | | | DEC.W #2,Rd | ≥ | - • | 2 | | | | | | Rd16-2→Rd16 | i | I | $\leftrightarrow$ | $\leftrightarrow$ | - | 1 | | | DEC.L #1,ERd | Г | | 2 | | | | | | ERd32-1→ERd32 | Ϊ́Τ | T | $\leftrightarrow$ | $\leftrightarrow$ $\leftrightarrow$ | | 1 | | | DEC.L #2,ERd | L | - 1 | 2 | | | | | | ERd32-2→ERd32 | Ė | T | <b>†</b> | $\leftrightarrow$ | | 1 | | DAS | DAS Rd | В | - 1 | 2 | | | | | | Rd8 decimal adjust→Rd8 | Т | * | $\uparrow$ | * | | 1 | | MULXU | MULXU.B Rs,Rd | В | - 1 | 2 | | | | | | Rd8×Rs8→Rd16 (unsigned multiplication) | Ħ | $^{+}$ | ╗ | + | _ | 12 | | | MULXU.W Rs, ERd | ≥ | | 7 | | | | | | Rd16×Rs16→ERd32 | i | <u> </u> | ÷ | + | <u> </u> | 20 | | | | | | | | | | | | (unsigned multiplication) | | | | | | | | MULXS | MULXS.B Rs,Rd | В | , | 4 | | | | | | Rd8×Rs8→Rd16 (signed multiplication) | Ť | | <b>†</b> | | | 13 | | | MULXS.W Rs,ERd | ≥ | _ | 4 | | | | | | Rd16×Rs16→ERd32 | Ť | Ī | $\leftrightarrow$ | $\leftrightarrow$ | 1 | 21 | | | | | | | | | _ | _ | | (signed multiplication) | | | | | | | | | | | Inst | Addressing Mode/<br>Instruction Length (Bytes) | ress<br>on I | Addressing Mode/<br>ruction Length (By | Mod<br>th (E | 3yte | જ | | | | | | | | |-------|------------------|------------|-----------|------------------------------------------------|--------------|----------------------------------------|--------------|------|---|---------------------------------------------|----|-------------------|-------------------------------------------|-------------------|-------------------|-----------------| | | | erand Size | ; | นษา | d,ERn) | s<br>EKn/@EKn+ | d,PC) | 933 | | | ပိ | Condition Code | ion | Š | e<br>O | No. of States*1 | | | Mnemonic | | va<br>xx# | ®E<br>gu | <b>@</b> ( | | @9<br>(@9 | | _ | Operation | = | I | N<br>Z | > | ပ | Normal Advanced | | DIVXU | DIVXU.B Rs,Rd | В | 2 | 6. | | | | | | Rd16÷Rs8→Rd16 (RdH: remainder, | Ė | <u> </u> | [6] [7] | | Ţ | 12 | | | | | | | | | | | | RdL: quotient) (unsigned division) | | | | | | | | | DIVXU.W Rs,ERd | ≥ | 2 | 61 | | | | | | ERd32÷Rs16→ERd32 (Ed: remainder, | Ť | <u></u> | [2] [9] | | | 20 | | | | | | | | | | | | Rd: quotient) (unsigned division) | | | | | | | | DIVXS | DIVXS.B Rs,Rd | В | 4 | _ | | | | | | Rd16÷Rs8→Rd16 (RdH: remainder, | Ť | [8] [7] | 9] [7 | ]_ | | 13 | | | | | | | | | | | | RdL: quotient) (signed division) | | | | | | | | | DIVXS.W Rs,ERd | ≥ | 4 | _ | | | | | | ERd32÷Rs16→ERd32 (Ed: remainder, | ΙĖ | — [8] [7] | 9] [7 | | Ţ | 21 | | | | | | | | | | | | Rd: quotient) (signed division) | | | | | | | | CMP | CMP.B #xx:8,Rd | В | 7 | | | | | | | Rd8-#xx:8 | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | _ | | | CMP.B Rs,Rd | В | 2 | 6: | | | | | | Rd8-Rs8 | Т | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | _ | | | CMP.W #xx:16,Rd | 8 | 4 | | | | | | | Rd16-#xx:16 | T | <u>(3)</u> | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 2 | | | CMP.W Rs,Rd | M | N | 2 | | | | | | Rd16-Rs16 | Ī | [3] | $\overset{\diamondsuit}{\leftrightarrow}$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | CMP.L #xx:32,ERd | l l | 9 | | | | | | | ERd32-#xx:32 | Ī | [4] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 3 | | | CMP.L ERS,ERd | _ | 7 | 6. | | | | | | ERd32-ERs32 | Ī | [4] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | NEG | NEG.B Rd | В | 2 | | | | | | | 0-Rd8→Rd8 | П | $\Rightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | NEG.W Rd | ≥ | 7 | | | | | | | 0-Rd16→Rd16 | Т | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | NEG.L ERd | _ | 7 | | | $\dashv$ | | | | 0-ERd32→ERd32 | П | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | EXTU | EXTU.W Rd | 8 | 2 | 61 | | | | | | 0→(<br>bit 15 to 8> of Rd16) | Ť | $\overline{\top}$ | <b>♦</b> 0 | 0 | | 1 | | | EXTU.L ERd | _ | 2 | | | $\dashv$ | $\dashv$ | | | 0→( <bit 16="" 31="" to=""> of ERd32)</bit> | Ħ | $\overline{\Box}$ | <> 0 | 0 | | 1 | | | | | nstr | Add<br>'ucti | ress<br>on L | ing <br>eng | Addressing Mode/<br>ruction Length (By | Addressing Mode/<br>Instruction Length (Bytes) | | | | | | | | |--------|------------------|------------|-----------|--------------|--------------|----------------|----------------------------------------|------------------------------------------------|-------------------------------------------|----------------------|--------|-------------------|----------------|---|-----------------| | | | erand Size | , | иЯ | d,ERn) | s<br>EKn/@EKn+ | () <b>-</b> () | 999 | | | Conc | dition | Condition Code | | No. of States*1 | | | Mnemonic | | uy<br>#xx | | <b>@</b> (0 | | 60<br>((a | | Operation | ion | т<br>- | z | 2 V C | | Normal Advanced | | EXTS | EXTS.W Rd | 8 | 2 | | | | | | (<br>bit 7> of Rd16)→ | <b>1</b> | | $\leftrightarrow$ | 0 | Ι | 1 | | | | | | | | | | | ( <bit 15="" 8="" to=""> of Rd16)</bit> | (d16) | | | | | | | | EXTS.L ERd | _ | 2 | | | | | | (<br>bit 15> of ERd32)→ | 2)→ | | $\leftrightarrow$ | 0 \$ | _ | 1 | | | | | | | | | | | ( <bit 16="" 31="" to=""> of ERd32)</bit> | ERd32) | | | | | | | TAS | TAS @ERd | В | | 4 | | | | | @ERd-0→CCR set, (1)→ | et, $(1)\rightarrow$ | | $\leftrightarrow$ | 0 \$ | - | 4 | | | | | | | | | | | ( <bit 7=""> of @ERd)</bit> | _ | | | | | | | MAC | MAC @ERn+, @ERm+ | Can | not k | n ec | sed | n the | 3 H85 | 3/235 | Cannot be used in the H8S/2350 Group | | | | | | [2] | | CLRMAC | CLRMAC | | | | | | | | | | | | | | | | LDMAC | LDMAC ERS, MACH | | | | | | | | | | | | | | | | | LDMAC ERS, MACL | | | | | | | | | | | | | | | | STMAC | STMAC MACH,ERd | | | | | | | | | | | | | | | | | STMAC MACL,ERd | | | | | | | | | | | | | | | (3) Logical Instructions | ) | | ŀ | | | | | | | | | | | | | | |-----|------------------|------------|-----------|------------------------------------------------|--------|----------------------------------------|-------------|--------------|-----|--------------------|----------------|---------------------------------------|------|---------|-----------------| | | | | Inst | Addressing Mode/<br>Instruction Length (Bytes) | lion | Addressing Mode/<br>ruction Length (By | Mo<br>gth ( | de/<br>Byt | (sa | | | | | | | | | | eziS bnare | | นมู | (nЯ∃,t | ERn/@ERn+ | | gaa<br>A,PC) | | | Condition Code | tion | Code | | No. of States*¹ | | | Mnemonic | | va<br>xx# | ®E<br>gu | | <b>-</b> @ | 909<br>@9 | | _ | Operation | <b>Ξ</b> | Z | > | C Nor | Normal Advanced | | AND | AND.B #xx:8,Rd | В | 2 | | | | | | | Rd8∧#xx:8→Rd8 | )<br> | $\leftrightarrow$ | - 0 | _ | _ | | | AND.B Rs,Rd | В | N | 2 | | | | | | Rd8∧Rs8→Rd8 | <br> | $\leftrightarrow$ | 0 | | _ | | | AND.W #xx:16,Rd | M | 4 | | | | | | | Rd16∧#xx:16→Rd16 | | $\leftrightarrow$ | - 0 | | 2 | | | AND.W Rs,Rd | > | 0 | 2 | | | | | | Rd16∧Rs16→Rd16 | | $\leftrightarrow$ | 0 | 1 | _ | | | AND.L #xx:32,ERd | Г | 9 | | | | | | | ERd32∧#xx:32→ERd32 | <br> | $\leftrightarrow$ | 0 | | 3 | | | AND.L ERs,ERd | L | 4 | 4 | | | | | | ERd32∧ERs32→ERd32 | <br> | $\leftrightarrow$ | - 0 | | 2 | | OR | OR.B #xx:8,Rd | B | 2 | | | | | | | Rd8∨#xx:8→Rd8 | <br> | $\updownarrow$ | - 0 | | 1 | | | OR.B Rs,Rd | В | Ŋ | 2 | | | | | | Rd8∨Rs8→Rd8 | <br> | $\leftrightarrow$ | 0 | _ | 1 | | | OR.W #xx:16,Rd | <b>N</b> | 4 | | | | | | | Rd16∨#xx:16→Rd16 | <br> | $\leftrightarrow$ | 0 | | 2 | | | OR.W Rs,Rd | ≥ | Ŋ | 7 | | | | | | Rd16∨Rs16→Rd16 | 1 | $\leftrightarrow$ | 0 | _ | - | | | OR.L #xx:32,ERd | L | 9 | | | | | | | ERd32∨#xx:32→ERd32 | <br> | $\leftrightarrow$ | 0 | | 3 | | | OR.L ERs, ERd | L | 4 | 4 | | | | | | ERd32∨ERs32→ERd32 | <br> | $\Leftrightarrow$ | - 0 | | 2 | | XOR | XOR.B #xx:8,Rd | B 2 | 2 | | | | | | | Rd8⊕#xx:8→Rd8 | <br> | $\leftrightarrow$ | 0 | | 1 | | | XOR.B Rs,Rd | В | Ŋ | 2 | | | | | | Rd8⊕Rs8→Rd8 | <br> <br> | $\leftrightarrow$ | 0 | 1 | 1 | | | XOR.W #xx:16,Rd | × | 4 | | | | | | | Rd16⊕#xx:16→Rd16 | 1 | $\leftrightarrow$ | 0 | _ | 2 | | | XOR.W Rs,Rd | ≥ | Ŋ | 7 | | | | | | Rd16⊕Rs16→Rd16 | 1 | $\leftrightarrow$ | 0 | | - | | | XOR.L #xx:32,ERd | L | 9 | | | | | | | ERd32⊕#xx:32→ERd32 | <br> | $\leftrightarrow$ | 0 | | 3 | | | XOR.L ERs,ERd | L | 4 | 4 | | | | | | ERd32⊕ERs32→ERd32 | <br> | $\overset{\Diamond}{\leftrightarrow}$ | 0 | | 2 | | NOT | NOT.B Rd | В | Ŋ | 7 | | | | | | л Rd8→Rd8 | 1 | $\leftrightarrow$ | 0 | 1 | - | | | NOT.W Rd | ≥ | Ŋ | 7 | | | | | | ¬ Rd16→Rd16 | <br> <br> | $\leftrightarrow$ | 0 | 1 | _ | | | NOT.L ERd | _ | N | 7 | | | $\dashv$ | | | ¬ ERd32→ERd32 | Ĭ | $\leftrightarrow$ $\leftrightarrow$ | 0 | $\perp$ | - | | | | | | | | | | | | | | | | | | | (4) Smit | (4) Smilt instructions | | | | | | | | | | | | | | |----------|------------------------|------------|-----|-----|----------|------------------------------------------------|--------------|-------|------|-----|---------------|--------------------------------------------------------------------------------|-------------------|-----------------| | | | - | lus | ž A | ddre | Addressing Mode/<br>Instruction Length (Bytes) | ng N<br>engt | A de | 3yte | (Si | | | | | | | | erand Size | | | Rn<br>Rn | a,ERn)<br>ERn/@ERn+ | | (Ja'r | 999 | | Cond | Condition Code | <del>g</del> | No. of States*1 | | | Mnemonic | odO | XX# | uЯ | | <u>⊢യ</u><br>)ത | <b>@</b> 9 | | | _ | Operation I H | ><br>N | ပ | Normal Advanced | | SHAL | SHAL.B Rd | В | | 2 | | | | | | | | $\leftrightarrow$ $\leftrightarrow$ $\leftrightarrow$ | $\leftrightarrow$ | _ | | | SHAL.B #2,Rd | В | | 2 | | | | | | | | $\updownarrow \updownarrow \updownarrow$ | $\leftrightarrow$ | 1 | | | SHAL.W Rd | 8 | | 2 | | | | | | | 0 | $\updownarrow \qquad \updownarrow \qquad \updownarrow$ | $\leftrightarrow$ | 1 | | | SHAL.W #2,Rd | 8 | | 7 | | | | | | | C MSB - LSB | $\updownarrow \qquad \updownarrow \qquad \updownarrow$ | $\leftrightarrow$ | 1 | | | SHAL.L ERd | L | | 2 | | | | | | | | $\updownarrow \qquad \updownarrow \qquad \updownarrow$ | $\leftrightarrow$ | 1 | | | SHAL.L #2,ERd | ٦ | | 7 | | | | | | | | $\begin{array}{c} \updownarrow \\ \updownarrow \\ \updownarrow \\ \end{array}$ | $\leftrightarrow$ | 1 | | SHAR | SHAR.B Rd | В | | 2 | | | | | | | | 0 \$ \$ | $\leftrightarrow$ | 1 | | | SHAR.B #2,Rd | В | | 2 | | | | | | | | 0 | $\leftrightarrow$ | 1 | | | SHAR.W Rd | 8 | | 7 | | | | | | | | 0 | $\leftrightarrow$ | 1 | | | SHAR.W #2,Rd | 8 | | 2 | | | | | | | MSB LSB C | 0 | $\leftrightarrow$ | 1 | | | SHAR.L ERd | Γ | | 2 | | | | | | | | 0 \$ \$ | $\leftrightarrow$ | 1 | | | SHAR.L #2,ERd | Г | | 7 | | | | | | | | 0 | $\leftrightarrow$ | 1 | | SHLL | SHLL.B Rd | В | | 7 | | | | | | | | 0 | $\leftrightarrow$ | 1 | | | SHLL.B #2,Rd | В | | 7 | | | | | | | | 0 | $\leftrightarrow$ | 1 | | | SHLL.W Rd | ≥ | | 7 | | | | | | | | 0 | $\leftrightarrow$ | 1 | | | SHLL.W #2,Rd | ≥ | | 7 | | | | | | | C MSB - LSB | 0 | $\leftrightarrow$ | 1 | | | SHLL.L ERd | _ | | 7 | | | | | | | | 0 | $\leftrightarrow$ | 1 | | | SHLL.L #2,ERd | ٦ | | 7 | | | | | | | | 0 | $\leftrightarrow$ | 1 | | | | | | | | | | | | | | | | | (4) Shift Instructions | | | | Inst | Addressing Mode/<br>Instruction Length (Bytes) | Addressing Mode/<br>ruction Length (By | Sing | g ŭ | g & | /tes | | | | | | | |-------|----------------|------------|-------|------------------------------------------------|----------------------------------------|-----------|------------|----------|-------|----------|---------------|------------------|-------------------|--------------|-----------------| | | | erand Size | | นษา | d,ERn) | ERn/@ERn+ | | (Ja'p | 999 | | | Condition Code | Š | <del>g</del> | No. of States*1 | | | Mnemonic | | XX# | | | | @ <b>9</b> | | 0 (0) | _ | Operation | z<br>I | | ပ<br>> | Normal Advanced | | SHLR | SHLR.B Rd | В | (1 | 2 | | | | | | | | 0 — — | $\leftrightarrow$ | <br> | 1 | | | SHLR.B #2,Rd | В | (1 | 2 | | | | | | | | 0 — — | $\leftrightarrow$ | <b>♦</b> 0 | 1 | | | SHLR.W Rd | ≥ | (1 | 7 | | | | | | | 100 | 0 | $\leftrightarrow$ | <br> | 1 | | | SHLR.W #2,Rd | 8 | · · · | 2 | | | | | | | MSB ——— LSB C | 0 — — | $\leftrightarrow$ | <b>↔</b> 0 | 1 | | | SHLR.L ERd | ٦ | N | 2 | | | | | | | | 0 — — | <b>)</b> | <b>♦</b> 0 | 1 | | | SHLR.L #2,ERd | _ | N | 2 | | | | | | | | 0 — — | <b>)</b> | <b>♦</b> 0 | 1 | | ROTXL | ROTXL.B Rd | В | N | 2 | | | | | | | | <b>↔</b> | <b>)</b> | <b>♦</b> 0 | 1 | | | ROTXL.B #2,Rd | В | ι N | 2 | | | | | | | | | <b>→</b> | <b>⇔</b> 0 | 1 | | | ROTXL.W Rd | 8 | N | 2 | | | | | | | | <b>↔</b> | <b>)</b> | <b>♦</b> 0 | 1 | | | ROTXL.W #2,Rd | 8 | N | 2 | | | | | | | C MSB • LSB | <b>↔</b> | <b>)</b> | <b>♦</b> 0 | 1 | | | ROTXL.L ERd | L | (A | 2 | | | | | | | | | <b>O</b> | <b>⇔</b> 0 | 1 | | | ROTXL.L #2,ERd | _ | (A | 7 | | | | | | $\dashv$ | | <> <br> -<br> - | $\leftrightarrow$ | <> 0 | 1 | | ROTXR | ROTXR.B Rd | В | N | 2 | | | | | | | | <b>↔</b> — — | <b>)</b> | <b>♦</b> 0 | 1 | | | ROTXR.B #2,Rd | В | N | 2 | | | | | | | | <b>↔</b> — — | ) | \$ 0 | 1 | | | ROTXR.W Rd | > | ι N | 7 | | | | | | | | | $\leftrightarrow$ | <br> | 1 | | | ROTXR.W #2,Rd | ≥ | ίΛ | 7 | | | | $\dashv$ | | | MSB — LSB C | <> <br> <br> | $\leftrightarrow$ | <> 0 | 1 | | | ROTXR.L ERd | _ | (A | 7 | | | | | | | | <> <br> <br> | $\leftrightarrow$ | <> 0 | 1 | | | ROTXR.L #2,ERd | Г | N | 2 | | | | | | - | | <> <br> -<br> - | $\leftrightarrow$ | <b>⇔</b> 0 | 1 | | | | | Insti | Add | Addressing Mode/<br>ruction Length (By | ing<br>eng | Mod<br>th (E | Addressing Mode/<br>Instruction Length (Bytes) | <u>~</u> | | | | | | | | |------|---------------|------------|-------|------|----------------------------------------|------------|---------------------|------------------------------------------------|----------|---------------|---|----------------|-------------------|---------------|------------|-----------------| | | | erand Size | • | u Ŋ: | (uЯ∃'p | ERn/@ERn+ | ()d(p | 999 | | | 0 | Condition Code | itio | ပိ | ē<br>e | No. of States*¹ | | | Mnemonic | | wx# | | @( | | 6<br>(0<br>(0<br>(0 | | _ | Operation | _ | I | z | Z \ | v C | Normal Advanced | | ROTL | ROTL.B Rd | В | 2 | | | | | | | | | - | $\leftrightarrow$ | ) ≎ | <b>♦</b> 0 | 1 | | | ROTL.B #2,Rd | В | 2 | | | | | | | | | I | $\leftrightarrow$ | <b>○</b> | <b>♦</b> 0 | 1 | | | ROTL.W Rd | > | 2 | | | | | | | • | | I | $\leftrightarrow$ | <b>○</b> | <b>⇔</b> 0 | 1 | | | ROTL.W #2,Rd | 8 | 2 | | | | | | | C MSB - LSB | | I | $\leftrightarrow$ | ) ↓ | <b>♦</b> 0 | 1 | | | ROTL.L ERd | _ | 2 | | | | | | | | | | $\leftrightarrow$ | <b>○</b> | <b>♦</b> 0 | 1 | | | ROTL.L #2,ERd | | 2 | | | | | | | | | I | $\leftrightarrow$ | ) ↓ | <b>♦</b> 0 | 1 | | ROTR | ROTR.B Rd | В | 2 | | | | | | | | | I | $\leftrightarrow$ | ) ↓ | <b>⇔</b> 0 | 1 | | | ROTR.B #2,Rd | В | 2 | | | | | | | | | | $\leftrightarrow$ | <b>○</b> | <b>♦</b> 0 | 1 | | | ROTR.W Rd | > | 2 | | | | | | | | | Τ | $\leftrightarrow$ | <b>○</b> | <b>↔</b> 0 | 1 | | | ROTR.W #2,Rd | 8 | 2 | | | | | | | MSB — V LSB C | | Ι | $\leftrightarrow$ | ) ↓ | <b>⇔</b> 0 | 1 | | | ROTR.L ERd | _ | 2 | | | | | | | | | Ţ | $\leftrightarrow$ | <b>○</b> | <b>♦</b> 0 | 1 | | | ROTR.L #2,ERd | | 2 | | | $\dashv$ | | | | | ᆜ | Ţ | $\leftrightarrow$ | $\Rightarrow$ | <br> | 7 | | S | |---------------| | ⋤ | | 0 | | Ξ | | ಾ | | 3 | | = | | ÷ | | 2 | | Æ | | | | ▭ | | 0 | | •= | | ≂ | | ä | | = | | 2 | | •= | | = | | ್ಡ | | ◥ | | 4 | | ÷ | | Bit | | m | | | | $\overline{}$ | | 'n | | _ | | (a) | curaman racure manadement are (a) | | | | | | | | | | | | | | |------|-----------------------------------|------------|------|-----|------------------------------------------------|------------|---------------|-------------|-----|---------------------|-------------------|--------------|----------------------------------------------|-----------------| | | | | nstr | Add | Addressing Mode/<br>Instruction Length (Bytes) | ing<br>eng | Mod<br>f | le/<br>3yte | (S) | | | | | | | | | erand Size | | иЯ | d,ERn) | ERn/@ERn+ | q,PC) | ee @ | | | Condition Code | tion C | ode | No. of States*1 | | | Mnemonic | | KX# | | @( | | )<br>(0<br>(0 | | _ | Operation | I | Z | c<br>> | Normal Advanced | | BSET | BSET #xx:3,Rd | В | 2 | | | | | | | (#xx:3 of Rd8)←1 | <u> </u> | <u> </u> | <u> </u><br> - | Į | | | BSET #xx:3,@ERd | В | | 4 | | | | | | (#xx:3 of @ERd)←1 | <u> </u><br> | 1 | <u> </u> | 4 | | | BSET #xx:3,@aa:8 | В | | | | 4 | | | | (#xx:3 of @aa:8)←1 | | 1 | <u> </u> | 4 | | | BSET #xx:3,@aa:16 | В | | | | 9 | _ | | | (#xx:3 of @aa:16)←1 | <u> </u><br> | <u> </u> | <u> </u><br> | 5 | | | BSET #xx:3,@aa:32 | В | | | | 8 | | | | (#xx:3 of @aa:32)←1 | | 1 | <u> </u> | 9 | | | BSET Rn,Rd | В | 2 | | | | | | | (Rn8 of Rd8)←1 | | | | 1 | | | BSET Rn,@ERd | В | | 4 | | | | | | (Rn8 of @ERd)←1 | <u> </u> | 1 | <u> </u><br> | 4 | | | BSET Rn,@aa:8 | В | | | | 4 | | | | (Rn8 of @aa:8)←1 | | 1 | 1 | 4 | | | BSET Rn,@aa:16 | В | | | | 9 | | | | (Rn8 of @aa:16)←1 | | 1 | <u> </u> | 5 | | | BSET Rn,@aa:32 | В | | | | ∞ | | | | (Rn8 of @aa:32)←1 | <u> </u><br> <br> | 1 | <u> </u><br> | 9 | | BCLR | BCLR #xx:3,Rd | В | 2 | | | | | | | (#xx:3 of Rd8)←0 | | | <u> </u><br> | Į | | | BCLR #xx:3,@ERd | В | | 4 | | $\dashv$ | | | | (#xx:3 of @ERd)←0 | | 1 | 1 | 4 | | | BCLR #xx:3,@aa:8 | В | | | | 4 | | | | (#xx:3 of @aa:8)←0 | 1 | 1 | 1 | 4 | | | BCLR #xx:3,@aa:16 | В | | | | 9 | | | | (#xx:3 of @aa:16)←0 | 1 | 1 | 1 | 5 | | | BCLR #xx:3,@aa:32 | В | | | | ∞ | _ | | | (#xx:3 of @aa:32)←0 | | 1 | | 9 | | | BCLR Rn,Rd | Ф | 7 | | | | | | | (Rn8 of Rd8)←0 | 1 | 1 | 1 | 1 | | | BCLR Rn,@ERd | В | | 4 | | | | | | (Rn8 of @ERd)←0 | | 1 | <u> </u> | 4 | | | BCLR Rn,@aa:8 | В | | | | 4 | | | | (Rn8 of @aa:8)←0 | <u> </u><br> <br> | <u> </u><br> | | 4 | | | BCLR Rn,@aa:16 | В | | | | 9 | _ | | | (Rn8 of @aa:16)←0 | | | 1 | 5 | | | | ŀ | | | | | | l | | | | | | |------|-------------------|------------|------|--------|----------|-------------|------------------------------------------------|-------------|-----|--------------------------------------|----------------|--------------|-----------------| | | | | Inst | Add | drestion | sinç<br>Len | Addressing Mode/<br>Instruction Length (Bytes) | de/<br>(Byt | es) | | | | | | | | erand Size | | uЫ | d,ERn) | ERn/@ERn+ | | д'ЬС) | | S | Condition Code | ode | No. of States*1 | | | Mnemonic | | XX# | @E<br> | | | 6<br>6 | | _ | Operation | Z N H | ر<br>۷ | Normal Advanced | | BCLR | BCLR Rn,@aa:32 | В | | | | | 8 | | | (Rn8 of @aa:32)←0 | | | 9 | | BNOT | BNOT #xx:3,Rd | В | (1 | 7 | | | | | | (#xx:3 of Rd8)←[¬ (#xx:3 of Rd8)] | <br> | 1 | - | | | BNOT #xx:3,@ERd | В | | 4 | | | | | | (#xx:3 of @ERd)← | <u> </u> | | 4 | | | | | | | | | | | | [¬ (#xx:3 of @ERd)] | | | | | | BNOT #xx:3,@aa:8 | В | | | | | 4 | | | (#xx:3 of @aa:8)← | <br> <br> <br> | <u> </u> | 4 | | | | | | | | | | | | [¬ (#xx:3 of @aa:8)] | | | | | | BNOT #xx:3,@aa:16 | В | | | | | 9 | | | (#xx:3 of @aa:16)← | 1 | | 5 | | | | | | | | | | | | [¬ (#xx:3 of @aa:16)] | | | | | | BNOT #xx:3,@aa:32 | В | | | | | 8 | | | (#xx:3 of @aa:32)← | <br> <br> <br> | <u> </u> | 9 | | | | | | | | | | | | [¬ (#xx:3 of @aa:32)] | | | | | | BNOT Rn,Rd | В | N | 2 | | | | | | (Rn8 of Rd8)←[¬ (Rn8 of Rd8)] | | | 1 | | | BNOT Rn, @ERd | В | | 4 | | | | | | (Rn8 of @ERd)←[¬ (Rn8 of @ERd)] — | | <br> | 4 | | | BNOT Rn, @aa:8 | В | | | | | 4 | | | (Rn8 of @aa:8)←[¬ (Rn8 of @aa:8)] — | | | 4 | | | BNOT Rn, @aa:16 | В | | | | | 9 | | | (Rn8 of @aa:16)← — — | <br> | <u> </u> | 5 | | | | | | | | | | | | [¬ (Rn8 of @aa:16)] | | | | | | BNOT Rn, @aa:32 | В | | | | | 8 | | | (Rn8 of @aa:32)← — — | <br> <br> <br> | <u> </u> | 9 | | | | | | | | | | | | [¬ (Rn8 of @aa:32)] | | | | | BTST | BTST #xx:3,Rd | В | (1 | 7 | | | | | | ¬ (#xx:3 of Rd8)→Z | <> <br> | 1 | _ | | | BTST #xx:3,@ERd | В | | 4 | | | | | | ¬ (#xx:3 of @ERd)→Z | <> <br> | 1 | 3 | | | BTST #xx:3,@aa:8 | В | | | | | 4 | | | ¬ (#xx:3 of @aa:8)→Z — — | <> <br> | 1 | 3 | | | BTST #xx:3,@aa:16 | В | | | | | 9 | | | ¬ (#xx:3 of @aa:16)→Z | - | <u> </u><br> | 4 | | | | | | | | | | | | | | | | | | | | Inst | Ad | dres | Addressing Mode/<br>Instruction Length (Bytes) | gth g | g & | tes) | | | | | | | |------|-------------------|------------|----------|----------|----------|------------------------------------------------|-------|----------|----------|-----------------------|----------------|-------------------|-----|-------------------|-----------------| | | | eziS bnare | | ua | (nA3,t | ERn/@ERn+ | | (Ja, | 86 ( | | Condition Code | io | Cod | Φ. | No. of States*1 | | | Mnemonic | | XX# | ®E<br>gu | | | 6 @ | | <u> </u> | Operation | I | N | > | <u>ک</u> | Normal Advanced | | BTST | BTST #xx:3,@aa:32 | m | | $\vdash$ | _ | | 8 | | | ר (#xx:3 of @aa:32)→Z | 1 | $\leftrightarrow$ | | | - 2 | | | BTST Rn,Rd | В | - | 7 | | | | | | ¬ (Rn8 of Rd8)→Z | | $\leftrightarrow$ | I | 1 | _ | | | BTST Rn,@ERd | В | | 4 | | | | | | ¬ (Rn8 of @ERd)→Z | | $\leftrightarrow$ | 1 | Т | 3 | | | BTST Rn,@aa:8 | В | | | | | 4 | | | ¬ (Rn8 of @aa:8)→Z | 1 | $\leftrightarrow$ | 1 | T | 3 | | | BTST Rn,@aa:16 | В | | | | | 9 | | | ¬ (Rn8 of @aa:16)→Z | | $\leftrightarrow$ | I | Т | 4 | | | BTST Rn,@aa:32 | В | | | | | - ∞ | | | ¬ (Rn8 of @aa:32)→Z | | $\leftrightarrow$ | I | 1 | 5 | | BLD | BLD #xx:3,Rd | В | | 2 | | | | | | (#xx:3 of Rd8)→C | | | 1 | $\leftrightarrow$ | 1 | | | BLD #xx:3,@ERd | В | | 4 | | | | | | (#xx:3 of @ERd)→C | <u> </u><br> | | | $\leftrightarrow$ | 3 | | | BLD #xx:3,@aa:8 | В | | | | | 4 | | | (#xx:3 of @aa:8)→C | | | | $\leftrightarrow$ | 3 | | | BLD #xx:3,@aa:16 | В | | | | | 9 | | | (#xx:3 of @aa:16)→C | <br> <br> <br> | <u> </u> | I | $\leftrightarrow$ | 4 | | | BLD #xx:3,@aa:32 | В | | | | | 8 | | | (#xx:3 of @aa:32)→C | <br> <br> - | | 1 | $\leftrightarrow$ | 5 | | BILD | BILD #xx:3,Rd | В | | 2 | | | | | | ¬ (#xx:3 of Rd8)→C | <br> <br> <br> | | 1 | $\leftrightarrow$ | 1 | | | BILD #xx:3, @ERd | В | | 4 | | | | | | ¬ (#xx:3 of @ERd)→C | <u> </u><br> | | | $\leftrightarrow$ | 3 | | | BILD #xx:3, @aa:8 | В | | | | | 4 | | | ¬ (#xx:3 of @aa:8)→C | <u> </u> | | | $\leftrightarrow$ | 3 | | | BILD #xx:3,@aa:16 | В | | | | | 9 | | | ¬ (#xx:3 of @aa:16)→C | | 1 | | $\leftrightarrow$ | 4 | | | BILD #xx:3,@aa:32 | В | | | | | 8 | | | ¬ (#xx:3 of @aa:32)→C | 1 | 1 | 1 | $\leftrightarrow$ | 5 | | BST | BST #xx:3,Rd | В | | 7 | _ | | | | - | C→(#xx:3 of Rd8) | 1 | 1 | 1 | П | 1 | | | BST #xx:3,@ERd | В | | 4 | | | | | | C→(#xx:3 of @ERd) | 1 | 1 | | 1 | 4 | | | BST #xx:3,@aa:8 | В | $\dashv$ | $\dashv$ | $\dashv$ | | 4 | $\dashv$ | - | C→(#xx:3 of @aa:8) | 1 | 4 | Ţ | $\exists$ | 4 | | | | _ | nsti | Addressing Mode/<br>Instruction Length (Bytes) | Addressing Mode/<br>ruction Length (By | ing<br>eng | Mo ff | ge/ | (sa | | | | | | |-------|--------------------|------------|----------|------------------------------------------------|----------------------------------------|------------|------------|------|-----|---------------------------|-------------------|-------------------------------|-------------|------------------| | | | erand Size | | ERn | (d,ERn) | -EKn/@EKn+ | (a,PC) | @ 99 | | | Condition Code | tion | Code | No. of States**1 | | | Mnemonic | | x# | | @ | | (0)<br>(0) | | _ | Operation | н | N<br>N | v C | Normal Advanced | | BST | BST #xx:3,@aa:16 | В | | | | _ | 9 | | | C→(#xx:3 of @aa:16) | İ | <u> </u> | 1 | - 2 | | | BST #xx:3,@aa:32 | В | | | | ~ | 8 | | | C→(#xx:3 of @aa:32) | İ | | | 9 | | BIST | BIST #xx:3,Rd | В | 2 | | | | | | | ا C→(#xx:3 of Rd8) | | | | - | | | BIST #xx:3, @ERd | В | | 4 | | | | | | ¬ C→(#xx:3 of @ERd) | İ | $\frac{\perp}{\Box}$ | | - 4 | | | BIST #xx:3, @aa:8 | В | | | | _ | 4 | | | ¬ С→(#xx:3 of @aa:8) | <u> </u><br> <br> | | | 4 | | | BIST #xx:3, @aa:16 | В | | _ | | - | 9 | | | ¬ С→(#xx:3 of @aa:16) | İ | $\frac{\parallel}{\parallel}$ | 1 | - 2 | | | BIST #xx:3, @aa:32 | В | | | | ~ | 8 | | | ¬ C→(#xx:3 of @aa:32) | İ | <u> </u> | | 9 | | BAND | BAND #xx:3,Rd | В | 2 | | | | | | | C∧(#xx:3 of Rd8)→C | | | <b>↔</b> | 1 | | | BAND #xx:3,@ERd | В | | 4 | | | | | | C∧(#xx:3 of @ERd)→C | İ | $\frac{\perp}{\perp}$ | <> | ဇ | | | BAND #xx:3,@aa:8 | В | | | | | 4 | | | C∧(#xx:3 of @aa:8)→C | <u> </u> | $\Box$ | <b>↔</b> | 3 | | | BAND #xx:3,@aa:16 | В | | | | - | 9 | | | C∧(#xx:3 of @aa:16)→C | <br> <br> | | <b>↔</b> | 4 | | | BAND #xx:3,@aa:32 | В | | | | ~ | 8 | | | C∧(#xx:3 of @aa:32)→C | İ | | <b>↔</b> | 5 | | BIAND | BIAND #xx:3,Rd | В | 2 | | | | | | | C∧[¬ (#xx:3 of Rd8)]→C | | | <b>↔</b> | 1 | | | BIAND #xx:3,@ERd | В | | 4 | | | | | | C∧[¬ (#xx:3 of @ERd)]→C | | | <b>↔</b> | 3 | | | BIAND #xx:3,@aa:8 | В | | | | _ | 4 | | | C∧[¬ (#xx:3 of @aa:8)]→C | <u> </u><br> <br> | | <b>↔</b> | 3 | | | BIAND #xx:3,@aa:16 | В | | | | _ | 9 | | | C∧[¬ (#xx:3 of @aa:16)]→C | <u> </u><br> <br> | <u> </u> | <> | 4 | | | BIAND #xx:3,@aa:32 | В | | | | ~ | 8 | | | C∧[¬ (#xx:3 of @aa:32)]→C | İ | | <b>↔</b> | 5 | | BOR | BOR #xx:3,Rd | В | 2 | | | | | | | C√(#xx:3 of Rd8)→C | İ | | <b>↔</b> | 1 | | | BOR #xx:3,@ERd | В | $\dashv$ | 4 | | - | _ | _ | | C√(#xx:3 of @ERd)→C | İ | $\dashv$ | <><br> <br> | 3 | | | | | lnst | A Si | dre | ssin<br>I Le | Addressing Mode/<br>Instruction Length (Bytes) | ode<br>(B) | , ţe | <u>~</u> | | | | | | |-------|--------------------|------------|------|---------|----------------|--------------|------------------------------------------------|------------|----------|----------|---------------------------|--------------------|--------|-------------------|-----------------| | | | erand Size | x | | ERn<br>(d,ERn) | | 99 | (a,PC) | @ gg | | | ditio | 20 | | No. of States*1 | | | Mnemonic | 0 0 | _ | R<br>(a | | <b>®</b> | © \ | <b>0</b> | <b>0</b> | + | Operation Operation | z<br>I | ><br>2 | _<br>ပ ← | Normal Advanced | | 2 | BOR #xx-3, @aa.6 | <u>α</u> | | + | | | t (C | | | , 0 | C√(#xx:3 of @aa:16)→C | | | $\leftrightarrow$ | 0 4 | | | BOR #xx:3,@aa:32 | a a | + | + | + | - | , ∞ | | $\top$ | | C∨(#xx:3 of @aa:32)→C | | | $\leftrightarrow$ | 22 | | BIOR | BIOR #xx:3,Rd | В | | 7 | | | | | | | C√[¬ (#xx:3 of Rd8)]→C | | | $\leftrightarrow$ | - | | | BIOR #xx:3, @ERd | В | | 4 | _ | | | | | | C√[¬ (#xx:3 of @ERd)]→C | | | $\leftrightarrow$ | 8 | | | BIOR #xx:3,@aa:8 | В | | | | | 4 | | | | C√[¬ (#xx:3 of @aa:8)]→C | | | $\leftrightarrow$ | 3 | | | BIOR #xx:3, @aa:16 | В | | | | | 9 | | | | C∨[¬ (#xx:3 of @aa:16)]→C | | | $\leftrightarrow$ | 4 | | | BIOR #xx:3, @aa:32 | Ф | | | | | 8 | | | U | C√[¬ (#xx:3 of @aa:32)]→C | | | $\leftrightarrow$ | 5 | | BXOR | BXOR #xx:3,Rd | В | ., | 7 | | | | | | U | C⊕(#xx:3 of Rd8)→C | | | $\leftrightarrow$ | - | | | BXOR #xx:3, @ERd | В | | 4 | | | | | | | C⊕(#xx:3 of @ERd)→C | | | $\leftrightarrow$ | 3 | | | BXOR #xx:3, @aa:8 | В | | | | | 4 | | | | C⊕(#xx:3 of @aa:8)→C | | | $\leftrightarrow$ | 3 | | | BXOR #xx:3, @aa:16 | В | | | | | 9 | | | U | C⊕(#xx:3 of @aa:16)→C | <u> </u><br> | | $\leftrightarrow$ | 4 | | | BXOR #xx:3, @aa:32 | В | | | | | 80 | | | | C⊕(#xx:3 of @aa:32)→C | <br> <br> <br> | | $\leftrightarrow$ | 5 | | BIXOR | BIXOR #xx:3,Rd | В | • • | 7 | | | | | | | C⊕[¬ (#xx:3 of Rd8)]→C | 1 | | $\leftrightarrow$ | _ | | | BIXOR #xx:3,@ERd | В | | 4 | | | | | | J | C⊕[¬ (#xx:3 of @ERd)]→C | <u>-</u><br>-<br>- | | $\leftrightarrow$ | 3 | | | BIXOR #xx:3,@aa:8 | В | | | | | 4 | | | U | C⊕[¬ (#xx:3 of @aa:8)]→C | | | $\leftrightarrow$ | 3 | | | BIXOR #xx:3,@aa:16 | В | | | | | 9 | | | 0 | C⊕[¬ (#xx:3 of @aa:16)]→C | | | $\leftrightarrow$ | 4 | | | BIXOR #xx:3,@aa:32 | В | | | | | 8 | | | U | C⊕[¬ (#xx:3 of @aa:32)]→C | | | $\leftrightarrow$ | 5 | | (0) Diair | (6) Dranch instructions | - | | | | | | | ŀ | | | | | - | | |-----------|-------------------------|---------|------|------------|-------|----------------------------------------|-------------|------------------------------------------------|----------|---------------------------|------------------------|-------------------|----------------|----------|-----------------| | | | | Inst | Ado | ion I | Addressing Mode/<br>ruction Length (By | Me<br>E | Addressing Mode/<br>Instruction Length (Bytes) | <u>s</u> | | | | | | | | | | əzi& bu | | ι | (u) | +u为3@/n/ | (Oc | | | Operation | | Condi | Condition Code | de | No. of States*1 | | | Mnemonic | | WX# | ®EKı<br>Ku | @(q,E | @-EB | @aa<br>(a,F | @ @ g | | 1 | Branching<br>Condition | Ξ- | N Z N | ၁ | Normal Advanced | | Bcc | BRA d:8(BT d:8) | | | | | | 2 | | = | if condition is true then | Always | İ | | 1 | 2 | | | BRA d:16(BT d:16) | Т | | | | | 4 | | | PC←PC+d | | | <br> <br> | | 3 | | | BRN d:8(BF d:8) | Τ | | | | | 7 | | | else next; | Never | <br> <br> | <br> <br> <br> | | 2 | | | BRN d:16(BF d:16) | Τ | | | | | 4 | | | | | <u> </u><br> <br> | <br> <br> | | 3 | | | BHI d:8 | - | | | | | 2 | | | | C~Z=0 | | 1 | <u> </u> | 2 | | | BHI d:16 | - | | | | | 4 | | | | | İ | <u> </u> | | က | | | BLS d:8 | | | | | | 2 | | | | C∨Z=1 | <u> </u> | _ - - | _ | 2 | | | BLS d:16 | - | | | | | 4 | | | | | <u> </u><br> <br> | <br> <br> | | 3 | | | BCC d:B(BHS d:8) | | | | | | 2 | | | | C=0 | <u> </u><br> <br> | <br> <br> | | 2 | | | BCC d:16(BHS d:16) | - | | | | | 4 | | | | | | | | 3 | | | BCS d:8(BLO d:8) | | | | | | 2 | | | | C=1 | | | | 2 | | | BCS d:16(BLO d:16) | T | | | | | 4 | | | | | | | | 3 | | | BNE d:8 | Τ | | | | | 7 | | | | Z=0 | <u> </u><br> <br> | <u> </u> | <u> </u> | 2 | | | BNE d:16 | Τ | | | | | 4 | | | | | <br> <br> <br> | | | 3 | | | BEQ d:8 | - | | | | | 7 | | | | Z=1 | İ | | | 2 | | | BEQ d:16 | I | | | | | 4 | | | | | İ | 1 | | 3 | | | BVC d:8 | I | | | | | 7 | | | | V=0 | İ | 1 | 1 | 2 | | | BVC d:16 | Т | | | | | 4 | | | | | İ | 1 | | 3 | | | | | l | | | | l | | | | | | | | | (6) Branch Instructions | | | | l su | truc Ad | dre | ssin | Addressing Mode/<br>Instruction Length (Bytes) | g g | /tes | | | | | | | | | | | |-----|----------|---------|------|---------|---------------|---------|------------------------------------------------|-------|-------|----------|-------------------------------|------------------------|---|----------------|----------|----------------------------------------------|----------|--------|-----------------| | | | əzi& bu | | • | | +uЯ∃@\u | | | е | | Operation | | | Condition Code | tion | Š | ge | No. of | No. of States*1 | | | Mnemonic | | XX# | WEB! | @ER≀<br>@(d,E | | @99 | ∃,b)@ | @ @ g | | | Branching<br>Condition | _ | I | Z | > Z | ပ | | Normal Advanced | | Bcc | BVS d:8 | Τ | | | | | | 7 | | <u>=</u> | if condition is true then V=1 | V=1 | Ι | H | + | <u> </u> | <u> </u> | 2 | | | | BVS d:16 | 1 | | | | | | 4 | | | PC←PC+d | | | | | | <u> </u> | က | | | | BPL d:8 | Τ | | | | | | 2 | | Φ | else next; | N=0 | Τ | ÷ | | | <u> </u> | 2 | | | | BPL d:16 | - | | | | | | 4 | | | | | | Η̈́ | + | + | Ļ | 3 | | | | BMI d:8 | Τ | | | | | | 2 | | | | N=1 | Τ | | | | | 2 | | | | BMI d:16 | Π | | | | | | 4 | | | | | | | <br> | | _ - | 3 | | | | BGE d:8 | Π | | | | | | 7 | | | | N⊕V=0 | | † | l<br>I | | | 2 | | | | BGE d:16 | - | | | | | | 4 | | | | | | † | | | 1 | 3 | | | | BLT d:8 | Ι | | | | | | 7 | | | | N⊕V=1 | - | ÷ | 1 | <u> </u> | <u> </u> | 2 | | | | BLT d:16 | Τ | | | | | | 4 | | | | | | ÷ | 1 | | | 3 | | | | BGT d:8 | Π | | | | | | 7 | | | | 0=(\\⊕N)^Z | - | <del>-</del> | | | _ - | 2 | | | | BGT d:16 | Π | | | | | | 4 | | | | | | † | | | | 3 | | | | BLE d:8 | - | | | | | | 2 | | | | Z~(N⊕V)=1 | - | İ | 1 | 1 | | 2 | | | | BLE d:16 | Τ | | | | | | 4 | | | | | | | <u> </u> | <u> </u> | | 3 | | | | | | A<br>Astru | ddre | Addressing Mode/<br>Instruction Length (Bytes) | Moc<br>gth ( | de/<br>Byte | (Si | | | | | | |-----|------------|------------|------------|----------|------------------------------------------------|--------------|-------------|-----|--------------------|-------------------------|----------------|-----|-----------------| | | | erand Size | | HEBD) | d,ERn)<br>ERn/@ERn+ | a,<br>PC) | 13 ag | | | Condition Code | ) Code | | No. of States*1 | | | Mnemonic | xx# | иЯ | | | ற்ற<br>இத | | _ | Operation | I H N Z V C | 2 \ | | Normal Advanced | | JMP | JMP @ERn | Т | | 2 | | | | | PC←ERn | <u> </u><br> | <u> </u> | | 2 | | | JMP @aa:24 | - | | | | 4 | | | PC←aa:24 | <br> <br> <br> | | 1 | 3 | | | JMP @@aa:8 | | | | | | 2 | | PC←@aa:8 | <u>-</u><br>-<br>-<br>- | <br> | 4 | 2 | | BSR | BSR d:8 | - | | | | 2 | | | PC→@-SP,PC←PC+d:8 | <u> </u> | <br> <br> | - 3 | 4 | | | BSR d:16 | I | | | | 4 | | | PC→@-SP,PC←PC+d:16 | <br> <br> <br> <br> | | 4 | 2 | | JSR | JSR @ERn | I | | 7 | | | | | PC→@-SP,PC←ERn | | | - 3 | 4 | | | JSR @aa:24 | | | | | 4 | | | PC→@-SP,PC←aa:24 | | | 4 | 5 | | | JSR @@aa:8 | 1 | | | | | 7 | | PC→@-SP,PC←@aa:8 | | <br> <br> <br> | 4 | 9 | | RTS | RTS | | | $\vdash$ | | $\dashv$ | | 2 | PC←@SP+ | <u>-</u><br> -<br> - | | 4 | 5 | (7) System Control Instructions | • | | ļ | l | | | l | | ĺ | | | l | l | | | | | | |-------|---------------------|-----------|-----|----------|-------------|-------------|------------------------------------------------|-----------|----------|--------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------------------------|--------|-----------------| | | | | lus | Adtruc | dre | ssin<br>Ler | Addressing Mode/<br>Instruction Length (Bytes) | de/<br>By | tes) | | | | | | | | | | | | eziS bnan | | ua ua | Rn<br>YERN) | ERn/@ERn+ | 9 | (Ja, | 88.0 | | <u> </u> | puo | Ē | ŭ | Condition Code | No. of | No. of States*1 | | | Mnemonic | | XX# | wE<br>Bu | | | @ <b>9</b> | | _<br>n @ | Operation | _ | Ξ | z | Z | ပ<br>> | _ | Normal Advanced | | TRAPA | TRAPA #xx:2 | 1 | | | | | | | | PC→@-SP,CCR→@-SP, | _ | 1 | Ħ | H | 1 | [6] 2 | 8 [9] | | | | | | | | | | | | EXR→@-SP, <vector>→PC</vector> | | | | | | | | | RTE | RTE | ١ | | | | | | | | EXR←@SP+,CCR←@SP+, | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 19 | 5 [9] | | | | | | | | | | | | PC←@SP+ | | | | | | | | | SLEEP | SLEEP | I | | | | | | | | Transition to power-down state | | Ι | İ | Ħ | | | 2 | | LDC | LDC #xx:8,CCR | В | 2 | | | | | | | #xx:8→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | 1 | | | LDC #xx:8,EXR | В | 4 | | | | | | | #xx:8→EXR | | Ι | İ | ÷ | <u> </u><br> | | 2 | | | LDC Rs,CCR | В | | 7 | | _ | | | | Rs8→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | _ | | | | LDC Rs,EXR | В | | 2 | | | | | | Rs8→EXR | - | Ι | Ť | Ť | 1 | _ | | | | LDC @ERs,CCR | ≥ | | 4 | 4 | | | | | @ERs→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | (1) | 3 | | | LDC @ERs,EXR | ≥ | | 4, | 4 | | | | | @ERs→EXR | | Ι | Ť | ÷ | $\frac{\perp}{1}$ | | 3 | | | LDC @(d:16,ERs),CCR | > | | | 9 | | | | | @(d:16,ERs)→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 4 | 1 | | | LDC @(d:16,ERs),EXR | ≥ | | | 9 | | | | | @(d:16,ERs)→EXR | | Ι | i | i | | 4 | 4 | | | LDC @(d:32,ERs),CCR | ≥ | | | 10 | | | | | @(d:32,ERs)→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 9 | 9 | | | LDC @(d:32,ERs),EXR | ≥ | | | 10 | _ | | | | @(d:32,ERs)→EXR | | Ι | İ | $\dot{\top}$ | $\frac{\parallel}{\parallel}$ | 9 | 9 | | | LDC @ERs+,CCR | > | | | | 4 | | | | @ERs→CCR,ERs32+2→ERs32 | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 7 | 4 | | | LDC @ERs+,EXR | 8 | | | | 4 | | | | @ERs→EXR,ERs32+2→ERs32 | | | İ | | | 7 | 4 | | | LDC @aa:16,CCR | > | | | | | 9 | | | @aa:16→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 7 | 4 | | | LDC @aa:16,EXR | > | | | | | 9 | | | @aa:16→EXR | | Τ | İ | ÷ | _ | 7 | 4 | | | LDC @aa:32,CCR | ≥ | | | | _ | ω | $\dashv$ | | @aa:32→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ $\leftrightarrow$ | 47 | 5 | | | LDC @aa:32,EXR | > | | | | _ | 8 | | | @aa:32→EXR | | Τ | İ | $\dot{\top}$ | $\frac{\parallel}{\parallel}$ | 4) | 5 | | | | | | | | | | | | | | | | | | | | | | | | lnst | Addressing Mode/<br>Instruction Length (Bytes) | dres<br>tion | sin<br>Le | Addressing Mode/<br>ruction Length (By | g g | res | | | | | | | | | | |------|-----------------------|------------|------|------------------------------------------------|--------------|-----------|----------------------------------------|--------|-----|------|------------------------|-------------------|-------------------|-------------------|-------------------|-----------------------|----|-----------------| | | | erand Size | | u <sub>N</sub> | (nЯ∃,t | ERn/@ERn+ | 9 | (Jat'r | 999 | | | | ž | <u> </u> | ŭ | Condition Code | Š. | No. of States*1 | | | Mnemonic | | XX# | ®E<br>gu | | | @ 9 | | 0 0 | _ | Operation | - | I | z | N | <b>၁</b> | - | Normal Advanced | | STC | STC CCR,Rd | В | - 1 | 2 | | | | | | ŏ | CCR→Rd8 | İ | Η̈́ | Η̈́ | H | | | 1 | | | STC EXR,Rd | В | - 1 | 7 | | | | | | û | EXR→Rd8 | İ | Ϊ́ | Η | H | | | _ | | | STC CCR, @ERd | > | | 4 | | | | | | ŏ | CCR→@ERd | İ | $\dot{\top}$ | $\dot{\Box}$ | $\vdash$ | | | 3 | | | STC EXR, @ERd | > | | 4 | | | | | | Ê | EXR→@ERd | İ | Ħ | i i | | | | 3 | | | STC CCR, @(d:16,ERd) | > | | | 9 | | | | | ŏ | CCR→@(d:16,ERd) | İ | Ħ | $\dot{\parallel}$ | | | | 4 | | | STC EXR, @(d:16, ERd) | > | | | 9 | | | | | ш | EXR→@(d:16,ERd) | İ | Ħ | $\Box$ | + | | | 4 | | | STC CCR, @(d:32,ERd) | ≥ | | | 10 | | | | | ŏ | CCR→@(d:32,ERd) | İ | Ħ | $\dagger$ | | | | 9 | | | STC EXR, @(d:32, ERd) | > | | | 10 | | | | | Ê | EXR→@(d:32,ERd) | İ | Ť | $\dot{\top}$ | $\dot{\top}$ | | | 9 | | | STC CCR, @-ERd | > | | | | 4 | | | | 苗 | ERd32-2→ERd32,CCR→@ERd | İ | $\dot{\top}$ | $\dagger$ | $\dot{\top}$ | $\frac{\perp}{\perp}$ | | 4 | | | STC EXR, @-ERd | > | | - | | 4 | | | | ш | ERd32-2→ERd32,EXR→@ERd | İ | Ħ | $\dagger$ | $\dot{\top}$ | $\frac{\perp}{\perp}$ | | 4 | | | STC CCR,@aa:16 | ≥ | | | | | 9 | | | ŏ | CCR→@aa:16 | İ | Ħ | $\dagger$ | | 1 | | 4 | | | STC EXR,@aa:16 | > | | | | | 9 | | | ш | EXR→@aa:16 | İ | Ħ | H | $\dashv$ | | | 4 | | | STC CCR, @aa:32 | ≥ | | | | | 8 | | | ŏ | CCR→@aa:32 | ĺ | i | 1 | i | 1 | | 5 | | | STC EXR, @aa:32 | > | | | | | 8 | | | Ê | EXR→@aa:32 | İ | Ť | $\dot{\top}$ | $\dot{\top}$ | $\frac{\perp}{\Box}$ | | 5 | | ANDC | ANDC #xx:8,CCR | В | 7 | - | | | | | | ŏ | CCR^#xx:8→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | | 1 | | | ANDC #xx:8,EXR | В | 4 | | | | | | | Ê | EXR∧#xx:8→EXR | İ | İ | | | <u> </u> | | 2 | | ORC | ORC #xx:8,CCR | В | 2 | | | | | | | ŏ | CCR√#xx:8→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | <b>\</b> | $\leftrightarrow$ | | 1 | | | ORC #xx:8,EXR | В | 4 | | | | | | | Ê | EXR∨#xx:8→EXR | İ | Ť | Ť | $\dot{\top}$ | <u> </u> | | 2 | | XORC | XORC #xx:8,CCR | В | 7 | | | | | | | ŏ | CCR⊕#xx:8→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | | 1 | | | XORC #xx:8,EXR | В | 4 | | | | | | | ш | EXR⊕#xx:8→EXR | İ | Ħ | † | | 1 | | 2 | | NOP | NOP | - | | $\dashv$ | $\dashv$ | _ | | | - | 2 PC | PC←PC+2 | İ | Ħ | $\dagger$ | ╗ | $\dashv$ | | _ | (8) Block Transfer Instructions | Mnemonic | | | | Inst | Addressing Mode/<br>Instruction Length (Bytes) | dres | sing | Addressing Mode/<br>ruction Length (Byt | de/<br>(Byt | es) | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------|------------|------|------------------------------------------------|------|------------|-----------------------------------------|-------------|-----|--------------------------------|----------------|----------| | Ö x z e e e e e f f A c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c c <t< th=""><th></th><th></th><th>erand Size</th><th>x</th><th></th><th></th><th>-ERn/@ERn+</th><th></th><th></th><th></th><th></th><th>Condition Code</th><th></th></t<> | | | erand Size | x | | | -ERn/@ERn+ | | | | | Condition Code | | | ————————————————————————————————————— | | Mnemonic | ob | Х# | | | <b>®</b> | | | | Operation | | | | Repeat @ER5→@ER6 ER5+1→ER5 ER6+1→ER6 RR4L-1→R4L Until R4L=0 else next; — 4 if R4≠0 Repeat @ER5→@ER6 ER5+1→ER5 ER6+1→ER6 ER5+1→ER6 ER5+1→ER6 RR4-1→R4 Until R4=0 else next; | EEPMOV | EEPMOV.B | - | | | | | | | 4 | := | | | | ERS+1→ERS<br>ER6+1→ER6<br>R4L-1→R4L<br>Until R4L=0<br>else next;<br>— 4 if R4≠0<br>Repeat @ER5→@ER6<br>ER5+1→ER5<br>ER6+1→ER6<br>R4-1→R4<br>Until R4=0<br>else next; | | | | | | | | | | | Repeat @ER5→@ER6 | | | | ER6+1→ER6 R4L-1→R4L Until R4L=0 else next; — 4 if R4≠0 Repeat @ER5→@ER6 ER5+1→ER5 ER6+1→ER6 R4-1→R4 Until R4=0 else next; | | | | | | | | | | | ER5+1→ER5 | | | | R4L-1→R4L Until R4L=0 else next; — 4 if R4≠0 Repeat @ER5→@ER6 ER5+1→ER5 ER6+1→ER6 R4-1→R4 Until R4=0 else next; | | | | | | | | | | | ER6+1→ER6 | | | | Until R4L=0 else next; — 4 if R4≠0 Repeat @ER5→@ER6 ER5+1→ER5 ER6+1→ER6 R4-1→R4 Until R4=0 else next; | | | | | | | | | | | R4L-1→R4L | | | | else next; — 4 if R4≠0 Repeat @ER5→@ER6 ER5+1→ER5 ER6+1→ER6 R4-1→R4 Until R4=0 else next; | | | | | | | | | | | Until R4L=0 | | | | — 4 if R4≠0 Repeat @ER5→@ER6 ER5+1→ER5 ER6+1→ER6 R4-1→R4 Until R4=0 else next; | | | | | | | | | | | else next; | | | | $\begin{array}{c} \text{RS+1} \rightarrow \text{ERS} \\ \text{ERS+1} \rightarrow \text{ERS} \\ \text{ERS+1} \rightarrow \text{ERS} \\ \text{RA+1} \rightarrow \text{RA} \\ \text{Until RA=0} \\ \text{else next;} \end{array}$ | | EEPMOV.W | | | | | | | | 4 | ij | | - 4+2n*2 | | ER6+1→ER6<br>R4-1→R4<br>Until R4=0<br>else next; | | | | | | | | | | | Repeat @ENJ→ @ENJ<br>ER5+1→ER5 | | | | R4-1→R4<br>Until R4=0<br>else next; | | | | | | | | | | | ER6+1→ER6 | | | | Until R4=0 else next; | | | | | | | | | | | R4-1→R4 | | | | else next; | | | | | | | | | | | Until R4=0 | | | | | | | | | | | | | | | else next; | | | The number of states is the number of states required for execution when the instruction and its operands are located in on-chip memory. n is the initial value of R4L or R4. Notes: Seven states for saving or restoring two registers, nine states for three registers, or eleven states for four registers. Set to 1 when a carry or borrow occurs at bit 11; otherwise cleared to 0. Cannot be used in the H8S/2350 Group. Set to 1 when a carry or borrow occurs at bit 27; otherwise cleared to 0. Retains its previous value when the result is zero; otherwise cleared to 0. Set to 1 when the divisor is negative; otherwise cleared to 0. Set to 1 when the quotient is negative; otherwise cleared to 0. Set to 1 when the divisor is zero; otherwise cleared to 0. <u>-26466789</u> One additional state is required for execution when EXR is valid. # **A.2** Instruction Codes Table A.2 shows the instruction codes. **Table A.2** Instruction Codes | Instruc- | Momonio | [ | | | | | | | Instruction | Instruction Format | | | | | |----------|--------------------|------|----------|-----|-------------|-------|----------|-------------|-------------|--------------------|----------|----------|----------|-----------| | tion | | Size | 1st byte | yte | 2nd byte | oyte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | ADD | ADD.B #xx:8,Rd | В | 80 | Б | IMM | Σ | | | | | | | | | | | ADD.B Rs,Rd | В | 0 | 8 | rs | ū | | | | | | | | | | | ADD.W #xx:16,Rd | ≥ | 7 | 6 | - | 5 | IMM | 5 | | | | | | | | | ADD.W Rs,Rd | 8 | 0 | 6 | rs | Ð | | | | | | | | | | | ADD.L #xx:32,ERd | _ | 7 | ٧ | - | 0 erd | | IMM | V | | | | | | | | ADD.L ERS,ERd | ٦ | 0 | A | 1 ers 0 erd | 0 erd | | | | | | | | | | ADDS | ADDS #1,ERd | ٦ | 0 | В | 0 | 0 erd | | | | | | | | | | | ADDS #2,ERd | _ | 0 | В | 8 | 0 erd | | | | | | | | | | | ADDS #4,ERd | _ | 0 | В | 6 | 0 erd | | | | | | | | | | ADDX | ADDX #xx:8,Rd | В | 6 | гд | MMI | Σ | | | | | | | | | | | ADDX Rs,Rd | В | 0 | ш | rs | Б | | | | | | | | | | AND | AND.B #xx:8,Rd | В | В | rd | IMM | Σ | | | | | | | | | | | AND.B Rs,Rd | В | - | 9 | S | 5 | | | | | | | | | | | AND.W #xx:16,Rd | ≥ | 7 | 6 | 9 | 5 | IMM | 5 | | | | | | | | | AND.W Rs,Rd | W | 9 | 9 | LS | rd | | | | | | | | | | | AND.L #xx:32,ERd | _ | 7 | A | 9 | 0 erd | | IMM | V | | | | | | | | AND.L ERS,ERd | _ | 0 | - | ш | 0 | 9 9 | 0 ers 0 erd | | | | | | | | ANDC | ANDC #xx:8,CCR | В | 0 | 9 | IMM | M | | | | | | | | | | | ANDC #xx:8,EXR | В | 0 | 1 | 4 | 1 | 0 6 | IMM | | | | | | | | BAND | BAND #xx:3,Rd | В | 7 | 9 | 0 IMM | 5 | | | | | | | | | | | BAND #xx:3,@ERd | В | 7 | С | 0 erd | 0 | 7 6 | O IMM O | | | | | | | | | BAND #xx:3,@aa:8 | В | 7 | ш | abs | s | 9 2 | 0 MMI 0 | | | | | | | | | BAND #xx:3,@aa:16 | В | 9 | Α | 1 | 0 | abs | S | 9 / | O IMM O | | | | | | | BAND #xx:3,@aa:32 | В | 9 | А | 3 | 0 | | abs | • | | 7 6 | O IMM O | | | | Bcc | BRA d:8 (BT d:8) | Ι | 4 | 0 | disp | d | | | | | | | | | | | BRA d:16 (BT d:16) | I | 2 | 80 | 0 | 0 | disb | ۵ | | | | | | | | | BRN d:8 (BF d:8) | I | 4 | - | disp | d | | | | | | | | | | | BRN d:16 (BF d:16) | Ι | 2 | 8 | _ | 0 | disp | d | | | | | | | | Instruc- | | | | | | | | Instructic | Instruction Format | | | | | |----------|---------------------|------|---|----------|----------|----------|----------|------------|--------------------|----------|----------|----------|-----------| | tion | MILEGINA | Size | | 1st byte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | Всс | BHI d:8 | _ | 4 | 2 | dsib | | | | | | | | | | | BHI d:16 | I | 2 | 8 | 2 0 | dsip | ď | | | | | | | | | BLS d:8 | - | 4 | 3 | dsip | | | | | | | | | | | BLS d:16 | | 2 | 8 | 3 0 | disp | dţ | | | | | | | | | BCC d:8 (BHS d:8) | I | 4 | 4 | dsib | | | | | | | | | | | BCC d:16 (BHS d:16) | 1 | 2 | 8 | 4 0 | dsip | d | | | | | | | | | BCS d:8 (BLO d:8) | - | 4 | 2 | dsip | | | | | | | | | | | BCS d:16 (BLO d:16) | 1 | 2 | 8 | 5 0 | disp | d | | | | | | | | | BNE d:8 | ı | 4 | 9 | dsip | | | | | | | | | | | BNE d:16 | - | 2 | 8 | 0 9 | disp | dı | | | | | | | | | BEQ d:8 | 1 | 4 | 7 | dsip | | | | | | | | | | | BEQ d:16 | I | 2 | 8 | 0 2 | dsip | dţ | | | | | | | | | BVC d:8 | _ | 4 | 8 | disp | | | | | | | | | | | BVC d:16 | _ | 2 | 8 | 8 0 | disp | ds | | | | | | | | | BVS d:8 | _ | 4 | 6 | disp | | | | | | | | | | | BVS d:16 | - | 2 | 8 | 0 6 | disp | dı | | | | | | | | | BPL d:8 | 1 | 4 | 4 | dsip | | | | | | | | | | | BPL d:16 | _ | 2 | 8 | 0 Y | dsip | dı | | | | | | | | | BMI d:8 | I | 4 | В | disp | | | | | | | | | | | BMI d:16 | | 2 | 8 | B 0 | disp | dt | | | | | | | | | BGE d:8 | _ | 4 | С | dsip | | | | | | | | | | | BGE d:16 | _ | 2 | 8 | O O | disp | dį | | | | | | | | | BLT d:8 | _ | 4 | ۵ | disp | | | | | | | | | | | BLT d:16 | _ | 2 | 8 | 0 O | disp | d | | | | | | | | | BGT d:8 | _ | 4 | Ш | disp | | | | | | | | | | | BGT d:16 | - | 2 | 8 | Е 0 | disp | dį | | | | | | | | | BLE d:8 | _ | 4 | ч | disp | | | | | | | | | | | BLE d:16 | _ | 2 | 8 | Р 0 | disp | ds | | | | | | | | Instruc- | Mnemonic | 3 | | | | | | | Instructi | Instruction Format | | | | | |----------|---------------------|------|----------|-------|----------|----------|------|----------|-----------|--------------------|----------|----------|----------|-----------| | tion | | azic | 1st byte | | 2nd byte | 3rd byte | | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | BCLR | BCLR #xx:3,Rd | В | 7 2 | опмм | p | | | | | | | | | | | | BCLR #xx:3, @ERd | Ф | 7 D | 0 erd | 0 | 7 | 2 0 | 0 MMI 0 | | | | | | | | | BCLR #xx:3, @aa:8 | В | 7 F | | abs | 7 | 2 0 | 0 MMI 0 | | | | | | | | | BCLR #xx:3, @aa:16 | В | 9<br>9 | - | 80 | | abs | | 7 2 | 0 MMI 0 | | | | | | | BCLR #xx:3, @aa:32 | В | 9<br>9 | 3 | 8 | | | В | abs | | 7 2 | 0 MMI 0 | | | | | BCLR Rn,Rd | В | 6 2 | ٤ | Б | | | | | | | | | | | | BCLR Rn, @ERd | В | 7 D | 0 erd | 0 | 9 | 2 r | rn 0 | | | | | | | | | BCLR Rn, @aa:8 | В | 7 F | | abs | 9 | 2 | rn 0 | | | | | | | | | BCLR Rn, @aa:16 | В | 9 Y | 1 | 8 | | abs | | 6 2 | 0 m | | | | | | | BCLR Rn, @aa:32 | В | 6 A | 3 | 8 | | | а | abs | | 6 2 | rn 0 | | | | BIAND | BIAND #xx:3,Rd | В | 9 / | 1 IMM | ъ | | | | | | | | | | | | BIAND #xx:3, @ERd | В | 7 C | 0 erd | 0 | | 9 | 1 IMM 0 | | | | | | | | | BIAND #xx:3, @aa:8 | В | 7 E | | abs | 7 | 9 | 1 IMM 0 | | | | | | | | | BIAND #xx:3, @aa:16 | В | 9<br>9 | 1 | 0 | | abs | | 9 / | 1 IMM 0 | | | | | | | BIAND #xx:3, @aa:32 | В | 6 A | 3 | 0 | | | а | abs | | 9 / | 1 IMM 0 | | | | BILD | BILD #xx:3,Rd | В | 7 7 | 1 IMM | p. | | | | | | | | | | | | BILD #xx:3,@ERd | В | 7 C | 0 erd | 0 | 7 | 7 1 | 1 IMM 0 | | | | | | | | | BILD #xx:3,@aa:8 | В | 7 E | | abs | 7 | 7 11 | 1 IMM 0 | | | | | | | | | BILD #xx:3,@aa:16 | В | 9<br>9 | 1 | 0 | | abs | | 7 7 | 1 IMM 0 | | | | | | | BILD #xx:3,@aa:32 | В | 6 A | 3 | 0 | | | а | abs | | 7 7 | 1 IMM 0 | | | | BIOR | BIOR #xx:3,Rd | В | 7 4 | 1 IMM | p. | | | | | | | | | | | | BIOR #xx:3, @ERd | В | 7 C | 0 erd | 0 | 7 | 4 1 | 1 IMM 0 | | | | | | | | | BIOR #xx:3, @aa:8 | В | 7 E | | abs | 7 | 4 | 1 IMM 0 | | | | | | | | | BIOR #xx:3, @aa:16 | В | 6 A | 1 | 0 | | abs | | 7 4 | 1 IMM 0 | | | | | | | BIOR #xx:3,@aa:32 | В | 6 A | က | 0 | | | В | abs | | 7 4 | 1 IMM 0 | | | | Instruc- | Mpemonic | ä | | | | | | | Instr | uction | Instruction Format | | | | | |----------|--------------------|------|---|----------|----------|----------|-----|----------|----------|--------|--------------------|----------|----------|----------|-----------| | tion | | Size | | 1st byte | 2nd byte | 3rd byte | yte | 4th byte | 5th byte | | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | BIST | BIST #xx:3,Rd | Ф | 9 | 7 | 1 IMM rd | | | | | | | | | | | | | BIST #xx:3, @ERd | Ф | 7 | ۵ | 0 erd 0 | 9 | 7 | 1 IMM 0 | | | | | | | | | | BIST #xx:3, @aa:8 | В | 7 | Ь | abs | 9 | 7 | 1 IMM 0 | | | | | | | | | | BIST #xx:3, @aa:16 | В | 9 | A | 1 8 | | abs | S | 9 | 7 1 | 1 IMM 0 | | | | | | | BIST #xx:3, @aa:32 | В | 9 | A | 3 8 | | | В | abs | | | 2 9 | 1 IMM 0 | | | | BIXOR | BIXOR #xx:3,Rd | В | 7 | 2 | 1 IMM rd | | | | | | | | | | | | | BIXOR #xx:3,@ERd | В | 7 | C | 0 erd 0 | 7 | 5 | 1 IMM 0 | | | | | | | | | | BIXOR #xx:3,@aa:8 | В | 7 | ш | abs | 7 | 2 | 1 IMM 0 | | | | | | | | | | BIXOR #xx:3,@aa:16 | Ф | 9 | ∢ | 1 | | abs | S | 7 | 5 | 1 IMM 0 | | | | | | | BIXOR #xx:3,@aa:32 | В | 9 | Α | 3 0 | | | В | abs | | | 2 2 | 1 IMM 0 | | | | BLD | BLD #xx:3,Rd | В | 7 | 7 | 0 IMM rd | | | | | | | | | | | | | BLD #xx:3,@ERd | В | 7 | С | 0 erd 0 | 7 | 7 | 0 MMI 0 | | | | | | | | | | BLD #xx:3,@aa:8 | В | 7 | Е | abs | 7 | 7 | 0 MMI 0 | | | | | | | | | | BLD #xx:3,@aa:16 | В | 9 | A | 1 0 | | abs | S | 2 | 7 0 | O IMMI O | | | | | | | BLD #xx:3,@aa:32 | В | 9 | Α | 3 0 | | | а | abs | | | 7 7 | 0 MMI 0 | | | | BNOT | BNOT #xx:3,Rd | Ф | 7 | - | 0 IMM rd | | | | | | | | | | | | | BNOT #xx:3,@ERd | В | 7 | D | 0 erd 0 | 7 | - | 0 MMI 0 | | | | | | | | | | BNOT #xx:3,@aa:8 | В | 7 | Ь | abs | 7 | 1 | O MMI O | | | | | | | | | | BNOT #xx:3,@aa:16 | Ф | 9 | ∢ | - 8 | | abs | S | | -0 | 0 IMM 0 | | | | | | | BNOT #xx:3,@aa:32 | В | 9 | А | 3 8 | | | а | abs | | | 7 1 | 0 MMI 0 | | | | | BNOT Rn,Rd | В | 9 | - | rn rd | | | | | | | | | | | | | BNOT Rn,@ERd | В | 7 | D | 0 erd 0 | 9 | 1 | rn 0 | | | | | | | | | | BNOT Rn,@aa:8 | В | 7 | ш | abs | 9 | - | rn 0 | | | | | | | | | | BNOT Rn,@aa:16 | В | 9 | Α | 1 8 | | abs | S | 9 | 1 | m 0 | | | | | | | BNOT Rn,@aa:32 | В | 9 | ∢ | 3 | | | В | abs | | | 6 1 | rn 0 | | | | Instruc- | Magazin | į | | | | | | | Instructi | Instruction Format | | | | | |----------|-------------------|------|----------|-----|----------|-----------|----------|----------|-----------|--------------------|----------|----------|----------|-----------| | tion | | Size | 1st byte | yte | 2nd byte | | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | BOR | BOR #xx:3,Rd | В | 7 | 4 | 0 IMM rd | 70 | | | | | | | | | | | BOR #xx:3, @ERd | Ф | 7 | ပ | 0 erd 0 | | 7 4 | 0 IMM 0 | | | | | | | | | BOR #xx:3, @aa:8 | В | 7 | Е | abs | | 7 4 | 0 MMI 0 | | | | | | | | | BOR #xx:3, @aa:16 | В | 9 | Α | 1 0 | | abs | Sı | 7 4 | O IMM O | | | | | | | BOR #xx:3, @aa:32 | В | 9 | Α | 3 0 | _ | | ,• | abs | | 7 4 | 0 IMM 0 | | | | BSET | BSET #xx:3,Rd | В | 2 | 0 | O IMM rd | - | | | | | | | | | | | BSET #xx:3,@ERd | В | 7 | ٥ | 0 erd 0 | | 0 2 | 0 MMI 0 | | | | | | | | | BSET #xx:3,@aa:8 | В | 7 | Ь | aps | | 0 2 | 0 MMI 0 | | | | | | | | | BSET #xx:3,@aa:16 | В | 9 | Α | 1 8 | _ | abs | Sı | 0 2 | O IMM O | | | | | | | BSET #xx:3,@aa:32 | В | 9 | Α | 3 | | | | abs | | 7 0 | 0 IMM 0 | | | | | BSET Rn,Rd | В | 9 | 0 | u. u | - | | | | | | | | | | | BSET Rn,@ERd | В | 7 | D | 0 erd 0 | _ | 0 9 | rn 0 | | | | | | | | | BSET Rn,@aa:8 | В | 7 | ш | abs | | 0 9 | n 0 | | | | | | | | | BSET Rn,@aa:16 | В | 9 | Α | 1 8 | _ | abs | Sı | 0 9 | m 0 | | | | | | | BSET Rn,@aa:32 | В | 9 | А | 8 8 | | | Ş | abs | | 0 9 | rn 0 | | | | BSR | BSR d:8 | Ι | 2 | 5 | dsib | | | | | | | | | | | | BSR d:16 | Ι | 2 | C | 0 0 | | dsip | dį | | | | | | | | BST | BST #xx:3,Rd | В | 9 | 7 | 0 IMM rd | 73 | | | | | | | | | | | BST #xx:3,@ERd | В | 7 | ۵ | 0 erd 0 | | 6 7 | 0 IMM 0 | | | | | | | | | BST #xx:3,@aa:8 | ш | 7 | ш | abs | | 6 7 | 0 IMMI 0 | | | | | | | | | BST #xx:3,@aa:16 | ш | 9 | ⋖ | 1 | | abs | Ş | 2 9 | 0 IMM 0 | | | | | | | BST #xx:3,@aa:32 | В | 9 | ٧ | 3 8 | _ | | ٠٠ | abs | | 2 9 | 0 IMM 0 | | | | BTST | BTST #xx:3,Rd | ш | 7 | ъ | 0 IMM rd | 73 | | | | | | | | | | | BTST #xx:3,@ERd | В | 7 | ပ | 0 erd 0 | | 7 3 | 0 MMI 0 | | | | | | | | | BTST #xx:3,@aa:8 | В | 7 | ш | aps | | 7 3 | 0 MMI 0 | | | | | | | | | BTST #xx:3,@aa:16 | В | 9 | ∢ | 1 | | abs | Ş | 7 3 | 0 IMM 0 | | | | | | | BTST #xx:3,@aa:32 | В | 9 | ∢ | 3 | $\exists$ | | | abs | | 7 3 | 0 IMM: 0 | | | | | BTST Rn,Rd | ш | 9 | က | rn | 70 | | | | | | | | | | | BTST Rn,@ERd | В | 7 | ပ | 0 erd 0 | $\dashv$ | 9 | LI 0 | | | | | | | | Instruc- | Magazia | | | | | | | | | Instructiv | Instruction Format | | | | | |----------|-------------------|------|----------|--------|----------|--------|--------------------------------------|----------|-------|------------|--------------------|----------|----------|----------|-----------| | tion | | Size | 1st byte | yte | 2nd byte | )yte | 3rd byte | 4th byte | yte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | BTST | BTST Rn,@aa:8 | В | 7 | ш | abs | Š | 9 | Ľ. | 0 | | | | | | | | | BTST Rn,@aa:16 | В | 9 | ∢ | - | 0 | , a | abs | | 9 | 0 | | | | | | | BTST Rn,@aa:32 | В | 9 | А | 3 | 0 | | | abs | | | 6 3 | rn 0 | | | | BXOR | BXOR #xx:3,Rd | В | 7 | 2 | имі о | rd | | | | | | | | | | | | BXOR #xx:3,@ERd | В | 7 | С | 0 erd | 0 | 7 5 | 0 IMM | 0 | | | | | | | | | BXOR #xx:3,@aa:8 | В | 7 | Е | abs | Ş | 2 2 | 0 IMM | 0 | | | | | | | | | BXOR #xx:3,@aa:16 | В | 9 | A | 1 | 0 | מי | abs | | 7 5 | 0 MMI 0 | | | | | | | BXOR #xx:3,@aa:32 | В | 9 | ∢ | က | 0 | | | aps | | | 7 5 | 0 MMI 0 | | | | CLRMAC | CLRMAC CLRMAC | ı | Canr | not be | used in | the H8 | Cannot be used in the H8S/2350 Group | ا ا | | | | | | | | | CMP | CMP.B #xx:8,Rd | В | ⋖ | 5 | IMM | Σ | | | | | | | | | | | | CMP.B Rs,Rd | В | <b>-</b> | ပ | | Þ | | | | | | | | | | | | CMP.W #xx:16,Rd | ≥ | 7 | 6 | 7 | ē | = | MM | | | | | | | | | | CMP.W Rs,Rd | 8 | τ- | D | LS | p. | | | | | | | | | | | | CMP.L #xx:32,ERd | _ | 7 | ٧ | 5 | 0 erd | | | IMM | 1 | | | | | | | | CMP.L ERS,ERd | ٦ | 1 | F | 1 ers | 0 erd | | | | | | | | | | | DAA | DAA Rd | В | 0 | F | 0 | rd | | | | | | | | | | | DAS | DAS Rd | В | 1 | F | 0 | rd | | | | | | | | | | | DEC | DEC.B Rd | В | 1 | А | 0 | rd | | | | | | | | | | | | DEC.W #1,Rd | ≥ | ~ | В | 2 | Б | | | | | | | | | | | | DEC.W #2,Rd | ≷ | τ | В | Δ | Þ | | | | | | | | | | | | DEC.L #1,ERd | ٦ | 1 | В | 7 | 0 erd | | | | | | | | | | | | DEC.L #2,ERd | ٦ | 1 | В | ь. | 0 erd | | | | | | | | | | | DIVXS | DIVXS.B Rs,Rd | В | 0 | 1 | ۵ | 0 | 5 1 | ย | ъ | | | | | | | | | DIVXS.W Rs,ERd | 8 | 0 | 1 | D | 0 | 5 3 | rs 0 | erd ( | | | | | | | | DIVXU | DIVXU.B Rs,Rd | В | 2 | 1 | LS | rd | | | | | | | | | | | | DIVXU.W Rs,ERd | ≯ | 2 | 3 | LS. | 0 erd | | | | | | | | | | | EEPMOV | EEPMOV EEPMOV.B | I | 7 | В | 2 | ပ | 5 | ∞ | ш | | | | | | | | | EEPMOV.W | ı | 7 | В | D | 4 | 5 9 | 8 | ш | | | | | | | | Instruc- | Monitor | - | | | | | | | | | Instruction Format | on Forn | nat | | | | | |----------|---------------------|------|----------|------|----------|-------|----------|-----|----------|-----|--------------------|---------|----------|----------|----------|----------|-----------| | tion | | Size | 1st byte | oyte | 2nd byte | byte | 3rd byte | /te | 4th byte | | 5th byte | eth | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | EXTS | EXTS.W Rd | 8 | 1 | 7 | ۵ | rd | | | | | | | | | | | | | | EXTS.L ERd | ٦ | 1 | 7 | ч | 0 erd | | | | | | | | | | | | | EXTU | EXTU.W Rd | > | - | 7 | 2 | р | | | | | | | | | | | | | | EXTU.L ERd | _ | - | 7 | 7 | 0 erd | | | | | | | | | | | | | INC | INC.B Rd | В | 0 | ٧ | 0 | rd | | | | | | | | | | | | | | INC.W #1,Rd | 8 | 0 | В | 2 | rd | | | | | | | | | | | | | | INC.W #2,Rd | ≯ | 0 | В | Δ | Б | | | | | | | | | | | | | | INC.L #1,ERd | _ | 0 | В | 7 | 0 erd | | | | | | | | | | | | | | INC.L #2,ERd | Г | 0 | В | Ь | 0 erd | | | | | | | | | | | | | JMP | JMP @ERn | Ι | 2 | 6 | 0 ern | 0 | | | | | | | | | | | | | | JMP @aa:24 | I | 2 | Α | | | abs | , | | | | | | | | | | | | JMP @@aa:8 | 1 | 2 | В | abs | S | | | | | | | | | | | | | JSR | JSR @ERn | Ι | 2 | D | 0 ern | 0 | | | | | | | | | | | | | | JSR @aa:24 | I | 2 | Е | | | abs | ,, | | | | | | | | | | | | JSR @ @aa:8 | 1 | 2 | Ь | abs | S | | | | | | | | | | | | | רםכ | LDC #xx:8,CCR | В | 0 | 7 | IMM | Μ | | | | | | | | | | | | | | LDC #xx:8,EXR | В | 0 | 1 | 4 | 1 | 0 | 7 | IMM | | | | | | | | | | | LDC Rs,CCR | В | 0 | 3 | 0 | LS | | | | | | | | | | | | | | LDC Rs,EXR | В | 0 | 3 | - | શ | | | | | | | | | | | | | | LDC @ERs,CCR | 8 | 0 | 1 | 4 | 0 | 9 | 6 | ers | 0 | | | | | | | | | | LDC @ERs,EXR | ≥ | 0 | - | 4 | - | 9 | 6 | ers | 0 | | | | | | | | | | LDC @(d:16,ERs),CCR | > | 0 | - | 4 | 0 | 9 | Ь Р | 0 ers | 0 | O | dsip | | | | | | | | LDC @(d:16,ERs),EXR | 8 | 0 | 1 | 4 | 1 | 9 | Р 0 | ers | 0 | 0 | disp | | | | | | | | LDC @(d:32,ERs),CCR | ≯ | 0 | 1 | 4 | 0 | 7 | 8 0 | ers | 9 0 | В | 2 | 0 | | ä | disp | | | | LDC @(d:32,ERs),EXR | ≥ | 0 | - | 4 | - | 7 | 8 | ers | 9 0 | В | 2 | 0 | | disp | ds | | | | LDC @ERs+,CCR | > | 0 | 1 | 4 | 0 | 9 | D 0 | ers | 0 | | | | | | | | | | LDC @ERs+,EXR | > | 0 | 1 | 4 | 1 | 9 | D 0 | ers | 0 | | | | | | | | | | LDC @aa:16,CCR | > | 0 | - | 4 | 0 | 9 | В | 0 | 0 | 0 | dsib | | | | | | | | LDC @aa:16,EXR | > | 0 | 1 | 4 | - | 9 | В | 0 | 0 | ٥ | dsp | | | | | | | Instruc- | Microsoft | _; | | | | | | | | | Instructio | Instruction Format | | | | | |----------|-------------------------|------|------|----------|--------------------------------------|--------|----------|-------|-----|----------|------------|--------------------|----------|----------|----------|-----------| | tion | | Size | 1st | 1st byte | 2nd byte | byte | 3rd byte | yte | 4th | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | TDC | LDC @aa:32,CCR | 8 | 0 | 1 | 4 | 0 | 9 | В | 2 | 0 | | at | abs | | | | | | LDC @aa:32,EXR | > | 0 | 1 | 4 | 1 | 9 | В | 2 | 0 | | at | abs | | | | | MQJ | LDM.L @SP+, (ERn-ERn+1) | _ | 0 | 1 | - | 0 | 9 | ۵ | 7 | 0 ern+1 | | | | | | | | | LDM.L @SP+, (ERn-ERn+2) | _ | 0 | - | 2 | 0 | 9 | ۵ | 7 | 0 em+2 | | | | | | | | | LDM.L @SP+, (ERn-ERn+3) | Г | 0 | 1 | 3 | 0 | 9 | D | 7 | 0 em+3 | | | | | | | | LDMAC | LDMAC ERS,MACH | ٦ | Cani | not be | Cannot be used in the H8S/2350 Group | the H8 | \$/2350 | Group | | | | | | | | | | | LDMAC ERS,MACL | ٦ | | | | | | | | | | | | | | | | MAC | MAC @ERn+, @ERm+ | Ι | | | | | | | | | | | | | | | | MOV | MOV.B #xx:8,Rd | В | F | rd | IMM | Μ | | | | | | | | | | | | | MOV.B Rs,Rd | В | 0 | ပ | S | Б | | | | | | | | | | | | | MOV.B @ERs,Rd | В | 9 | 8 | 0 ers | rd | | | | | | | | | | | | | MOV.B @ (d:16,ERs),Rd | В | 9 | Е | 0 ers | rd | | disp | Q. | | | | | | | | | | MOV.B @ (d:32,ERs),Rd | В | 7 | 8 | 0 ers | 0 | 9 | ۷ | 2 | 5 | | disp | ds | | | | | | MOV.B @ERs+,Rd | В | 9 | С | 0 ers | rd | | | | | | | | | | | | | MOV.B @aa:8,Rd | ш | 7 | Þ | aps | S | | | | | | | | | | | | | MOV.B @aa:16,Rd | В | 9 | A | 0 | Б | | abs | ဖွ | | | | | | | | | | MOV.B @aa:32,Rd | В | 9 | А | 2 | rd | | | | abs | s | | | | | | | | MOV.B Rs, @ERd | В | 9 | 8 | 1 erd | ত | | | | | | | | | | | | | MOV.B Rs, @(d:16,ERd) | ш | 9 | В | 1 erd | গ্ৰ | | disb | ۹ | | | | | | | | | | MOV.B Rs, @(d:32,ERd) | В | 7 | 8 | 0 erd | 0 | 9 | ۷ | ٧ | S | | dsip | ds | | | | | | MOV.B Rs, @-ERd | В | 9 | C | 1 erd | ত | | | | | | | | | | | | | MOV.B Rs, @aa:8 | ш | က | S | aps | စ္တ | | | | | | | | | | | | | MOV.B Rs, @aa :16 | В | 9 | Α | 8 | S | | abs | φ | | | | | | | | | | MOV.B Rs, @aa:32 | В | 9 | ٨ | ⋖ | S | | | | aps | s | | | | | | | | MOV.W #xx:16,Rd | ≥ | 7 | 6 | 0 | Б | | M | ≥ | | | | | | | | | | MOV.W Rs,Rd | ≥ | 0 | D | 2 | Б | | | | | | | | | | | | | MOV.W @ERs,Rd | 8 | 9 | 9 | 0 ers | rd | | | | | | | | | | | | | MOV.W @(d:16,ERs),Rd | ≥ | 9 | ч | 0 ers | Б | | disp | ٩ | | | | | | | | | | MOV.W @(d:32,ERs),Rd | ≥ | 7 | 8 | 0 ers | 0 | 9 | В | 2 | 5 | | disp | ds | | | | | Instruc- | | | | | | | | | | | Instruction Format | on For | mat | | | | | |----------|-------------------------|------|----------|---------|----------|--------|--------------------------------------|-------|-------------|-------|--------------------|--------|----------|----------|----------|----------|-----------| | tion | Minemonic | Size | 1st byte | yte | 2nd byte | byte | 3rd byte | /te | 4th byte | yte | 5th byte | eth | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | MOV | MOV.W @ERs+,Rd | 8 | 9 | ٥ | 0 ers | Б | | | | | | | | | | | | | | MOV.W @aa:16,Rd | > | 9 | В | 0 | ō | | abs | | | | | | | | | | | | MOV.W @aa:32,Rd | > | 9 | В | 2 | Б | | | | abs | | | | | | | | | | MOV.W Rs, @ERd | > | 9 | 6 | 1 erd | গ | | | | | | | | | | | | | | MOV.W Rs, @(d:16,ERd) | Ν | 9 | F | 1 erd | LS | | disp | | | | | | | | | | | | MOV.W Rs, @(d:32,ERd) | Ν | 7 | 8 | 0 erd | 0 | 9 | В | ≪ | ıs | | | dsib | d | | | | | | MOV.W Rs, @-ERd | ≥ | 9 | ۵ | 1 erd | গূ | | | | | | | | | | | | | | MOV.W Rs,@aa:16 | ≥ | 9 | В | 80 | হ | | abs | | | | | | | | | | | | MOV.W Rs, @aa:32 | Ν | 9 | В | ∢ | S | | | | abs | | | | | | | | | | MOV.L #xx:32,Rd | _ | 7 | ∢ | 0 | 0 erd | | | | IMM | | | | | | | | | | MOV.L ERS,ERd | _ | 0 | ш | 1 ers | 0 erd | | | | | | | | | | | | | | MOV.L @ERS,ERd | ٦ | 0 | 1 | 0 | 0 | 9 | 0 6 | ers 0 erd | ) erd | | | | | | | | | | MOV.L @(d:16,ERs),ERd | _ | 0 | 1 | 0 | 0 | 9 | -0 | ers 0 erd | ) erd | J | dsib | | | | | | | | MOV.L @(d:32,ERs),ERd | _ | 0 | 1 | 0 | 0 | 7 | 8 0 | ers | 0 | 9<br>9 | 2 | 0 erd | | į | disp | | | | MOV.L @ERs+,ERd | _ | 0 | - | 0 | 0 | 9 | ο ο | ers 0 erd | ) erd | | | | | | | | | | MOV.L @aa:16 ,ERd | _ | 0 | - | 0 | 0 | 9 | В | 0 | 0 erd | | abs | | | | | | | | MOV.L @aa:32 ,ERd | _ | 0 | - | 0 | 0 | 9 | В | | 0 erd | | | abs | s | | | | | | MOV.L ERs, @ERd | _ | 0 | - | 0 | 0 | 9 | 9 | 1 erd 0 ers | ) ers | | | | | | | | | | MOV.L ERs, @(d:16,ERd) | _ | 0 | - | 0 | 0 | 9 | щ | 1 erd 0 ers | ) ers | | disp | | | | | | | | MOV.L ERs, @(d:32,ERd)* | _ | 0 | - | 0 | 0 | 7 | 8 | 0 erd | 0 | 9<br>9 | ∢ | 0 ers | | ğ | disp | | | | MOV.L ERs, @-ERd | _ | 0 | - | 0 | 0 | 9 | _ | 1 erd | 0 ers | | | | | | | | | | MOV.L ERs, @aa:16 | _ | 0 | - | 0 | 0 | 9 | В | 8 | 0 ers | | abs | | | | | | | | MOV.L ERs, @aa:32 | _ | 0 | - | 0 | 0 | 9 | В | ۷. | 0 ers | | | abs | S | | | | | MOVFPE | MOVFPE MOVFPE @aa:16,Rd | В | Can | ot be ı | used in | the H8 | Cannot be used in the H8S/2350 Group | Group | | | | | | | | | | | MOVTPE | MOVTPE MOVTPE Rs,@aa:16 | В | | | | | | | | | | | | | | | | | MULXS | MULXS.B Rs,Rd | Ф | 0 | - | ပ | 0 | 2 | 0 | | Þ | | | | | | | | | | MULXS.W Rs,ERd | ≥ | 0 | - | O | 0 | 2 | 2 | <br>2 | 0 erd | | | | | | | | | MULXU | MULXU MULXU.B Rs,Rd | ш | 2 | 0 | బ | Б | | | | | | | | | | | | | | MULXU.W Rs,ERd | ≥ | 2 | 2 | S | 0 erd | | | | | | | | | | | | | Instruc- | Magazic | į | | | | | | | Instruction Format | n Format | | | | | |----------|-----------------|------|---------|----------|----------|-------|----------|-------------|--------------------|----------|----------|----------|----------|-----------| | tion | | Size | 1st | 1st byte | 2nd byte | byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | NEG | NEG.B Rd | В | - | 7 | ∞ | 5 | | | | | | | | | | | NEG.W Rd | 8 | 1 | 7 | 6 | rd | | | | | | | | | | | NEG.L ERd | L | 1 | 7 | В | 0 erd | | | | | | | | | | NOP | NOP | I | 0 | 0 | 0 | 0 | | | | | | | | | | NOT | NOT.B Rd | В | 1 | 7 | 0 | rd | | | | | | | | | | | NOT.W Rd | ≥ | <u></u> | 7 | - | 5 | | | | | | | | | | | NOT.L ERd | _ | - | 7 | က | 0 erd | | | | | | | | | | OR | OR.B #xx:8,Rd | В | ၁ | rd | IMM | Σ | | | | | | | | | | | OR.B Rs,Rd | В | <u></u> | 4 | S. | 5 | | | | | | | | | | | OR.W #xx:16,Rd | > | 7 | 6 | 4 | Þ | ≅ | IMM | | | | | | | | | OR.W Rs,Rd | > | 9 | 4 | S | Þ | | | | | | | | | | | OR.L #xx:32,ERd | _ | 7 | 4 | 4 | 0 erd | | IIV | IMM | | | | | | | | OR.L ERS,ERd | ٦ | 0 | 1 | F | 0 | 6 4 | 0 ers 0 erd | | | | | | | | ORC | ORC #xx:8,CCR | В | 0 | 4 | IMM | Σ | | | | | | | | | | | ORC #xx:8,EXR | В | 0 | 1 | 4 | 1 | 0 4 | IMM | | | | | | | | POP | POP.W Rn | M | 9 | D | 7 | Ľ | | | | | | | | | | | POP.L ERn | L | 0 | 1 | 0 | 0 | 9<br>9 | 7 0 ern | | | | | | | | PUSH | PUSH.W Rn | > | 9 | D | ч | ٤ | | | | | | | | | | | PUSH.L ERn | _ | 0 | - | 0 | 0 | O 9 | F 0 ern | | | | | | | | ROTL | ROTL.B Rd | В | - | 2 | 80 | 5 | | | | | | | | | | | ROTL.B #2, Rd | В | - | 2 | ပ | p | | | | | | | | | | | ROTL.W Rd | 8 | 1 | 2 | 6 | p | | | | | | | | | | | ROTL.W #2, Rd | > | _ | 2 | ۵ | Þ | | | | | | | | | | | ROTL.L ERd | _ | - | 2 | В | 0 erd | | | | | | | | | | | ROTL.L #2, ERd | _ | _ | 2 | ш | 0 erd | | | | | | | | | | Instruc- | Mpemonic | ا<br>ا | | | | | | | Instruction Format | n Format | | | | | |----------|-----------------|--------|----------|---------|----------|----------|----------|----------|--------------------|----------|----------|----------|----------|-----------| | tion | | azic | _ | st byte | 2nd byte | yte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | ROTR | ROTR.B Rd | В | τ- | က | ∞ | <u>r</u> | | | | | | | | | | | ROTR.B #2, Rd | В | τ- | 3 | ပ | rd | | | | | | | | | | | ROTR.W Rd | Μ | 1 | 3 | 6 | rd | | | | | | | | | | | ROTR.W #2, Rd | 8 | τ- | 8 | Δ | Þ | | | | | | | | | | | ROTR.L ERd | _ | τ- | က | а | 0 erd | | | | | | | | | | | ROTR.L #2, ERd | ٦ | τ- | 3 | ъ. | 0 erd | | | | | | | | | | ROTXL | ROTXL.B Rd | В | <b>-</b> | 2 | 0 | <u>r</u> | | | | | | | | | | | ROTXL.B #2, Rd | В | τ- | 2 | 4 | ē | | | | | | | | | | | ROTXL.W Rd | Μ | τ- | 2 | τ | p. | | | | | | | | | | | ROTXL.W #2, Rd | 8 | τ- | 2 | 2 | p. | | | | | | | | | | | ROTXL.L ERd | _ | τ- | 2 | ε | 0 erd | | | | | | | | | | | ROTXL.L #2, ERd | Г | ۲ | 2 | 7 | 0 erd | | | | | | | | | | ROTXR | ROTXR.B Rd | В | 1 | 3 | 0 | ы | | | | | | | | | | | ROTXR.B #2, Rd | В | τ- | 3 | 4 | Þ | | | | | | | | | | | ROTXR.W Rd | 8 | τ- | 3 | τ- | p | | | | | | | | | | | ROTXR.W #2, Rd | Ν | 1 | 3 | 2 | rd | | | | | | | | | | | ROTXR.L ERd | ٦ | | 3 | 3 | 0 erd | | | | | | | | | | | ROTXR.L #2, ERd | Г | 1 | 3 | 2 | 0 erd | | | | | | | | | | RTE | RTE | Ι | 2 | 9 | 7 | 0 | | | | | | | | | | RTS | RTS | Ι | 2 | 4 | 7 | 0 | | | | | | | | | | SHAL | SHAL.B Rd | В | 1 | 0 | 8 | Б | | | | | | | | | | | SHAL.B #2, Rd | В | 1 | 0 | C | ъ | | | | | | | | | | | SHAL.W Rd | > | τ- | 0 | 6 | 5 | | | | | | | | | | | SHAL.W #2, Rd | 8 | 1 | 0 | О | Б | | | | | | | | | | | SHAL.L ERd | _ | ~ | 0 | <u></u> | 0 erd | | | | | | | | | | | SHAL.L #2, ERd | _ | - | 0 | ш | 0 erd | | | | | | | | | | Instruc- | | | | | | | | | | - | Instruction Format | in Form | at | | | | | |----------|------------------------|------|----------|-----|----------|-------|----------|-----|----------|---|--------------------|----------|-----|----------|----------|----------|-----------| | tion | | Size | 1st byte | yte | 2nd byte | byte | 3rd byte | | 4th byte | | 5th byte | 6th byte | yte | 7th byte | 8th byte | 9th byte | 10th byte | | SHAR | SHAR.B Rd | В | _ | - | 80 | гд | | | | | | | | | | | | | | SHAR.B #2, Rd | В | <u>-</u> | - | ပ | ē | | | | | | | | | | | | | | SHAR.W Rd | Ν | 1 | 1 | 6 | rd | | | | | | | | | | | | | | SHAR.W #2, Rd | > | τ- | - | Δ | ъ | | | | | | | | | | | | | | SHAR.L ERd | _ | Ψ- | - | В | 0 erd | | | | | | | | | | | | | | SHAR.L #2, ERd | Г | 1 | 1 | ъ | 0 erd | | | | | | | | | | | | | SHLL | SHLL.B Rd | В | <b>-</b> | 0 | 0 | rd | | | | | | | | | | | | | | SHLL.B #2, Rd | В | <b>-</b> | 0 | 4 | Þ | | | | | | | | | | | | | | SHLL.W Rd | > | Ψ | 0 | - | 5 | | | | | | | | | | | | | | SHLL.W #2, Rd | 8 | | 0 | 2 | rd | | | | | | | | | | | | | | SHLL.L ERd | _ | Ψ- | 0 | က | 0 erd | | | | | | | | | | | | | | SHLL.L #2, ERd | Г | 1 | 0 | 7 | 0 erd | | | | | | | | | | | | | SHLR | SHLR.B Rd | В | <u>_</u> | - | 0 | ē | | | | | | | | | | | | | | SHLR.B #2, Rd | В | τ- | - | 4 | p. | | | | | | | | | | | | | | SHLR.W Rd | 8 | τ- | - | 1 | Þ | | | | | | | | | | | | | | SHLR.W #2, Rd | > | Ψ- | - | 2 | Б | | | | | | | | | | | | | | SHLR.L ERd | _ | Ψ- | - | က | 0 erd | | | | | | | | | | | | | | SHLR.L #2, ERd | _ | <b>-</b> | - | 7 | 0 erd | | | | | | | | | | | | | SLEEP | SLEEP | Ι | 0 | 1 | 8 | 0 | | | | | | | | | | | | | STC | STC.B CCR,Rd | В | 0 | 2 | 0 | rd | | | | | | | | | | | | | | STC.B EXR,Rd | В | 0 | 2 | 1 | rd | | | | | | | | | | | | | | STC.W CCR,@ERd | Ν | 0 | 1 | 4 | 0 | 9 | 9 1 | 1 erd 0 | | | | | | | | | | | STC.W EXR,@ERd | > | 0 | - | 4 | - | 9 | 9 | erd 0 | | | | | | | | | | | STC.W CCR, @(d:16,ERd) | Ν | 0 | 1 | 4 | 0 | 9 | F 1 | erd 0 | | di | dsib | | | | | | | | STC.W EXR,@(d:16,ERd) | ≥ | 0 | - | 4 | - | 9 | т. | erd 0 | | ġ | disp | | | | | | | | STC.W CCR, @(d:32,ERd) | > | 0 | - | 4 | 0 | 7 | 8 | erd 0 | 9 | В | ⋖ | 0 | | di | disp | | | | STC.W EXR,@(d:32,ERd) | 8 | 0 | 1 | 4 | 1 | 7 | 8 | erd 0 | 9 | В | ٧ | 0 | | di | disp | | | | STC.W CCR,@-ERd | Ν | 0 | 1 | 4 | 0 | 9 | D 1 | erd 0 | | | | | | | | | | | STC.W EXR,@-ERd | ≥ | 0 | - | 4 | - | 9 | | 1 erd 0 | | | | | | | | | | Instruc- | - index | | | | | | | | | | Instruction | Instruction Format | | | | | |----------|-------------------------|------|----------|---------|----------|-------|----------|--------------------------------------|-------|-------------|-------------|--------------------|----------|----------|----------|-----------| | tion | Mnemonic | Size | 1st byte | yte | 2nd byte | byte | 3rd byte | byte | 4th | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | STC | STC.W CCR,@aa:16 | > | 0 | - | 4 | 0 | 9 | В | 8 | 0 | a | abs | | | | | | | STC.W EXR,@aa:16 | > | 0 | - | 4 | - | 9 | а | 8 | 0 | מ | abs | | | | | | | STC.W CCR,@aa:32 | × | 0 | 1 | 4 | 0 | 9 | В | Α | 0 | | abs | S | | | | | | STC.W EXR,@aa:32 | 8 | 0 | 1 | 4 | - | 9 | В | Α | 0 | | abs | S | | | | | STM | STM.L(ERn-ERn+1), @-SP | _ | 0 | - | 1 | 0 | 9 | ۵ | ш | 0 ern | | | | | | | | | STM.L (ERn-ERn+2), @-SP | ٦ | 0 | 1 | 7 | 0 | 9 | ۵ | Н | 0 ern | | | | | | | | | STM.L (ERn-ERn+3), @-SP | _ | 0 | - | က | 0 | 9 | ۵ | ш | 0 ern | | | | | | | | STMAC | STMAC MACH,ERd | _ | Cann | ot be u | used in | the H | 3S/235 | Cannot be used in the H8S/2350 Group | | | | | | | | | | | STMAC MACL, ERd | _ | | | | | | | | | | | | | | | | SUB | SUB.B Rs,Rd | В | 1 | 8 | SJ | Б | | | | | | | | | | | | | SUB.W #xx:16,Rd | N | 7 | 6 | 3 | Б | | IMM | Σ | | | | | | | | | | SUB.W Rs,Rd | 8 | - | 6 | SJ | 5 | | | | | | | | | | | | | SUB.L #xx:32,ERd | _ | 7 | A | 3 | 0 erd | | | | IMM | V | | | | | | | | SUB.L ERS,ERd | _ | - | ٨ | 1 ers | 0 erd | | | | | | | | | | | | SUBS | SUBS #1,ERd | ٦ | 1 | В | 0 | 0 erd | | | | | | | | | | | | | SUBS #2,ERd | ٦ | - | В | 8 | 0 erd | | | | | | | | | | | | | SUBS #4,ERd | _ | 1 | В | 6 | 0 erd | | | | | | | | | | | | SUBX | SUBX #xx:8,Rd | В | В | rd | M | IMM | | | | | | | | | | | | | SUBX Rs,Rd | В | _ | Е | LS. | Б | | | | | | | | | | | | TAS | TAS @ERd | В | 0 | 1 | ш | 0 | 7 | В | 0 erd | ပ | | | | | | | | TRAPA | TRAPA #x:2 | | 2 | 7 | имі 00 | 0 | | | | | | | | | | | | XOR | XOR.B #xx:8,Rd | В | Δ | ы | M | IMM | | | | | | | | | | | | | XOR.B Rs,Rd | В | - | 5 | LS. | Б | | | | | | | | | | | | | XOR.W #xx:16,Rd | 8 | 7 | 6 | 2 | Б | | IMM | Σ | | | | | | | | | | XOR.W Rs,Rd | > | 9 | 2 | LS | 5 | | | | | | | | | | | | | XOR.L #xx:32,ERd | ٦ | 7 | Α | 2 | 0 erd | | | | IMM | V | | | | | | | | XOR.L ERS,ERd | _ | 0 | - | ш | 0 | 9 | 2 | 0 ers | 0 ers 0 erd | | | | | | | | S. S. S. | | | | Instruction Format | n Format | | | | | |----------------------|-------------------|-------------------|----------|--------------------|----------|----------|----------|----------|-----------| | XORC #xx:8,CCR | 1st byte 2nd byte | 3rd byte 4th byte | 4th byte | 5th byte 6th byte | | 7th byte | 8th byte | 9th byte | 10th byte | | | MMI 5 | | | | | | | | | | XORC #xx:8,EXR B 0 1 | 1 4 1 | 0 5 | IMM | | | | | | | Legend: IMM: abs: Immediate data (2, 3, 8, 16, or 32 bits) Absolute address (8, 16, 24, or 32 bits) Register field (4 bits specifying an 8-bit or 16-bit register. The symbols rs, rd, and rn correspond to operand symbols Rs, Rd,and Rn.) Displacement (8, 16, or 32 bits) rs, rd, rn: disb: Register field (3 bits specifying an address register or 32-bit register. The symbols ers, erd, ern, and erm correspond to operand symbols ERs, ERd, ERn, and ERm.) ers, erd, ern, erm: Note: \* Bit 7 of the 4th byte of the MOV.L ERs, @(d:32,ERd) instruction can be either 1 or 0. The register fields specify general registers as follows. | ) | - | ) | | | | |-----------------------------------|-------------------------------------|-------------------|---------------------|-------------------|---------------------| | Address Regist<br>32-Bit Register | Address Register<br>32-Bit Register | 16-Bit | 16-Bit Register | 8-Bit | 8-Bit Register | | Register<br>Field | General<br>Register | Register<br>Field | General<br>Register | Register<br>Field | General<br>Register | | 000 | ERO | 0000 | RO | 0000 | ROH | | 001 | ER1 | 0001 | R1 | 0001 | R1H | | | • | • | • | • | • | | | • | • | • | • | • | | | • | • | • | • | • | | _ | ER7 | 0111 | R7 | 0111 | R7H | | | | 1000 | E0 | 1000 | ROL | | | | 1001 | E1 | 1001 | R1L | | | | • | • | • | • | | | | • | • | • | • | | | | • | • | • | • | | | | 1111 | E7 | 1111 | R7L | ## A.3 Operation Code Map Table A.3 shows the operation code map. **Table A.3** Operation Code Map (1) | Operation | C | ode | Ma | ıp ( | 1) | | | | | | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------|---------|-------------------|-----------------|------|----------|-----|-----------------|-----------------|-----------------|-----|------|-----|------|----|-----|-----|-----|--| | | ш | Table<br>A.3(2) | Table<br>A.3(2) | | | BLE | | | | | | | | | | | | | | | ш | ADDX | SUBX | | | BGT | JSR | | Table A.3(3) | | | | | | | | | | | | ۵ | > | ۵ | | | BLT | | MOV | Table | | | | | | | | | | | | ပ | MOV | CMP | | | BGE | BSR | | | | | | | | | | | | | 1 is 0. | В | Table<br>A.3(2) | Table<br>A.3(2) | | | BMI | | | EEPMOV | | | | | | | | | | | nt bit of BH<br>nt bit of BH | ∢ | Table<br>A.3(2) | Table<br>A.3(2) | | | BPL | JMP | Table<br>A.3(2) | | | | | | | | | | | | <ul> <li>Instruction when most significant bit of BH is 0.</li> <li>Instruction when most significant bit of BH is 1.</li> </ul> | 6 | | В | | | BVS | | > | Table<br>A.3(2) | | | | | | | | | | | when mo | 80 | ADD | SUB | ٥ | ū | BVC | Table<br>A.3(2) | MOV | MOV | Q | × | ۵ | × | ~ | œ | | > | | | Instructior | 7 | LDC | Table<br>A.3(2) | Š | MOV<br>J | BEQ | TRAPA | BST<br>BIST | BLD BILD | ADD | ADDX | CMP | SUBX | OR | XOR | AND | MOV | | | | 9 | ANDC | AND | | | BNE | RTE | | SAND<br>BIAND | | | | | | | | | | | | 2 | XORC | XOR | | | BCS | BSR | ~ | BXOR E | | | | | | | | | | | | 4 | ORC | N<br>N | | | BCC | RTS | ~ | BOR E | | | | | | | | | | | 2nd byte<br>BH BL | က | DC<br>LDMAC | Table<br>A.3(2) | | | BLS | DIVXU | | 1010 | | | | | | | | | | | <u> </u> | 2 | STC */ | Table<br>A.3(2) | | | H | MULXU | - C | DCLR | | | | | | | | | | | 1st byte | - | Table S<br>A.3(2) | Table<br>A.3(2) | | | BRN | DIVXU | Ę | DNG | | | | | | | | | | | epoo uc | 0 | NOP | Table<br>A.3(2) | | | BRA | MULXU | i i | DSE | | | | | | | | | | | Instruction code | 4/<br>4 | 0 | - | 2 | ო | 4 | 2 | 9 | 7 | 8 | ი | ∢ | В | O | ۵ | ш | ш | | #### Table A.3 **Operation Code Map (2)** | ш | Table<br>A.3(3) | | INC | | SHAL | SHAR | ROTL | ROTR | EXTS | | DEC | | BLE | | | | | |-------|-----------------|-----|------|-----|----------|------|-------|-------|------|----------|------|----------|-----|-----------------|-----|-----|--| | ш | TAS | | | | | | | | | | | | BGT | | | | | | ٥ | Table<br>A.3(3) | | INC | | | | | | EXTS | | DEC | | BLT | | | | | | O | Table<br>A.3(3) | ٥ | | 2 | SHAL | SHAR | ROTL | ROTR | | <u>@</u> | | <u>ā</u> | BGE | MOVTPE* | | | | | В | | ADD | | MOV | | | | | NEG | SUB | | CMP | BMI | | | | | | 4 | CLRMAC* | | | | | | | | | | | | BPL | MOV | | | | | 6 | | | ADDS | | AL. | SHAR | 2 | ROTR | NEG | | SUBS | | BVS | | | | | | 8 | SLEEP | | AD | | SHAL | SH | ROTL | - R | 쀨 | | S | | BVC | MOV | | | | | 7 | | | INC | | SHLL | SHLR | ROTXL | ROTXR | EXTU | | DEC | | BEQ | | | | | | 9 | MAC* | | | | | | | | | | | | BNE | | AND | AND | | | 2 | | | INC | | | | | | EXTU | | DEC | | BCS | | XOR | XOR | | | 4 | LDC STC | | | | SHLL | SHLR | ROTXL | ROTXR | | | | | BCC | MOVFPE* | OR | OR | | | 3 | STM | | | | | | | | NOT | | | | BLS | Table<br>A.3(4) | SUB | SUB | | | 2 | | | | | | | | | | | | | IH8 | MOV | CMP | CMP | | | - | LDM | | | | SHLL | SHLR | ROTXL | ROTXR | NOT | | | | BRN | Table<br>A.3(4) | ADD | ADD | | | 0 | MOV | INC | ADDS | DAA | <u>ရ</u> | SH | RO. | RO | ž | DEC | SUBS | DAS | BRA | MOV | MOV | MOV | | | AH AL | 01 | 0A | 0B | 0F | 10 | 1 | 12 | 13 | 17 | 14 | 18 | 1F | 58 | 6A | 62 | 7A | | Note: \* Cannot be used in the H8S/2350 Group. 2nd byte 퓜 H ${\sf F}$ ΑH Table A.3 Operation Code Map (3) | | | υu | e M | ap ( | (3) | | | | | | | | | | |---------------------------------------------------|---------------------------------------------------|----|----------------------|-------|-------|-------|---------|---------------|-------------|---------|---------|---------------|-------------|---------------------| | Instruction when most significant bit of DH is 0. | Instruction when most significant bit of DH is 1. | | ш | | | | | | | | | | | | | ificant bit | ificant bit | | Е | | | | | | | | | | | | | most sign | most sign | | О | | | | | | | | | | | | | tion when | tion when | | ပ | | | | | | | | | | | | | — Instruct | — Instruct | | В | | | | | | | | | | | | | N | | | A | | | | | | | | | | | | | ļ | | | 6 | | | | | | | | | | | | | | | | 8 | | | | | | | | | | | | | | | | 7 | | | | | BLD<br>BILD | BST<br>BIST | | | BLD | BST<br>BIST | | | 4th byte | DL | | 9 | | | AND | | 3AND<br>BIAND | | | | BAND<br>BIAND | | | | 4th | Ы | | 5 | | | XOR | | SXOR BIXOR | | | | BXOR BIXOF | | | | 3rd byte | CL | | 4 | | | OR | | BOR I | | | | BOR | | | | | ВL СН | | 3 | | DIVXS | | BTST | BTST [ | | | BTST | BTST [ | | | | 2nd byte | ВНВ | | 2 | MULXS | | | | | BCLR | BCLR | | | BCLR | BCLR | | oyte | AL | | - | | DIVXS | | | | BNOT | BNOT | | | BNOT | BNOT | | 1st byte | AH | | 0 | MULXS | | | | | BSET | BSET | | | BSET | BSET | | Instruction code | | | CL<br>AH AL BH BL CH | 01C05 | 01D05 | 01F06 | 7Cr06*1 | 7Cr07*1 | 7Dr06*1 | 7Dr07*1 | 7Eaa6*2 | 7Eaa7*2 | 7Faa6*2 | 7Faa7* <sup>2</sup> | Notes: 1. r is the register specification field. 2. aa is the absolute address specification. **Table A.3** Operation Code Map (4) | | | урсі | FH is 0.<br>FH is 1. | ш | | шр | | | |---|------------------|-------|------------------------------------------------------------------------------------------------------------|--------------------|------------|------------------|-------------|------------| | | | | – Instruction when most significant bit of FH is 0.<br>– Instruction when most significant bit of FH is 1. | ш | | | | | | | | | most signii<br>most signii | ٥ | | | | | | | | | tion when<br>tion when | O | | | | | | | | | — Instruct<br>— Instruct | В | | | | | | ſ | | | | ∢ | | | | | | | 6th byte | 1 F | | 6 | | | | | | | | 표 - | | 80 | | | | | | | 5th byte | EH EL | | 7 | | ND BLD BILD BILD | BST<br>BIST | | | - | byte | DL | | 9 | | BAND<br>OR BIAND | | | | | 4th byte | DH DF | | 2 | | OR<br>DXIS | | | | | 3rd byte | СГ | | 4 | | BOR BX | | | | | 31 | CH | | က | HOL | <u> </u> | | | | | 2nd byte | BL | | 2 | | D | 0 | , LA | | | 2r | ВН | | | | | 1 C | <u> </u> | | | 1st byte | AL | | _ | | | | | | | | AH | | 0 | | | 6 | D20 | | | Instruction code | | | AHALBHBLCHCLDHDLEH | 6A10aaaa6* | 6A10aaaa7* | 6A18aaaa6* | 6A18aaaa7* | | | | <ul> <li>Instruction when most significant bit of HH is</li> <li>Instruction when most significant bit of HH is</li> </ul> | ш | | | | | |------------------|-------|----------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|-----------------------------------------|---------------|---------------| | | | nificant b<br>nificant bi | ш | | | | | | ø. | 로 | most sig<br>most sig | ۵ | | | | | | 8th byte | · · · | ion when<br>ion when | ပ | | | | | | 7th byte | GL | – Instruct<br>– Instruct | В | | | | | | 7th | В | | 4 | | | | | | 6th byte | 긤 | | 6 | | | | | | 6th | Æ | | 8 | | | | | | 5th byte | EL | | | | | BIST | | | 5th | H | | 7 | | BLD | BST | | | byte | DF | | 9 | | BAND<br>BIAND | | | | 4th byte | 품 | | 5 | | BOR BXOR BAND BLD BIOR BIXOR BIAND BILD | | | | 3rd byte | CF | | 4 | | OR BIOR | | | | 3r, | СН | | | TOTO | | | | | oyte | BL | | ., | | <u>-</u> | | | | 2nd byte | ВН | | 2 | | | 3 | PCL | | 1st byte | AL | | _ | | | FOING | DIACI DOLK | | 1st | AH | | 0 | | | 100 | | | Instruction code | | | AHALBHBL FHFLGH | 6A30aaaaaaaa6* | 6A30aaaaaaa7* | 6A38aaaaaaa6* | 6A38aaaaaaa7* | Note: \* aa is the absolute address specification. ## **A.4** Number of States Required for Instruction Execution The tables in this section can be used to calculate the number of states required for instruction execution by the CPU. Table A.5 indicates the number of instruction fetch, data read/write, and other cycles occurring in each instruction. Table A.4 indicates the number of states required for each cycle. The number of states required for execution of an instruction can be calculated from these two tables as follows: Execution states = $$I \times S_I + J \times S_I + K \times S_K + L \times S_L + M \times S_M + N \times S_N$$ **Examples:** Advanced mode, program code and stack located in external memory, on-chip supporting modules accessed in two states with 8-bit bus width, external devices accessed in three states with one wait state and 16-bit bus width. 1. BSET #0, @FFFFC7:8 From table A.5: $$I = L = 2$$ , $J = K = M = N = 0$ From table A 4. $$S_{I} = 4$$ , $S_{L} = 2$ Number of states required for execution = $2 \times 4 + 2 \times 2 = 12$ 2. JSR @@30 From table A.5: $$I = J = K = 2$$ , $L = M = N = 0$ From table A.4: $$S_{\rm I}=S_{\rm J}=S_{\rm K}=4$$ Number of states required for execution = $2 \times 4 + 2 \times 4 + 2 \times 4 = 24$ **Table A.4** Number of States per Cycle ### **Access Conditions** | | | | On-Ch | ip Supporting | | Externa | al Device | | |---------------------|----------------|-------------------|-------|---------------|------|---------|-------------------|--------| | | | | | Module | 8-Bi | t Bus | 16-B | it Bus | | Cycle | | On-Chip<br>Memory | | 16-Bit<br>Bus | | | 2-State<br>Access | | | Instruction fetch | Sı | 1 | 4 | 2 | 4 | 6 + 2m | 2 | 3 + m | | Branch address read | $S_{J}$ | <del>_</del> | | | | | | | | Stack operation | Sĸ | _ | | | | | | | | Byte data access | $S_L$ | _ | 2 | | 2 | 3 + m | - | | | Word data access | S <sub>M</sub> | _ | 4 | | 4 | 6 + 2m | - | | | Internal operation | $S_N$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Legend: m: Number of wait states inserted into external device access **Table A.5** Number of Cycles in Instruction Execution | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|--------------------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | М | N | | ADD | ADD.B #xx:8,Rd | 1 | | | | | | | | ADD.B Rs,Rd | 1 | | | | | | | | ADD.W #xx:16,Rd | 2 | | | | | | | | ADD.W Rs,Rd | 1 | | | | | | | | ADD.L #xx:32,ERd | 3 | | | | | | | | ADD.L ERs,ERd | 1 | | | | | | | ADDS | ADDS #1/2/4,ERd | 1 | | | | | | | ADDX | ADDX #xx:8,Rd | 1 | | | | | | | | ADDX Rs,Rd | 1 | | | | | | | AND | AND.B #xx:8,Rd | 1 | | | | | | | | AND.B Rs,Rd | 1 | | | | | | | | AND.W #xx:16,Rd | 2 | | | | | | | | AND.W Rs,Rd | 1 | | | | | | | | AND.L #xx:32,ERd | 3 | | | | | | | | AND.L ERs,ERd | 2 | | | | | | | ANDC | ANDC #xx:8,CCR | 1 | | | | | | | | ANDC #xx:8,EXR | 2 | | | | | | | BAND | BAND #xx:3,Rd | 1 | | | | | | | | BAND #xx:3,@ERd | 2 | | | 1 | | | | | BAND #xx:3,@aa:8 | 2 | | | 1 | | | | | BAND #xx:3,@aa:16 | 3 | | | 1 | | | | | BAND #xx:3,@aa:32 | 4 | | | 1 | | | | Bcc | BRA d:8 (BT d:8) | 2 | | | | | | | | BRN d:8 (BF d:8) | 2 | | | | | | | | BHI d:8 | 2 | | | | | | | | BLS d:8 | 2 | | | | | | | | BCC d:8 (BHS d:8) | 2 | | | | | | | | BCS d:8 (BLO d:8) | 2 | | | | | | | | BNE d:8 | 2 | | | | | | | | BEQ d:8 | 2 | | | | | | | | BVC d:8 | 2 | | | | | | | | BVS d:8 | 2 | | | | | | | | BPL d:8 | 2 | | | | | | | | BMI d:8 | 2 | | | | | | | | BGE d:8 | 2 | | | | | | | | BLT d:8 | 2 | | | | | | | | BGT d:8 | 2 | | | | | | | | BLE d:8 | 2 | | | | | | | | BRA d:16 (BT d:16) | 2 | | | | | 1 | | | BRN d:16 (BF d:16) | 2 | | | | | 1 | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|---------------------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | М | N | | Bcc | BHI d:16 | 2 | | | | | 1 | | | BLS d:16 | 2 | | | | | 1 | | | BCC d:16 (BHS d:16) | 2 | | | | | 1 | | | BCS d:16 (BLO d:16) | 2 | | | | | 1 | | | BNE d:16 | 2 | | | | | 1 | | | BEQ d:16 | 2 | | | | | 1 | | | BVC d:16 | 2 | | | | | 1 | | | BVS d:16 | 2 | | | | | 1 | | | BPL d:16 | 2 | | | | | 1 | | | BMI d:16 | 2 | | | | | 1 | | | BGE d:16 | 2 | | | | | 1 | | | BLT d:16 | 2 | | | | | 1 | | | BGT d:16 | 2 | | | | | 1 | | | BLE d:16 | 2 | | | | | 1 | | BCLR | BCLR #xx:3,Rd | 1 | | | | | | | | BCLR #xx:3,@ERd | 2 | | | 2 | | | | | BCLR #xx:3,@aa:8 | 2 | | | 2 | | | | | BCLR #xx:3,@aa:16 | 3 | | | 2 | | | | | BCLR #xx:3,@aa:32 | 4 | | | 2 | | | | | BCLR Rn,Rd | 1 | | | | | | | | BCLR Rn,@ERd | 2 | | | 2 | | | | | BCLR Rn,@aa:8 | 2 | | | 2 | | | | | BCLR Rn,@aa:16 | 3 | | | 2 | | | | | BCLR Rn,@aa:32 | 4 | | | 2 | | | | BIAND | BIAND #xx:3,Rd | 1 | | | | | | | | BIAND #xx:3,@ERd | 2 | | | 1 | | | | | BIAND #xx:3,@aa:8 | 2 | | | 1 | | | | | BIAND #xx:3,@aa:16 | 3 | | | 1 | | | | | BIAND #xx:3,@aa:32 | 4 | | | 1 | | | | BILD | BILD #xx:3,Rd | 1 | | | | | | | | BILD #xx:3,@ERd | 2 | | | 1 | | | | | BILD #xx:3,@aa:8 | 2 | | | 1 | | | | | BILD #xx:3,@aa:16 | 3 | | | 1 | | | | | BILD #xx:3,@aa:32 | 4 | | | 1 | | | | BIOR | BIOR #xx:8,Rd | 1 | | | | | | | | BIOR #xx:8,@ERd | 2 | | | 1 | | | | | BIOR #xx:8,@aa:8 | 2 | | | 1 | | | | | BIOR #xx:8,@aa:16 | 3 | | | 1 | | | | | BIOR #xx:8,@aa:32 | 4 | | | 1 | | | | | | - | | | - | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|--------------------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | М | N | | BIST | BIST #xx:3,Rd | 1 | | | | | | | | BIST #xx:3,@ERd | 2 | | | 2 | | | | | BIST #xx:3,@aa:8 | 2 | | | 2 | | | | | BIST #xx:3,@aa:16 | 3 | | | 2 | | | | | BIST #xx:3,@aa:32 | 4 | | | 2 | | | | BIXOR | BIXOR #xx:3,Rd | 1 | | | | | | | | BIXOR #xx:3,@ERd | 2 | | | 1 | | | | | BIXOR #xx:3,@aa:8 | 2 | | | 1 | | | | | BIXOR #xx:3,@aa:16 | 3 | | | 1 | | | | | BIXOR #xx:3,@aa:32 | 4 | | | 1 | | | | BLD | BLD #xx:3,Rd | 1 | | | | | | | | BLD #xx:3,@ERd | 2 | | | 1 | | | | | BLD #xx:3,@aa:8 | 2 | | | 1 | | | | | BLD #xx:3,@aa:16 | 3 | | | 1 | | | | | BLD #xx:3,@aa:32 | 4 | | | 1 | | | | BNOT | BNOT #xx:3,Rd | 1 | | | | | | | | BNOT #xx:3,@ERd | 2 | | | 2 | | | | | BNOT #xx:3,@aa:8 | 2 | | | 2 | | | | | BNOT #xx:3,@aa:16 | 3 | | | 2 | | | | | BNOT #xx:3,@aa:32 | 4 | | | 2 | | | | | BNOT Rn,Rd | 1 | | | | | | | | BNOT Rn,@ERd | 2 | | | 2 | | | | | BNOT Rn,@aa:8 | 2 | | | 2 | | | | | BNOT Rn,@aa:16 | 3 | | | 2 | | | | | BNOT Rn,@aa:32 | 4 | | | 2 | | | | BOR | BOR #xx:3,Rd | 1 | | | | | | | | BOR #xx:3,@ERd | 2 | | | 1 | | | | | BOR #xx:3,@aa:8 | 2 | | | 1 | | | | | BOR #xx:3,@aa:16 | 3 | | | 1 | | | | | BOR #xx:3,@aa:32 | 4 | | | 1 | | | | BSET | BSET #xx:3,Rd | 1 | | | | | | | | BSET #xx:3,@ERd | 2 | | | 2 | | | | | BSET #xx:3,@aa:8 | 2 | | | 2 | | | | | BSET #xx:3,@aa:16 | 3 | | | 2 | | | | | BSET #xx:3,@aa:32 | 4 | | | 2 | | | | | BSET Rn,Rd | 1 | | | | | | | | BSET Rn,@ERd | 2 | | | 2 | | | | | BSET Rn,@aa:8 | 2 | | | 2 | | | | | BSET Rn,@aa:16 | 3 | | | 2 | | | | | BSET Rn,@aa:32 | 4 | | | 2 | | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|-------------------|----------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | | ī | J | <u>.</u><br>К | L | М | N. | | BSR | BSR d:8 | Normal | 2 | | 1 | | | | | | | Advanced | 2 | | 2 | | | | | | BSR d:16 | Normal | 2 | | 1 | | | 1 | | | | Advanced | 2 | | 2 | | | 1 | | BST | BST #xx:3,Rd | | 1 | | | | | | | | BST #xx:3,@ERd | | 2 | | | 2 | | | | | BST #xx:3,@aa:8 | | 2 | | | 2 | | | | | BST #xx:3,@aa:16 | | 3 | | | 2 | | | | | BST #xx:3,@aa:32 | | 4 | | | 2 | | | | BTST | BTST #xx:3,Rd | | 1 | | | | | | | | BTST #xx:3,@ERd | | 2 | | | 1 | | | | | BTST #xx:3,@aa:8 | | 2 | | | 1 | | | | | BTST #xx:3,@aa:16 | | 3 | | | 1 | | | | | BTST #xx:3,@aa:32 | | 4 | | | 1 | | | | | BTST Rn,Rd | | 1 | | | | | | | | BTST Rn,@ERd | | 2 | | | 1 | | | | | BTST Rn,@aa:8 | | 2 | | | 1 | | | | | BTST Rn,@aa:16 | | 3 | | | 1 | | | | | BTST Rn,@aa:32 | | 4 | | | 1 | | | | BXOR | BXOR #xx:3,Rd | | 1 | | | | | | | | BXOR #xx:3,@ERd | | 2 | | | 1 | | | | | BXOR #xx:3,@aa:8 | | 2 | | | 1 | | | | | BXOR #xx:3,@aa:16 | | 3 | | | 1 | | | | | BXOR #xx:3,@aa:32 | | 4 | | | 1 | | | | CLRMAC | CLRMAC | | Cannot be u | sed in the H8 | 3S/2350 Grou | р | | | | CMP | CMP.B #xx:8,Rd | | 1 | | | | | | | | CMP.B Rs,Rd | | 1 | | | | | | | | CMP.W #xx:16,Rd | | 2 | | | | | | | | CMP.W Rs,Rd | | 1 | | | | | | | | CMP.L #xx:32,ERd | | 3 | | | | | | | | CMP.L ERs,ERd | | 1 | | | | | | | DAA | DAA Rd | | 1 | | | | | | | DAS | DAS Rd | | 1 | | | | | | | DEC | DEC.B Rd | | 1 | | | | | | | | DEC.W #1/2,Rd | | 1 | | | | | | | | DEC.L #1/2,ERd | | 1 | | | | | | | DIVXS | DIVXS.B Rs,Rd | | 2 | | | | | 11 | | | DIVXS.W Rs,ERd | | 2 | | | | | 19 | | DIVXU | DIVXU.B Rs,Rd | | 1 | | | | | 11 | | | DIVXU.W Rs,ERd | | 1 | | | | | 19 | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|--------------------|----------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | | I | J | K | L | М | N | | EEPMOV | EEPMOV.B | | 2 | | | 2n+2*2 | | | | | EEPMOV.W | | 2 | | | 2n+2*2 | | | | EXTS | EXTS.W Rd | | 1 | | | | | | | | EXTS.L ERd | | 1 | | | | | | | EXTU | EXTU.W Rd | | 1 | | | | | | | | EXTU.L ERd | | 1 | | | | | | | INC | INC.B Rd | | 1 | | | | | | | | INC.W #1/2,Rd | | 1 | | | | | | | | INC.L #1/2,ERd | | 1 | | | | | | | JMP | JMP @ERn | | 2 | | | | | | | | JMP @aa:24 | | 2 | | | | | 1 | | | JMP @@aa:8 | Normal | 2 | 1 | | | | 1 | | | | Advanced | 2 | 2 | | | | 1 | | JSR | JSR @ERn | Normal | 2 | | 1 | | | | | | | Advanced | 2 | | 2 | | | | | | JSR @aa:24 | Normal | 2 | | 1 | | | 1 | | | | Advanced | 2 | | 2 | | | 1 | | | JSR @@aa:8 | Normal | 2 | 1 | 1 | | | | | | | Advanced | 2 | 2 | 2 | | | | | LDC | LDC #xx:8,CCR | | 1 | | | | | | | | LDC #xx:8,EXR | | 2 | | | | | | | | LDC Rs,CCR | | 1 | | | | | | | | LDC Rs,EXR | | 1 | | | | | | | | LDC @ERs,CCR | | 2 | | | | 1 | | | | LDC @ERs,EXR | | 2 | | | | 1 | | | | LDC @(d:16,ERs),C0 | CR | 3 | | | | 1 | | | | LDC @(d:16,ERs),EX | (R | 3 | | | | 1 | | | | LDC @(d:32,ERs),C0 | CR | 5 | | | | 1 | | | | LDC @(d:32,ERs),EX | | 5 | | | | 1 | | | | LDC @ERs+,CCR | | 2 | | | | 1 | 1 | | | LDC @ERs+,EXR | | 2 | | | | 1 | 1 | | | LDC @aa:16,CCR | | 3 | | | | 1 | | | | LDC @aa:16,EXR | | 3 | | | | 1 | | | | LDC @aa:32,CCR | | 4 | | | | 1 | | | | LDC @aa:32,EXR | | 4 | | | | 1 | | | LDM | LDM.L @SP+, (ERn- | ERn+1) | 2 | | 4 | | | 1 | | | LDM.L @SP+, (ERn- | | 2 | | 6 | | | 1 | | | LDM.L @SP+, (ERn- | | 2 | | 8 | | | 1 | | LDMAC | LDMAC ERs,MACH | • | | sed in the H | 8S/2350 Grou | p | | | | | LDMAC ERS,MACL | | | | | | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|------------------------------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | 1 | J | K | L | M | N | | MAC | MAC @ERn+,@ERm+ | | | 18S/2350 Gro | | | | | MOV | MOV.B #xx:8,Rd | 1 | | | • | | | | | MOV.B Rs,Rd | 1 | | | | | | | | MOV.B @ERs,Rd | 1 | | | 1 | | | | | MOV.B @(d:16,ERs),Rd | 2 | | | 1 | | | | | MOV.B @(d:32,ERs),Rd | 4 | | | 1 | | | | | MOV.B @ERs+,Rd | 1 | | | 1 | | 1 | | | MOV.B @aa:8,Rd | 1 | | | 1 | | | | | MOV.B @aa:16,Rd | 2 | | | 1 | | | | | MOV.B @aa:32,Rd | 3 | | | 1 | | | | | MOV.B Rs,@ERd | 1 | | | 1 | | | | | MOV.B Rs,@(d:16,ERd) | 2 | | | 1 | | | | | MOV.B Rs,@(d:32,ERd) | 4 | | | 1 | | | | | MOV.B Rs,@-ERd | 1 | | | 1 | | 1 | | | MOV.B Rs,@aa:8 | 1 | | | 1 | | | | | MOV.B Rs,@aa:16 | 2 | | | 1 | | | | | MOV.B Rs,@aa:32 | 3 | | | 1 | | | | | MOV.W #xx:16,Rd | 2 | | | • | | | | | MOV.W Rs,Rd | 1 | | | | | | | | MOV.W @ERs,Rd | 1 | | | | 1 | | | | MOV.W @(d:16,ERs),Rd | 2 | | | | 1 | | | | MOV.W @(d:32,ERs),Rd | 4 | | | | 1 | | | | MOV.W @ERs+,Rd | 1 | | | | 1 | 1 | | | MOV.W @aa:16,Rd | 2 | | | | 1 | | | | MOV.W @aa:32,Rd | 3 | | | | 1 | | | | MOV.W Rs,@ERd | 1 | | | | 1 | | | | MOV.W Rs,@(d:16,ERd) | 2 | | | | 1 | | | | MOV.W Rs,@(d:32,ERd) | 4 | | | | 1 | | | | MOV.W Rs,@-ERd | 1 | | | | 1 | 1 | | | MOV.W Rs,@aa:16 | 2 | | | | 1 | · | | | MOV.W Rs,@aa:32 | 3 | | | | 1 | | | | MOV.L #xx:32,ERd | 3 | | | | | | | | MOV.L ERs,ERd | 1 | | | | | | | | MOV.L @ERs,ERd | 2 | | | | 2 | | | | MOV.L @(d:16,ERs),ERd | 3 | | | | 2 | | | | MOV.L @(d:32,ERs),ERd | 5 | | | | 2 | | | | MOV.L @ERs+,ERd | 2 | | | | 2 | 1 | | | MOV.L @2R01,ERd | 3 | | | | 2 | • | | | MOV.L @aa:32,ERd | 4 | | | | 2 | | | | MOV.L ERs,@ERd | 2 | | | | 2 | | | | MOV.L ERs,@(d:16,ERd) | 3 | | | | 2 | | | | 1110 V.E E110, (6(0.10,E110) | | | | | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|-----------------------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | M | N | | MOV | MOV.L ERs,@(d:32,ERd) | 5 | | | | 2 | | | | MOV.L ERs,@-ERd | 2 | | | | 2 | 1 | | | MOV.L ERs,@aa:16 | 3 | | | | 2 | | | | MOV.L ERs,@aa:32 | 4 | | | | 2 | | | MOVFPE | MOVFPE @:aa:16,Rd | Can not be u | used in the H | 18S/2350 Gro | nb | | | | MOVTPE | MOVTPE Rs,@:aa:16 | | | | | | | | MULXS | MULXS.B Rs,Rd | 2 | | | | | 11 | | | MULXS.W Rs,ERd | 2 | | | | | 19 | | MULXU | MULXU.B Rs,Rd | 1 | | | | | 11 | | | MULXU.W Rs,ERd | 1 | | | | | 19 | | NEG | NEG.B Rd | 1 | | | | | | | | NEG.W Rd | 1 | | | | | | | | NEG.L ERd | 1 | | | | | | | NOP | NOP | 1 | | | | | _ | | NOT | NOT.B Rd | 1 | | | | | | | | NOT.W Rd | 1 | | | | | | | | NOT.L ERd | 1 | | | | | | | OR | OR.B #xx:8,Rd | 1 | | | | | | | | OR.B Rs,Rd | 1 | | | | | | | | OR.W #xx:16,Rd | 2 | | | | | | | | OR.W Rs,Rd | 1 | | | | | | | | OR.L #xx:32,ERd | 3 | | | | | | | | OR.L ERs,ERd | 2 | | | | | | | ORC | ORC #xx:8,CCR | 1 | | | | | | | | ORC #xx:8,EXR | 2 | | | | | | | POP | POP.W Rn | 1 | | | | 1 | 1 | | | POP.L ERn | 2 | | | | 2 | 1 | | PUSH | PUSH.W Rn | 1 | | | | 1 | 1 | | | PUSH.L ERn | 2 | | | | 2 | 1 | | ROTL | ROTL.B Rd | 1 | | | | | | | | ROTL.B #2,Rd | 1 | | | | | | | | ROTL.W Rd | 1 | | | | | | | | ROTL.W #2,Rd | 1 | | | | | | | | ROTL.L ERd | 1 | | | | | | | | ROTL.L #2,ERd | 1 | | | | | | | ROTR | ROTR.B Rd | 1 | | | | | | | | ROTR.B #2,Rd | 1 | | | | | | | | ROTR.W Rd | 1 | | | | | | | | | 1 | | | | | | | | ROTR.W #2,Rd | 1 | | | | | | | | ROTR L #2 EDd | | | | | | | | | ROTR.L #2,ERd | 1 | | | | | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|----------------|----------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | | I | J | K | L | M | N | | ROTXL | ROTXL.B Rd | | 1 | | | | | | | | ROTXL.B #2,Rd | | 1 | | | | | | | | ROTXL.W Rd | | 1 | | | | | | | | ROTXL.W #2,Rd | | 1 | | | | | | | | ROTXL.L ERd | | 1 | | | | | | | | ROTXL.L #2,ERd | | 1 | | | | | | | ROTXR | ROTXR.B Rd | | 1 | | | | | | | | ROTXR.B #2,Rd | | 1 | | | | | | | | ROTXR.W Rd | | 1 | | | | | | | | ROTXR.W #2,Rd | | 1 | | | | | | | | ROTXR.L ERd | | 1 | | | | | | | | ROTXR.L #2,ERd | | 1 | | | | | | | RTE | RTE | | 2 | | 2/3*1 | | | 1 | | RTS | RTS | Normal | 2 | | 1 | | | 1 | | | | Advanced | 2 | | 2 | | | 1 | | SHAL | SHAL.B Rd | | 1 | | | | | | | | SHAL.B #2,Rd | | 1 | | | | | | | | SHAL.W Rd | | 1 | | | | | | | | SHAL.W #2,Rd | | 1 | | | | | | | | SHAL.L ERd | | 1 | | | | | | | | SHAL.L #2,ERd | | 1 | | | | | | | SHAR | SHAR.B Rd | | 1 | | | | | | | | SHAR.B #2,Rd | | 1 | | | | | | | | SHAR.W Rd | | 1 | | | | | | | | SHAR.W #2,Rd | | 1 | | | | | | | | SHAR.L ERd | | 1 | | | | | | | | SHAR.L #2,ERd | | 1 | | | | | | | SHLL | SHLL.B Rd | | 1 | | | | | | | | SHLL.B #2,Rd | | 1 | | | | | | | | SHLL.W Rd | | 1 | | | | | | | | SHLL.W #2,Rd | | 1 | | | | | | | | SHLL.L ERd | | 1 | | | | | | | | SHLL.L #2,ERd | | 1 | | | | | | | SHLR | SHLR.B Rd | | 1 | | | | | | | | SHLR.B #2,Rd | | 1 | | | | | | | | SHLR.W Rd | | 1 | | | | | | | | SHLR.W #2,Rd | | 1 | | | | | | | | SHLR.L ERd | | 1 | | | | | | | | SHLR.L #2,ERd | | 1 | | | | | | | SLEEP | SLEEP | | 1 | | | | | 1 | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|-------------------|----------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | | I | J | K | L | M | N | | STC | STC.B CCR,Rd | | 1 | | | | | | | | STC.B EXR,Rd | | 1 | | | | | | | | STC.W CCR,@ERd | | 2 | | | | 1 | | | | STC.W EXR,@ERd | | 2 | | | | 1 | | | | STC.W CCR,@(d:16 | ,ERd) | 3 | | | | 1 | | | | STC.W EXR,@(d:16 | ,ERd) | 3 | | | | 1 | | | | STC.W CCR,@(d:32 | ,ERd) | 5 | | | | 1 | | | | STC.W EXR,@(d:32 | ,ERd) | 5 | | | | 1 | | | | STC.W CCR,@-ERd | | 2 | | | | 1 | 1 | | | STC.W EXR,@-ERd | | 2 | | | | 1 | 1 | | | STC.W CCR,@aa:16 | 3 | 3 | | | | 1 | | | | STC.W EXR,@aa:16 | | 3 | | | | 1 | | | | STC.W CCR,@aa:32 | 2 | 4 | | | | 1 | | | | STC.W EXR,@aa:32 | | 4 | | | | 1 | | | STM | STM.L (ERn-ERn+1) | ,@-SP | 2 | | 4 | | | 1 | | | STM.L (ERn-ERn+2) | ,@-SP | 2 | | 6 | | | 1 | | | STM.L (ERn-ERn+3) | ,@-SP | 2 | | 8 | | | 1 | | SUB | SUB.B Rs,Rd | | 1 | | | | | | | | SUB.W #xx:16,Rd | | 2 | | | | | | | | SUB.W Rs,Rd | | 1 | | | | | | | | SUB.L #xx:32,ERd | | 3 | | | | | | | | SUB.L ERs,ERd | | 1 | | | | | | | SUBS | SUBS #1/2/4,ERd | | 1 | | | | | | | SUBX | SUBX #xx:8,Rd | | 1 | | | | | | | | SUBX Rs,Rd | | 1 | | | | | | | TAS | TAS @ERd | | 2 | | | 2 | | | | TRAPA | TRAPA #x:2 | Normal | 2 | 1 | 2/3*1 | | | 2 | | | | Advanced | 2 | 2 | 2/3*1 | | | 2 | | XOR | XOR.B #xx:8,Rd | | 1 | | | | | | | | XOR.B Rs,Rd | | 1 | | | | | | | | XOR.W #xx:16,Rd | | 2 | | | | | | | | XOR.W Rs,Rd | | 1 | | | | | | | | XOR.L #xx:32,ERd | | 3 | | | | | | | | XOR.L ERs,ERd | | 2 | | | | | | | XORC | XORC #xx:8,CCR | | 1 | | | | | | | | XORC #xx:8,EXR | | 2 | | | | | | Notes: 1. 2 when EXR is invalid, 3 when EXR is valid. 2. When n bytes of data are transferred. ## A.5 Bus States during Instruction Execution Table A.6 indicates the types of cycles that occur during instruction execution by the CPU. See table A.4 for the number of states per cycle. #### How to Read the Table: #### Legend: | _ | | | |------|-------------------------------------------------------------------|--| | R:B | Byte-size read | | | R:W | Word-size read | | | W:B | Byte-size write | | | W:W | Word-size write | | | :M | Transfer of the bus is not performed immediately after this cycle | | | 2nd | Address of 2nd word (3rd and 4th bytes) | | | 3rd | Address of 3rd word (5th and 6th bytes) | | | 4th | Address of 4th word (7th and 8th bytes) | | | 5th | Address of 5th word (9th and 10th bytes) | | | NEXT | Address of next instruction | | | EA | Effective address | | | VEC | Vector address | | | | | | Figure A.1 shows timing waveforms for the address bus and the $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ signals during execution of the above instruction with an 8-bit bus, using three-state access with no wait states. Figure A.1 Address Bus, RD, HWR, and LWR Timing (8-Bit Bus, Three-State Access, No Wait States) **Table A.6** Instruction Execution Cycles | Instruction 1 | 2 | 3 | 4 | 5 | 9 | 7 | 8 | 6 | |----------------------------|----------|------------|------------|------------|---|---|---|---| | R:W NEXT | | | | | | | | | | R:W NEXT | | | | | | | | | | ADD.W #xx:16,Rd R:W 2nd | R:W NEXT | | | | | | | | | R:W NEXT | | | | | | | | | | ADD.L #xx:32,ERd R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | R:W NEXT | | | | | | | | | | R:W NEXT | | | | | | | | | | R:W NEXT | | | | | | | | | | R:W NEXT | | | | | | | | | | R:W NEXT | | | | | | | | | | R:W NEXT | | | | | | | | | | R:W 2nd | R:W NEXT | | | | | | | | | R:W NEXT | | | | | | | | | | AND.L #xx:32,ERd R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | R:W 2nd | R:W NEXT | | | | | | | | | R:W NEXT | | | | | | | | | | R:W 2nd | R:W NEXT | | | | | | | | | R:W NEXT | | | | | | | | | | BAND #xx:3,@ERd R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BAND #xx:3,@aa:8 R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BAND #xx:3,@aa:16 R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BAND #xx:3,@aa:32 R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | R:W NEXT | R:W EA | | | | | | | | | R:W NEXT | R:W EA | | | | | | | | | R:W NEXT | R:W EA | | | | | | | | | R:W NEXT | R:W EA | | | | | | | | | BCC d:8 (BHS d:8) R:W NEXT | R:W EA | | | | | | | | | BCS d:8 (BLO d:8) R:W NEXT | R:W EA | | | | | | | | | R:W NEXT | R:W EA | | | | | | | | | R:W NEXT | R:W EA | | | | | | | | | R:W NEXT | R:W EA | | | | | | | | | R:W NEXT | R:W EA | | | | | | | | | R:W NEXT | R:W EA | | | | | | | | | R:W NEXT | R:W EA | | | | | | | | | R:W NEXT | R:W EA | | | | | | | | | R:W NEXT | R:W EA | | | | | | | | | R:W NEXT | R:W EA | | | | | | | | | Instruction | - | 2 | 8 | 4 | 5 | 9 | 7 | 8 | 6 | |---------------------|----------|------------------------------------|-------------------|---------------------|--------|---|---|---|---| | BLE d:8 | R:W NEXT | R:W EA | | | | | | | | | BRA d:16 (BT d:16) | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BRN d:16 (BF d:16) | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BHI d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BLS d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BCC d:16 (BHS d:16) | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BCS d:16 (BLO d:16) | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BNE d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BEQ d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BVC d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BVS d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BPL d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BMI d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BGE d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BLT d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BGT d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BLE d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BCLR #xx:3,Rd | R:W NEXT | | | | | | | | | | BCLR #xx:3, @ERd | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BCLR #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | Instruction | 7 | 2 | 8 | 4 | 5 | 9 | 7 | 8 | 6 | |--------------------|----------|----------|---------------------|---------------------|------------|--------|---|---|---| | BCLR #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BCLR Rn,Rd | R:W NEXT | | | | | | | | | | BCLR Rn,@ERd | R:W 2nd | R:B:MEA | R:W:M NEXT | W:B EA | | | | | | | BCLR Rn,@aa:8 | R:W 2nd | R:B:MEA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BCLR Rn,@aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | BCLR Rn,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BIAND #xx:3,Rd | R:W NEXT | | | | | | | | | | BIAND #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIAND #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIAND #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BIAND #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BILD #xx:3,Rd | R:W NEXT | | | | | | | | | | BILD #xx:3, @ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BILD #xx:3, @aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BILD #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BILD #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BIOR #xx:3,Rd | R:W NEXT | | | | | | | | | | BIOR #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIOR #xx:3, @aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIOR #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BIOR #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BIST #xx:3,Rd | R:W NEXT | | | | | | | | | | BIST #xx:3, @ERd | R:W 2nd | R:B:MEA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BIST #xx:3, @aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BIST #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | × | W:B EA | | | | | | BIST #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BIXOR #xx:3,Rd | R:W NEXT | | | | | | | | | | BIXOR #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIXOR #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIXOR #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BIXOR #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BLD #xx:3,Rd | R:W NEXT | | | | | | | | | | BLD #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BLD #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BLD #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BLD #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BNOT #xx:3,Rd | R:W NEXT | | | | | | | | | | Instruction | - | 2 | 8 | 4 | 2 | 9 | 7 | 8 | 6 | |--------------------|------------------|----------------------------|---------------------------------|---------------------------------|---------------------|--------|---|---|---| | BNOT #xx:3, @ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BNOT #xx:3, @aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BNOT #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | BNOT #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BNOT Rn,Rd | R:W NEXT | | | | | | | | | | BNOT Rn, @ERd | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BNOT Rn, @aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BNOT Rn, @aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | BNOT Rn,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BOR #xx:3,Rd | R:W NEXT | | | | | | | | | | BOR #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BOR #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BOR #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BOR #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BSET #xx:3,Rd | R:W NEXT | | | | | | | | | | BSET #xx:3, @ERd | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BSET #xx:3, @aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BSET #xx:3, @aa:16 | R:W 2nd | R:W 3rd | A | R:W:M NEXT W:B EA | W:B EA | | | | | | BSET #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | BSET Rn,Rd | R:W NEXT | | | | | | | | | | BSET Rn, @ERd | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BSET Rn, @aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BSET Rn, @aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | BSET Rn, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BSR d:8 Normal | R:W NEXT | R:W EA | W:W stack | | | | | | | | Advanced | d R:W NEXT | R:W EA | W:W:M stack (H) W:W stack (L) | W:W stack (L) | | | | | | | BSR d:16 Normal | R:W 2nd | Internal operation, | R:W EA | W:W stack | | | | | | | | T | 1 state | | | | | | | | | Advanced | d R:W 2nd | Internal operation, R:W EA | R:W EA | W:W:M stack (H) W:W stack (L) | W:W stack (L) | | | | | | FO 6:5/2 | EVANICATION NEVE | olaio - | | | | | | | | | DOI #XX.3,NU | N.V I | | F. L. 4 4 4 7 4 7 C | L | | | | | | | DOI #XX:3, @ERG | K:W Zrid | K.D.M. | K.W.IMINEAT W.B EA | W.D.L.A | | | | | | | BSI #xx:3,@aa:8 | K:W Znd | K:B:M EA | Z. | W:B EA | | | | | | | BST #xx:3, @aa:16 | R:W 2nd | R:W 3rd | A | R:W:M NEXT W:B EA | W:B EA | | | | | | BST #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BTST #xx:3,Rd | R:W NEXT | | | | | | | | | | BTST #xx:3, @ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | Instruction | - | 2 | 8 | 4 | 2 | 9 | 7 | 8 | 6 | |--------------------|--------------|--------------------------------------|-------------------------------|-----------------|----------------------|----------|---|---|---| | BTST #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BTST #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BTST #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BTST Rn,Rd | R:W NEXT | | | | | | | | | | BTST Rn, @ ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BTST Rn,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BTST Rn,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BTST Rn,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BXOR #xx:3,Rd | R:W NEXT | | | | | | | | | | BXOR #xx:3, @ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BXOR #xx:3, @aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BXOR #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BXOR #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | CLRMAC | Cannot be us | Cannot be used in the H8S/2350 Group | 350 Group | | | | | | | | CMP.B #xx:8,Rd | R:W NEXT | | | | | | | | | | CMP.B Rs,Rd | R:W NEXT | | | | | | | | | | CMP.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | CMP.W Rs,Rd | R:W NEXT | | | | | | | | | | CMP.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | CMP.L ERS,ERd | R:W NEXT | | | | | | | | | | DAA Rd | R:W NEXT | | | | | | | | | | DAS Rd | R:W NEXT | | | | | | | | | | DEC.B Rd | R:W NEXT | | | | | | | | | | DEC.W #1/2,Rd | R:W NEXT | | | | | | | | | | DEC.L #1/2,ERd | R:W NEXT | | | | | | | | | | DIVXS.B Rs,Rd | R:W 2nd | R:W NEXT | Internal operation, 11 states | tion, 11 states | | | | | | | DIVXS.W Rs,ERd | R:W 2nd | R:W NEXT | Internal operation, 19 states | tion, 19 states | | | | | | | DIVXU.B Rs,Rd | R:W NEXT | Internal opera | Internal operation, 11 states | | | | | | | | DIVXU.W Rs,ERd | R:W NEXT | Internal opera | Internal operation, 19 states | | | | | | | | EEPMOV.B | R:W 2nd | R:B EAs*1 | R:B EAd*1 | R:B EAs*2 | W:B EAd*2 | R:W NEXT | | | | | EEPMOV.W | R:W 2nd | R:B EAs*1 | R:B EAd*1 | R:B EAs*2 | W:B EAd*2 | R:W NEXT | | | | | EXTS.W Rd | R:W NEXT | | | ← Repeated | Repeated n times*2 → | | | | | | EXTS.L ERd | R:W NEXT | | | | | | | | | | EXTU.W Rd | R:W NEXT | | | | | | | | | | EXTU.L ERd | R:W NEXT | | | | | | | | | | INC.B Rd | R:W NEXT | | | | | | | | | | Instruction | ة | 1 | 2 | 8 | 4 | 2 | 9 | 7 | 8 | 6 | |---------------------|------------------|-------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------|--------|---|---|---| | INC.W #1/2,Rd | | R:W NEXT | | | | | | | | | | INC.L #1/2,ERd | | R:W NEXT | | | | | | | | | | JMP @ERn | | R:W NEXT | R:W EA | | | | | | | | | JMP @aa:24 | | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | JMP @@aa:8 Normal | Normal | R:W NEXT | R:W aa:8 | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | Advanced | Advanced R:W NEXT | R:W:M aa:8 | R:W aa:8 | Internal operation, R:W EA 1 state | R:W EA | | | | | | JSR @ERn | Normal | R:W NEXT | R:W EA | W:W stack | | | | | | | | | Advanced | Advanced R:W NEXT | R:W EA | W:W:M stack (H) W:W stack (L) | W:W stack (L) | | | | | | | JSR @aa:24 | Normal | R:W 2nd | Internal operation,<br>1 state | R:W EA | W:W stack | | | | | | | | Advanced R:W 2nd | R:W 2nd | Internal operation,<br>1 state | R:W EA | W:W:M stack (H) W:W stack (L) | W:W stack (L) | | | | | | JSR @@aa:8 Normal | | R:W NEXT | R:W aa:8 | W:W stack | R:W EA | | | | | | | | Advanced | Advanced R:W NEXT | R:W:M aa:8 | R:W aa:8 | W:W:M stack (H) W:W stack (L) | W:W stack (L) | R:W EA | | | | | LDC #xx:8,CCR | | R:W NEXT | | | | | | | | | | LDC #xx:8,EXR | | R:W 2nd | R:W NEXT | | | | | | | | | LDC Rs,CCR | | R:W NEXT | | | | | | | | | | LDC Rs,EXR | | R:W NEXT | | | | | | | | | | LDC @ERs,CCR | ۵ | R:W 2nd | R:W NEXT | R:W EA | | | | | | | | LDC @ERs,EXR | ~ | R:W 2nd | R:W NEXT | R:W EA | | | | | | | | LDC @(d:16,ERs),CCR | s),CCR | R:W 2nd | R:W 3rd | R:W NEXT | R:W EA | | | | | | | LDC @(d:16,ERs),EXR | s),EXR | R:W 2nd | R:W 3rd | R:W NEXT | R:W EA | | | | | | | LDC @(d:32,ERs),CCR | s),CCR | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W NEXT | R:W EA | | | | | LDC @(d:32,ERs),EXR | s),EXR | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W NEXT | R:W EA | | | | | LDC @ERs+,CCR | 8 | R:W 2nd | R:W NEXT | Internal operation, | R:W EA | | | | | | | LDC @ERs+,EXR | R | R:W 2nd | R:W NEXT | operation, | R:W EA | | | | | | | | | | | 1 state | | | | | | | | LDC @aa:16,CCR | N. | R:W 2nd | R:W 3rd | R:W NEXT | R:W EA | | | | | | | LDC @aa:16,EXR | S, | R:W 2nd | R:W 3rd | R:W NEXT | R:W EA | | | | | | | LDC @aa:32,CCR | N. | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:W EA | | | | | | LDC @aa:32,EXR | æ | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:W EA | | | | | | LDM.L @SP+, | | R:W 2nd | R:W:M NEXT | R:W:M NEXT $\left \text{Internal operation,} \right \text{R:W:M stack (H)}^{*3} \left \text{R:W stack (L)}^{*3} \right $ | R:W:M stack (H)*3 | R:W stack (L)*3 | | | | | | (EKn-EKn+1) | | | | 1 state | | | | | | | | Instruction | - | 2 | 8 | 4 | 2 | 9 | 7 | 8 | 6 | |------------------------|----------------|--------------------------------------|--------------------------------|---------------------------------------------------------------|-----------------|---|---|---|---| | LDM.L @SP+,(ERn-ERn+2) | R:W 2nd | R:W:M NEXT | Internal operation,<br>1 state | Internal operation, R:W:M stack (H)*3 R:W stack (L)*3 1 state | R:W stack (L)*3 | | | | | | LDM.L @SP+,(ERn-ERn+3) | R:W 2nd | R:W:M NEXT | Internal operation,<br>1 state | Internal operation, R:W:M stack (H)*3 R:W stack (L)*3 1 state | R:W stack (L)*3 | | | | | | LDMAC ERS,MACH | Cannot be used | Cannot be used in the H8S/2350 Group | Group | | | | | | | | LDMAC ERS,MACL | | | | | | | | | | | MAC @ERn+, @ERm+ | | | | | | | | | | | MOV.B #xx:8,Rd | R:W NEXT | | | | | | | | | | MOV.B Rs,Rd | R:W NEXT | | | | | | | | | | MOV.B @ERs,Rd | R:W NEXT | R:B EA | | | | | | | | | MOV.B @(d:16,ERs),Rd | R:W 2nd | R:W NEXT | R:B EA | | | | | | | | MOV.B @(d:32,ERs),Rd | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:B EA | | | | | | MOV.B @ERs+,Rd | R:W NEXT | Internal operation, R:B EA | R:B EA | | | | | | | | | | 1 state | | | | | | | | | MOV.B @aa:8,Rd | R:W NEXT | R:B EA | | | | | | | | | MOV.B @aa:16,Rd | R:W 2nd | R:W NEXT | R:B EA | | | | | | | | MOV.B @aa:32,Rd | R:W 2nd | R:W 3rd | R:W NEXT | R:B EA | | | | | | | MOV.B Rs, @ERd | R:W NEXT | W:B EA | | | | | | | | | MOV.B Rs, @(d:16,ERd) | R:W 2nd | R:W NEXT | W:B EA | | | | | | | | MOV.B Rs, @(d:32,ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | W:B EA | | | | | | MOV.B Rs, @-ERd | R:W NEXT | Internal operation, W:B EA | W:B EA | | | | | | | | | | 1 state | | | | | | | | | MOV.B Rs, @aa:8 | R:W NEXT | W:B EA | | | | | | | | | MOV.B Rs, @aa:16 | R:W 2nd | R:W NEXT | W:B EA | | | | | | | | MOV.B Rs, @aa:32 | R:W 2nd | R:W 3rd | R:W NEXT | W:B EA | | | | | | | MOV.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | MOV.W Rs,Rd | R:W NEXT | | | | | | | | | | MOV.W @ERs,Rd | R:W NEXT | R:W EA | | | | | | | | | MOV.W @(d:16,ERs),Rd | R:W 2nd | R:W NEXT | R:W EA | | | | | | | | MOV.W @(d:32,ERs),Rd | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:W EA | | | | | | MOV.W @ERs+, Rd | R:W NEXT | Internal operation, R:W EA | R:W EA | | | | | | | | | | 1 state | | | | | | | | | MOV.W @aa:16,Rd | R:W 2nd | R:W NEXT | R:W EA | | | | | | | | MOV.W @aa:32,Rd | R:W 2nd | R:W 3rd | R:W NEXT | R:B EA | | | | | | | MOV.W Rs,@ERd | R:W NEXT | W:W EA | | | | | | | | | Instruction | - | 2 | က | 4 | 2 | 9 | 7 | 8 | 6 | |------------------------|---------------|--------------------------------------|-------------------------------|---------------|----------|----------|----------|---|---| | MOV.W Rs, @(d:16,ERd) | R:W 2nd | R:W NEXT | W:W EA | | | | | | | | MOV.W Rs, @(d:32, ERd) | R:W 2nd | R:W 3rd | R:E 4th | R:W NEXT | W:W EA | | | | | | MOV.W Rs,@-ERd | R:W NEXT | Internal operation, W:W EA 1 state | W:W EA | | | | | | | | MOV.W Rs,@aa:16 | R:W 2nd | R:W NEXT | W:W EA | | | | | | | | MOV.W Rs,@aa:32 | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | MOV.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | MOV.L ERS,ERd | R:W NEXT | | | | | | | | | | MOV.L @ERS,ERd | R:W 2nd | R:W:M NEXT | R:W:M EA | R:W EA+2 | | | | | | | MOV.L @(d:16,ERs),ERd | R:W 2nd | R:W:M 3rd | R:W NEXT | R:W:M EA | R:W EA+2 | | | | | | MOV.L @(d:32,ERs),ERd | R:W 2nd | R:W:M 3rd | R:W:M 4th | R:W 5th | R:W NEXT | R:W:M EA | R:W EA+2 | | | | MOV.L @ERs+,ERd | R:W 2nd | R:W:M NEXT | Internal operation, | R:W:M EA | R:W EA+2 | | | | | | | | | 1 state | | | | | | | | MOV.L @aa:16,ERd | R:W 2nd | R:W:M 3rd | R:W NEXT | R:W:M EA | R:W EA+2 | | | | | | MOV.L @aa:32,ERd | R:W 2nd | R:W:M 3rd | R:W 4th | R:W NEXT | R:W:M EA | R:W EA+2 | | | | | MOV.L ERS, @ERd | R:W 2nd | R:W:M NEXT | W:W:M EA | W:W EA+2 | | | | | | | MOV.L ERs, @(d:16,ERd) | R:W 2nd | R:W:M 3rd | R:W NEXT | W:W:M EA | W:W EA+2 | | | | | | MOV.L ERs, @(d:32,ERd) | R:W 2nd | R:W:M 3rd | R:W:M 4th | R:W 5th | R:W NEXT | W:W:M EA | W:W EA+2 | | | | MOV.L ERs, @-ERd | R:W 2nd | R:W:M NEXT | Internal operation, W:W:M EA | W:W:M EA | W:W EA+2 | | | | | | | | | 1 state | | | | | | | | MOV.L ERs,@aa:16 | R:W 2nd | R:W:M 3rd | R:W NEXT | W:W:M EA | W:W EA+2 | | | | | | MOV.L ERs, @aa:32 | R:W 2nd | R:W:M 3rd | R:W 4th | R:W NEXT | W:W:M EA | W:W EA+2 | | | | | MOVFPE @aa:16,Rd | Cannot be use | Cannot be used in the H8S/2350 Group | 50 Group | | | | | | | | MOVTPE Rs, @aa:16 | | | | | | | | | | | MULXS.B Rs,Rd | R:W 2nd | R:W NEXT | Internal operation, 11 states | on, 11 states | | | | | | | MULXS.W Rs,ERd | R:W 2nd | R:W NEXT | Internal operation, 19 states | on, 19 states | | | | | | | MULXU.B Rs,Rd | R:W NEXT | Internal operation, 11 states | on, 11 states | | | | | | | | MULXU.W Rs,ERd | R:W NEXT | Internal operation, 19 states | on, 19 states | | | | | | | | NEG.B Rd | R:W NEXT | | | | | | | | | | NEG.W Rd | R:W NEXT | | | | | | | | | | NEG.L ERd | R:W NEXT | | | | | | | | | | NOP | R:W NEXT | | | | | | | | | | NOT.B Rd | R:W NEXT | | | | | | | | | | NOT.W Rd | R:W NEXT | | | | | | | | | | NOT.L ERd | R:W NEXT | | | | | | | | | | OR.B #xx:8,Rd | R:W NEXT | | | | | | | | | | OR.B Rs,Rd | R:W NEXT | | | | | | | | | | Instruction | - | 2 | 3 | 4 | 5 | 9 | 7 | 8 | 6 | |-----------------|----------|------------------------------------|-------------------------------------------------|----------|----------|---|---|---|---| | OR.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | OR.W Rs,Rd | R:W NEXT | | | | | | | | | | OR.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | OR.L ERS,ERd | | R:W NEXT | | | | | | | | | ORC #xx:8,CCR | R:W NEXT | | | | | | | | | | ORC #xx:8,EXR | R:W 2nd | R:W NEXT | | | | | | | | | POP.W Rn | R:W NEXT | Internal operation, R:W EA | R:W EA | | | | | | | | POP.L ERn | R:W 2nd | R:W:M NEXT | R:W:M NEXT Internal operation, R:W:M EA | R:W:MEA | R:W EA+2 | | | | | | PUSH.W Rn | R:W NEXT | Internal operation, W:W EA 1 state | W:W EA | | | | | | | | PUSH.L ERn | R:W 2nd | R:W:M NEXT | R:W:M NEXT Internal operation, W:W:M EA 1 state | W:W:M EA | W:W EA+2 | | | | | | ROTL.B Rd | R:W NEXT | | | | | | | | | | ROTL.B #2,Rd | R:W NEXT | | | | | | | | | | ROTL.W Rd | R:W NEXT | | | | | | | | | | ROTL.W #2,Rd | R:W NEXT | | | | | | | | | | ROTL.L ERd | R:W NEXT | | | | | | | | | | ROTL.L #2,ERd | R:W NEXT | | | | | | | | | | ROTR.B Rd | R:W NEXT | | | | | | | | | | ROTR.B #2,Rd | R:W NEXT | | | | | | | | | | ROTR.W Rd | R:W NEXT | | | | | | | | | | ROTR.W #2,Rd | R:W NEXT | | | | | | | | | | ROTR.L ERd | R:W NEXT | | | | | | | | | | ROTR.L #2,ERd | R:W NEXT | | | | | | | | | | ROTXL.B Rd | R:W NEXT | | | | | | | | | | ROTXL.B #2,Rd | R:W NEXT | | | | | | | | | | ROTXL.W Rd | R:W NEXT | | | | | | | | | | ROTXL.W #2,Rd | R:W NEXT | | | | | | | | | | ROTXL.L ERd | R:W NEXT | | | | | | | | | | ROTXL.L #2,ERd | R:W NEXT | | | | | | | | | | ROTXR.B Rd | R:W NEXT | | | | | | | | | | ROTXR.B #2,Rd | R:W NEXT | | | | | | | | | | ROTXR.W Rd | R:W NEXT | | | | | | | | | | ROTXR.W #2,Rd | R:W NEXT | | | | | | | | | | ROTXR.L ERd | R:W NEXT | | | | | | | | | | Instruction | tion | - | 2 | 8 | 4 | 2 | 9 | 7 | 8 | 6 | |-----------------------|-----------|-------------------|-------------------------------|-----------------------------------|-----------------------------------|--------------------------------------|-------|---|---|---| | ROTXR.L #2,ERd | ERd | R:W NEXT | | | | | | | | | | RTE | | R:W NEXT | R:W stack (EXR) R:W stack (H) | R:W stack (H) | R:W stack (L) | Internal operation, R:W*4<br>1 state | R:W*4 | | | | | RTS | Normal | R:W NEXT | R:W stack | Internal operation, R:W*4 1 state | R:W*4 | | | | | | | | Advanced | Advanced R:W NEXT | R:W:M stack (H) | R:W stack (L) | Internal operation, R:W*4 1 state | R:W*4 | | | | | | SHAL.B Rd | | R:W NEXT | | | | | | | | | | SHAL.B #2,Rd | - | R:W NEXT | | | | | | | | | | SHAL.W Rd | | R:W NEXT | | | | | | | | | | SHAL.W #2,Rd | p | R:W NEXT | | | | | | | | | | SHAL.L ERd | | R:W NEXT | | | | | | | | | | SHAL.L #2,ERd | ۶d | R:W NEXT | | | | | | | | | | SHAR.B Rd | | R:W NEXT | | | | | | | | | | SHAR.B #2,Rd | q | R:W NEXT | | | | | | | | | | SHAR.W Rd | | R:W NEXT | | | | | | | | | | SHAR.W #2,Rd | ρχ | R:W NEXT | | | | | | | | | | SHAR.L ERd | | R:W NEXT | | | | | | | | | | SHAR.L #2,ERd | Rd | R:W NEXT | | | | | | | | | | SHLL.B Rd | | R:W NEXT | | | | | | | | | | SHLL.B #2,Rd | | R:W NEXT | | | | | | | | | | SHLL.W Rd | | R:W NEXT | | | | | | | | | | SHLL.W #2,Rd | þ | R:W NEXT | | | | | | | | | | SHLL.L ERd | | R:W NEXT | | | | | | | | | | SHLL.L #2,ERd | ρχ | R:W NEXT | | | | | | | | | | SHLR.B Rd | | R:W NEXT | | | | | | | | | | SHLR.B #2,Rd | 70 | R:W NEXT | | | | | | | | | | SHLR.W Rd | | R:W NEXT | | | | | | | | | | SHLR.W #2,Rd | p. | R:W NEXT | | | | | | | | | | SHLR.L ERd | | R:W NEXT | | | | | | | | | | SHLR.L #2,ERd | ۶d | R:W NEXT | | | | | | | | | | SLEEP | | R:W NEXT | Internal operation:M | | | | | | | | | STC CCR,Rd | | R:W NEXT | | | | | | | | | | STC EXR,Rd | | R:W NEXT | | | | | | | | | | STC CCR, @ERd | Rd | R:W 2nd | R:W NEXT | W:W EA | | | | | | | | STC EXR, @ERd | Rd | R:W 2nd | R:W NEXT | W:W EA | | | | | | | | STC CCR, @(d:16, ERd) | d:16,ERd) | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | Instruction | - | 2 | 8 | 4 | 2 | 9 | 7 | 8 | 6 | |-----------------------|-------------------|-------------------------------------------|--------------------------------|-----------------------------------------------------------------------------|---------------------------|-----------|--------------------------------|-----------------------------------|-------| | STC EXR,@(d:16,ERd) | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | STC CCR, @(d:32,ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W NEXT | W:W EA | | | | | STC EXR, @(d:32,ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | | W:W EA | | | | | STC CCR, @-ERd | R:W 2nd | R:W NEXT | Internal operation,<br>1 state | W:W EA | | | | | | | STC EXR,@-ERd | R:W 2nd | R:W NEXT | Internal operation, | W:W EA | | | | | | | STC CCR.@aa:16 | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | STC EXR,@aa:16 | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | STC CCR,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | W:W EA | | | | | | STC EXR, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | W:W EA | | | | | | STM.L(ERn-ERn+1),@-SP | R:W 2nd | R:W:M NEXT | Internal operation,<br>1 state | W:W:M stack (H) $^{*3}$ W:W stack (L) $^{*3}$ | W:W stack (L)*3 | | | | | | STM.L(ERn-ERn+2),@-SP | R:W 2nd | R:W:M NEXT | Internal operation,<br>1 state | W:W:M stack (H) $^{*3}$ W:W stack (L) $^{*3}$ | W:W stack (L)*3 | | | | | | STM.L(ERn-ERn+3),@-SP | R:W 2nd | R:W:M NEXT | Internal operation,<br>1 state | Internal operation, $W:W:M$ stack $(H)^{*3}$ $W:W$ stack $(L)^{*3}$ 1 state | W:W stack (L)*3 | | | | | | STMAC MACH.ERd | Cannot be use | Cannot be used in the H8S/2350 Group | 350 Group | | | | | | | | STMAC MACL, ERd | | | - | | | | | | | | SUB.B Rs,Rd | R:W NEXT | | | | | | | | | | SUB.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | SUB.W Rs,Rd | R:W NEXT | | | | | | | | | | SUB.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | SUB.L ERs,ERd | R:W NEXT | | | | | | | | | | SUBS #1/2/4,ERd | R:W NEXT | | | | | | | | | | SUBX #xx:8,Rd | R:W NEXT | | | | | | | | | | SUBX Rs,Rd | R:W NEXT | | | | | | | | | | TAS @ERd | R:W 2nd | R:W NEXT | R:B:M EA | W:B EA | | | | | | | TRAPA #x:2 Normal | R:W NEXT | Internal operation, W:W stack (L) 1 state | W:W stack (L) | W:W stack (H) | W:W stack (EXR) R:W VEC | R:W VEC | Internal operation,<br>1 state | R:W*7 | | | Advanced | Advanced R:W NEXT | Internal operation, W:W stack (L) 1 state | W:W stack (L) | W:W stack (H) | W:W stack (EXR) R:W:M VEC | R:W:M VEC | R:W VEC+2 | Internal operation, R:W*7 1 state | R:W*7 | | XOR.B #xx8,Rd | R:W NEXT | | | | | | | | | | XOR.B Rs,Rd | R:W NEXT | | | | | | | | | | XOR.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | XOR.W Rs,Rd | R:W NEXT | | | | | | | | | | XOR.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | 6 | | | | | | | | | | R:W*7 | | |-------------|------------------|----------------|------------------|---------------------------|----------|-------------------------------------|---------|----------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------|---------| | 8 | | | | | | | | R:W*7 | | Internal operation, | 1 state | | 7 | | | | | | | | Internal operation, R:W*7 | 1 state | iternal operation, W.W stack (L) W.W stack (H) W.W stack (EXR) R.W.M VEC R.W VEC+2 Internal operation, R.W*7 | | | 9 | | | | | | | | R:W VEC | | R:W:M VEC | | | 5 | | | | | | | | W:W stack (EXR) R:W VEC | | W:W stack (EXR) | | | 4 | | | | | | R:W*5 | | iternal operation, W:W stack (L) W:W stack (H) | | W:W stack (H) | | | 3 | | | | R:W*5 | | Internal operation, | 1 state | W:W stack (L) | | W:W stack (L) | | | 2 | R:W NEXT | | R:W NEXT | Internal operation, R:W*5 | 1 state | R:W VEC+2 Internal operation, R:W*5 | | Internal operation, | 1 state | Internal operation, | 1 state | | 1 | R:W 2nd R:W NEXT | R:W NEXT | R:W 2nd R:W NEXT | R:W VEC | | Advanced R:W VEC | | R:W*6 | | R:W*6 | | | on | ρ | | | Normal | | Advanced | | Normal | | Advanced R:W*6 | | | Instruction | XOR.L ERS,ERd | XORC #xx:8,CCR | XORC #xx:8,EXR | Reset exception Normal | handling | | | Interrupt exception Normal | handling | | | EAs is the contents of ER5. EAd is the contents of ER6. Both registers are incremented by 1 after execution of the instruction. In is the initial EAs is the contents of ER5. EAd is the contents of ER6. ď Notes: value of R4L or R4. If n = 0, these bus cycles are not executed. Repeated two times to save or restore two registers, three times for three registers, or four times for four registers. Start address after return. Prefetch address, equal to two plus the PC value pushed onto the stack. In recovery from sleep mode or software standby mode the read Start address of the program. 6.5 operation is replaced by an internal operation. Start address of the interrupt-handling routine. #### **Condition Code Modification A.6** This section indicates the effect of each CPU instruction on the condition code. The notation used in the table is defined below. $$m = \int 31$$ for longword operands 15 for word operands 7 for byte operands The i-th bit of the source operand Si Di The i-th bit of the destination operand Ri The i-th bit of the result The specified bit in the destination operand Dn Not affected Modified according to the result of the instruction (see definition) **1** Always cleared to 0 0 1 Always set to 1 Undetermined (no guaranteed value) Z flag before instruction execution Z' C' C flag before instruction execution **Table A.7** Condition Code Modification | Instruction | н | N | Z | ٧ | С | Definition | |-------------|-----------|----------|----------|-----------|--------------|------------------------------------------------------------------------------------| | ADD | <b>\$</b> | <b>‡</b> | <b>1</b> | <b>‡</b> | <b>\( \)</b> | $H = Sm-4 \cdot Dm-4 + Dm-4 \cdot \overline{Rm-4} + Sm-4 \cdot \overline{Rm-4}$ | | | | | | | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = Sm \cdot Dm \cdot \overline{Rm} + \overline{Sm} \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot Dm + Dm \cdot \overline{Rm} + Sm \cdot \overline{Rm}$ | | ADDS | _ | _ | _ | _ | _ | | | ADDX | <b>\$</b> | <b>‡</b> | <b>1</b> | <b>\$</b> | <b>‡</b> | $H = Sm-4 \cdot Dm-4 + Dm-4 \cdot \overline{Rm-4} + Sm-4 \cdot \overline{Rm-4}$ | | | | | | | | N = Rm | | | | | | | | $Z = Z' \cdot \overline{Rm} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = Sm \cdot Dm \cdot \overline{Rm} + \overline{Sm} \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot Dm + Dm \cdot \overline{Rm} + Sm \cdot \overline{Rm}$ | | AND | _ | <b>‡</b> | <b>1</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | ANDC | <b>\$</b> | <b>‡</b> | <b>1</b> | <b>\$</b> | <b>‡</b> | Stores the corresponding bits of the result. | | | | | | | | No flags change when the operand is EXR. | | BAND | _ | _ | _ | _ | <b>‡</b> | C = C' · Dn | | Bcc | _ | _ | _ | _ | _ | | | BCLR | _ | _ | _ | _ | _ | | | BIAND | _ | _ | _ | _ | <b>‡</b> | $C = C' \cdot \overline{Dn}$ | | BILD | _ | _ | _ | _ | <b>‡</b> | $C = \overline{Dn}$ | | BIOR | _ | _ | _ | _ | <b>‡</b> | $C = C' + \overline{Dn}$ | | BIST | _ | _ | _ | _ | _ | | | BIXOR | _ | _ | _ | _ | <b>‡</b> | $C = C' \cdot Dn + \overline{C'} \cdot \overline{Dn}$ | | BLD | _ | _ | _ | _ | <b>‡</b> | C = Dn | | BNOT | _ | _ | _ | _ | _ | | | BOR | _ | _ | _ | _ | <b>‡</b> | C = C' + Dn | | BSET | _ | _ | | | | | | BSR | _ | _ | _ | _ | _ | | | BST | _ | _ | _ | _ | _ | | | BTST | _ | _ | <b>1</b> | _ | _ | Z = Dn | | BXOR | _ | _ | _ | _ | <b>\( \)</b> | $C = C' \cdot \overline{Dn} + \overline{C'} \cdot Dn$ | | | | | | | | | | Instruction | Н | N | Z | ٧ | С | Definition | |-------------|----------|----------|----------|-----------|----------|------------------------------------------------------------------------------------| | CLRMAC | | | | | | Cannot be used in the H8S/2350 Group | | CMP | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>\$</b> | <b>‡</b> | $H = Sm-4 \cdot \overline{Dm-4} + \overline{Dm-4} \cdot Rm-4 + Sm-4 \cdot Rm-4$ | | | | | | | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Sm} \cdot Dm \cdot \overline{Rm} + Sm \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot \overline{Dm} + \overline{Dm} \cdot Rm + Sm \cdot Rm$ | | DAA | * | <b>1</b> | <b>‡</b> | * | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | C: decimal arithmetic carry | | DAS | * | <b>1</b> | <b>‡</b> | * | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | | | | | | | C: decimal arithmetic borrow | | DEC | _ | <b>‡</b> | <b>‡</b> | <b>\$</b> | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = Dm \cdot \overline{Rm}$ | | DIVXS | _ | <b>‡</b> | <b>‡</b> | _ | _ | $N = Sm \cdot \overline{Dm} + \overline{Sm} \cdot Dm$ | | | | | | | | $Z = \overline{Sm} \cdot \overline{Sm-1} \cdot \dots \cdot \overline{S0}$ | | DIVXU | | <b>‡</b> | <b>‡</b> | _ | _ | N = Sm | | | | | | | | $Z = \overline{Sm} \cdot \overline{Sm-1} \cdot \dots \cdot \overline{S0}$ | | EEPMOV | _ | _ | _ | _ | _ | | | EXTS | _ | <b>‡</b> | <b>‡</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | EXTU | _ | 0 | \$ | 0 | _ | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | INC | _ | <b>‡</b> | \$ | <b>‡</b> | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Dm} \cdot Rm$ | | JMP | _ | _ | _ | _ | _ | | | JSR | _ | _ | _ | _ | _ | | | LDC | <b>‡</b> | <b>‡</b> | \$ | <b>‡</b> | <b>‡</b> | Stores the corresponding bits of the result. | | | | | | | | No flags change when the operand is EXR. | | LDM | _ | _ | _ | _ | _ | | | LDMAC | | _ | _ | | | Cannnot be used in the H8S/2350 Group | | MAC | _ | | | | | | | Instruction | н | N | Z | ٧ | С | Definition | |-------------|-----------|----------|----------------------|-----------|----------|----------------------------------------------------------------------------| | MOV | _ | <b>‡</b> | <b>1</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | MOVFPE | | | | | | Can not be used in the H8S/2350 Group | | MOVTPE | _ | | | | | | | MULXS | _ | <b>1</b> | <b>‡</b> | _ | _ | N = R2m | | | | | | | | $Z = \overline{R2m} \cdot \overline{R2m-1} \cdot \cdots \overline{R0}$ | | MULXU | _ | _ | _ | _ | _ | | | NEG | <b>\$</b> | <b>‡</b> | <b>\$</b> | <b>\$</b> | <b>‡</b> | H = Dm-4 + Rm-4 | | | | | | | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = Dm \cdot Rm$ | | | | | | | | C = Dm + Rm | | NOP | _ | _ | _ | _ | _ | | | NOT | _ | <b>‡</b> | <b>\$</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | OR | _ | <b>‡</b> | <b>‡</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | ORC | <b>\$</b> | <b>‡</b> | <b>\$</b> | <b>1</b> | <b>‡</b> | Stores the corresponding bits of the result. | | | | | | | | No flags change when the operand is EXR. | | POP | _ | <b>‡</b> | <b>\(\bar{\pi}\)</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | PUSH | _ | <b>‡</b> | <b>‡</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | ROTL | _ | <b>‡</b> | <b>\$</b> | 0 | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | C = Dm (1-bit shift) or C = Dm-1 (2-bit shift) | | ROTR | _ | <b>‡</b> | <b>‡</b> | 0 | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | | | | | | | C = D0 (1-bit shift) or C = D1 (2-bit shift) | | ROTXL | _ | <b>‡</b> | <b>\</b> | 0 | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | C = Dm (1-bit shift) or C = Dm-1 (2-bit shift) | | Instruction | Н | N | Z | ٧ | С | Definition | |-------------|----------|----------|-----------|----------|-----------|----------------------------------------------------------------------------------------------------------------------------------| | ROTXR | _ | <b>1</b> | <b>‡</b> | 0 | <b>1</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | C = D0 (1-bit shift) or C = D1 (2-bit shift) | | RTE | <b>‡</b> | <b>1</b> | <b>\$</b> | <b>‡</b> | <b>‡</b> | Stores the corresponding bits of the result. | | RTS | _ | _ | _ | _ | _ | | | SHAL | _ | <b>1</b> | <b>‡</b> | <b>‡</b> | <b>1</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Dm \cdot Dm - 1 + \overline{Dm} \cdot \overline{Dm - 1}} $ (1-bit shift) | | | | | | | | $V = \overline{Dm \cdot Dm - 1 \cdot Dm - 2 \cdot \overline{Dm} \cdot \overline{Dm - 1} \cdot \overline{Dm - 2}} (2-bit shift)$ | | | | | | | | C = Dm (1-bit shift) or C = Dm-1 (2-bit shift) | | SHAR | _ | <b>1</b> | <b>‡</b> | 0 | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | | | | | | | C = D0 (1-bit shift) or C = D1 (2-bit shift) | | SHLL | _ | <b>1</b> | <b>‡</b> | 0 | <b>\$</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | C = Dm (1-bit shift) or C = Dm-1 (2-bit shift) | | SHLR | _ | 0 | <b>\$</b> | 0 | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | C = D0 (1-bit shift) or C = D1 (2-bit shift) | | SLEEP | _ | _ | | | | | | STC | _ | _ | _ | _ | _ | | | STM | _ | _ | | | | | | STMAC | | | | | | Cannot be used in the H8S/2350 Group | | SUB | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>\$</b> | $H = Sm-4 \cdot \overline{Dm-4} + \overline{Dm-4} \cdot Rm-4 + Sm-4 \cdot Rm-4$ | | | | | | | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Sm} \cdot Dm \cdot \overline{Rm} + Sm \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot \overline{Dm} + \overline{Dm} \cdot Rm + Sm \cdot Rm$ | | SUBS | _ | _ | _ | _ | _ | | | Instruction | н | N | z | ٧ | С | Definition | |-------------|-----------|----------|----------|----------|----------|------------------------------------------------------------------------------------| | SUBX | <b>\$</b> | <b>1</b> | <b>‡</b> | <b>‡</b> | <b>1</b> | $H = Sm-4 \cdot \overline{Dm-4} + \overline{Dm-4} \cdot Rm-4 + Sm-4 \cdot Rm-4$ | | | | | | | | N = Rm | | | | | | | | $Z = Z' \cdot \overline{Rm} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Sm} \cdot Dm \cdot \overline{Rm} + Sm \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot \overline{Dm} + \overline{Dm} \cdot Rm + Sm \cdot Rm$ | | TAS | _ | <b>‡</b> | <b>‡</b> | 0 | _ | N = Dm | | | | | | | | $Z = \overline{Dm} \cdot \overline{Dm-1} \cdot \dots \cdot \overline{D0}$ | | TRAPA | _ | _ | _ | _ | _ | | | XOR | _ | <b>‡</b> | <b>‡</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | XORC | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | Stores the corresponding bits of the result. | | | | | | | | No flags change when the operand is EXR. | # Appendix B Internal I/O Register # **B.1** Addresses | Address | Dominton | | | | | | | | | Madula | Data | |--------------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|--------------| | (low) | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Bus<br>Width | | H'F800 | MRA | SM1 | SM0 | DM1 | DM0 | MD1 | MD0 | DTS | Sz | DTC | 16/32*1 | | to<br>H'FBFF | SAR | | | | | | | | | | bit | | | MRB | CHNE | DISEL | _ | _ | _ | _ | _ | _ | | | | | DAR | | | | | | | | | <del>-</del><br>- | | | | CRA | | | | | | | | | | | | | CRB | | | | | | | | | _<br>_ | | | H'FE80 | TCR3 | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU3 | 16 bit | | H'FE81 | TMDR3 | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | _ | | | H'FE82 | TIOR3H | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | | H'FE83 | TIOR3L | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | _ | | | H'FE84 | TIER3 | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | <del>_</del> | | | H'FE85 | TSR3 | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | <del>_</del> | | | H'FE86 | TCNT3 | | | | | | | | | _ | | | H'FE87 | | | | | | | | | | _ | | | H'FE88 | TGR3A | | | | | | | | | | | | H'FE89 | <del>_</del> | | | | | | | | | <del>_</del> | | | H'FE8A | TGR3B | | | | | | | | | <del>_</del> | | | H'FE8B | | • | | | | | | | | _ | | | H'FE8C | TGR3C | | | | | | | | | | | | H'FE8D | <del>_</del> | | | | | | | | | <del>_</del> | | | H'FE8E | TGR3D | | | | | | | | | _ | | | H'FE8F | <del>-</del> | | | | | | | | | | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data<br>Bus<br>Width | |---------|------------------|---------|--------|--------|--------|--------|--------------|--------|--------|----------------|----------------------| | H'FE90 | TCR4 | - DIL 1 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU4 | 16 bit | | H'FE91 | TMDR4 | | COLICI | COLINO | CINEOT | MD3 | MD2 | MD1 | MD0 | - 11 04 | TO DIL | | H'FE92 | TIOR4 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | = | | | H'FE94 | TIER4 | | IUBZ | | TCIEV | IOAS | IUAZ | TGIEB | TGIEA | - | | | H'FE95 | TSR4 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | - | | | | | TCFD | _ | TCFU | TCFV | _ | _ | IGFB | IGFA | - | | | H'FE96 | TCNT4 | | | | | | | | | _ | | | H'FE97 | TOD44 | | | | | | | | | = | | | H'FE98 | TGR4A | | | | | | | | | = | | | H'FE99 | TOD (D | | | | | | | | | = | | | H'FE9A | TGR4B | | | | | | | | | = | | | H'FE9B | T005 | | 001.01 | 001.00 | 01/504 | 01/500 | <b>TD000</b> | TD004 | TD000 | TD. 15 | 10.1.11 | | H'FEA0 | TCR5 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU5 | 16 bit | | H'FEA1 | TMDR5 | | | | | MD3 | MD2 | MD1 | MD0 | _ | | | H'FEA2 | TIOR5 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | = | | | H'FEA4 | TIER5 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | - | | | H'FEA5 | TSR5 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | _ | | | H'FEA6 | TCNT5 | | | | | | | | | _ | | | H'FEA7 | | | | | | | | | | _ | | | H'FEA8 | TGR5A | | | | | | | | | | | | H'FEA9 | | | | | | | | | | | | | H'FEAA | TGR5B | | | | | | | | | | | | H'FEAB | <u>-</u> - | | | | | | | | | _ | | | H'FEB0 | P1DDR | P17DDR | P16DDR | P15DDR | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | Port | 8 bit | | H'FEB1 | P2DDR | P27DDR | P26DDR | P25DDR | P24DDR | P23DDR | P22DDR | P21DDR | P20DDR | _ | | | H'FEB2 | P3DDR | _ | _ | P35DDR | P34DDR | P33DDR | P32DDR | P31DDR | P30DDR | - | | | H'FEB4 | P5DDR | _ | _ | _ | _ | P53DDR | P52DDR | P51DDR | P50DDR | - | | | H'FEB5 | P6DDR | P67DDR | P66DDR | P65DDR | P64DDR | P63DDR | P62DDR | P61DDR | P60DDR | - | | | H'FEB9 | PADDR | PA7DDR | PA6DDR | PA5DDR | PA4DDR | PA3DDR | PA2DDR | PA1DDR | PA0DDR | - | | | H'FEBA | PBDDR*2 | PB7DDR | PB6DDR | PB5DDR | PB4DDR | PB3DDR | PB2DDR | PB1DDR | PB0DDR | _ | | | H'FEBB | PCDDR*2 | PC7DDR | PC6DDR | PC5DDR | PC4DDR | PC3DDR | PC2DDR | PC1DDR | PC0DDR | = | | | H'FEBC | PDDDR*2 | PD7DDR | PD6DDR | PD5DDR | PD4DDR | PD3DDR | PD2DDR | PD1DDR | PD0DDR | = | | | H'FEBD | PEDDR | PE7DDR | PE6DDR | PE5DDR | PE4DDR | PE3DDR | PE2DDR | PE1DDR | PE0DDR | - | | | H'FEBE | PFDDR | PF7DDR | PF6DDR | PF5DDR | PF4DDR | PF3DDR | PF2DDR | PF1DDR | PF0DDR | - | | | H'FEBF | PGDDR | _ | _ | _ | PG4DDR | PG3DDR | PG2DDR | PG1DDR | PG0DDR | - | | | Address | Register | | | | | | | | | Module | Data<br>Bus | |---------|----------|-------|--------|--------|--------|--------|-------|-------|-------|--------------|-------------| | (low) | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Name | Width | | H'FEC4 | IPRA | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | Interrupt | 8 bit | | H'FEC5 | IPRB | | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | controller | | | H'FEC6 | IPRC | | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | <del>_</del> | | | H'FEC7 | IPRD | | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | <del>_</del> | | | H'FEC8 | IPRE | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | _ | | | H'FEC9 | IPRF | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | _ | | | H'FECA | IPRG | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | _ | | | H'FECB | IPRH | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | _ | | | H'FECC | IPRI | | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | <del>_</del> | | | H'FECD | IPRJ | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | _ | | | H'FECE | IPRK | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | _ | | | H'FED0 | ABWCR | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | Bus | 8 bit | | H'FED1 | ASTCR | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | controller | | | H'FED2 | WCRH | W71 | W70 | W61 | W60 | W51 | W50 | W41 | W40 | _ | | | H'FED3 | WCRL | W31 | W30 | W21 | W20 | W11 | W10 | W01 | W00 | _ | | | H'FED4 | BCRH | ICIS1 | ICIS0 | BRSTRM | BRSTS1 | BRSTS0 | RMTS2 | RMTS1 | RMST0 | _ | | | H'FED5 | BCRL | BRLE | BREQOE | EAE | _ | LCASS | _ | WDBE | WAITE | _ | | | H'FED6 | MCR | TPC | BE | RCDM | CW2 | MXC1 | MXC0 | RLW1 | RLW0 | _ | | | H'FED7 | DRAMCR | RFSHE | RCW | RMODE | CMF | CMIE | CKS2 | CKS1 | CKS0 | _ | | | H'FED8 | RTCNT | | | | | | | | | _ | | | H'FED9 | RTCOR | | | | | | | | | _ | | | H'FEE0 | MAR0AH | _ | _ | _ | _ | _ | _ | _ | _ | DMAC | 16 bit | | H'FEE1 | _ | | | | | | | | | _ | | | H'FEE2 | MAR0AL | | | | | | | | | _ | | | H'FEE3 | _ | | | | | | | | | _ | | | H'FEE4 | IOAR0A | | | | | | | | | _ | | | H'FEE5 | _ | | | | | | | | | _ | | | H'FEE6 | ETCR0A | | | | | | | | | _ | | | H'FEE7 | _ | | | | | | | | | _ | | | H'FEE8 | MAR0BH | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FEE9 | _ | | | | | | | | | _ | | | H'FEEA | MAR0BL | | | | | | | | | _ | | | H'FEEB | _ | | | | | | | | | _ | | | H'FEEC | IOAR0B | | | | | | | | | = | | | H'FEED | = | - | | | | | | | | = | | | H'FEEE | ETCR0B | | | | | | | | | = | | | H'FEEF | = | - | | | | | | | | = | | | | | | | | | | | | | | | | | Register | <b></b> | <b>-</b> | <b>-</b> | | <b>-</b> | <b>-</b> | | <b>-</b> | Module | Data<br>Bus | |--------|----------------|---------|----------|----------|--------|----------|----------|-------|----------|--------------------------|--------------| | (low) | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Name | Width | | H'FEF0 | MAR1AH | | _ | _ | _ | _ | _ | _ | _ | DMAC | 16 bit | | H'FEF1 | | | | | | | | | | _ | | | H'FEF2 | MAR1AL | | | | | | | | | _ | | | H'FEF3 | | | | | | | | | | _ | | | H'FEF4 | IOAR1A | | | | | | | | | _ | | | H'FEF5 | | | | | | | | | | _ | | | H'FEF6 | ETCR1A | | | | | | | | | _ | | | H'FEF7 | | | | | | | | | | _ | | | H'FEF8 | MAR1BH | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FEF9 | | | | | | | | | | _ | | | H'FEFA | MAR1BL | | | | | | | | | | | | H'FEFB | | | | | | | | | | _ | | | H'FEFC | IOAR1B | | | | | | | | | | | | H'FEFD | | | | | | | | | | | | | H'FEFE | ETCR1B | | | | | | | | | | | | H'FEFF | <del>-</del> " | | | | | | | | | <del>_</del> | | | H'FF00 | DMAWER | _ | _ | _ | _ | WE1B | WE1A | WE0B | WE0A | | 8 bit | | H'FF01 | DMATCR | _ | | TEE1 | TEE0 | _ | _ | _ | _ | | | | H'FF02 | DMACR0A | DTSZ | DTID | RPE | DTDIR | DTF3 | DTF2 | DTF1 | DTF0 | Short<br>address<br>mode | 16 bit | | | | DTSZ | SAID | SAIDE | BLKDIR | BLKE | _ | _ | _ | Full<br>address<br>mode | | | H'FF03 | DMACR0B | DTSZ | DTID | RPE | DTDIR | DTF3 | DTF2 | DTF1 | DTF0 | Short<br>address<br>mode | | | | | _ | DAID | DAIDE | _ | DTF3 | DTF2 | DTF1 | DTF0 | Full<br>address<br>mode | | | H'FF04 | DMACR1A | DTSZ | DTID | RPE | DTDIR | DTF3 | DTF2 | DTF1 | DTF0 | Short<br>address<br>mode | _ | | | | DTSZ | SAID | SAIDE | BLKDIR | BLKE | _ | _ | _ | Full<br>address<br>mode | <del>_</del> | | H'FF05 | DMACR1B | DTSZ | DTID | RPE | DTDIR | DTF3 | DTF2 | DTF1 | DTF0 | Short<br>address<br>mode | <del>_</del> | | | | _ | DAID | DAIDE | _ | DTF3 | DTF2 | DTF1 | DTF0 | Full<br>address<br>mode | | | Address<br>(low) | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data<br>Bus<br>Width | |---------------------|------------------|---------|---------|---------|---------|---------|---------|---------|---------|-----------------------------|----------------------| | H'FF06 | DMABCRH | | FAE0 | SAE1 | SAE0 | DTA1B | DTA1A | DTA0B | DTA0A | Short<br>address<br>mode | 16 bit | | | | FAE1 | FAE0 | _ | _ | DTA1 | _ | DTA0 | _ | Full<br>address<br>mode | _ | | H'FF07 | DMABCRL | DTE1B | DTE1A | DTE0B | DTE0A | DTIE1B | DTIE1A | DTIE0B | DTIE0A | Short<br>address<br>mode | _ | | | | DTME1 | DTE1 | DTME0 | DTE0 | DTIE1B | DTIE1A | DTIE0B | DTIE0A | Full<br>address<br>mode | _ | | H'FF2C | ISCRH | | | | | | | | IRQ4SCA | | 8 bit | | H'FF2D | ISCRL | IRQ3SCB | IRQ3SCA | IRQ2SCB | IRQ2SCA | IRQ1SCB | IRQ1SCA | IRQ0SCB | IRQ0SCA | controller | | | H'FF2E | IER | IRQ7E | IRQ6E | IRQ5E | IRQ4E | IRQ3E | IRQ2E | IRQ1E | IRQ0E | | _ | | H'FF2F | ISR | IRQ7F | IRQ6F | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | | | | H'FF30 to<br>H'FF35 | DTCER | DTCE7 | DTCE6 | DTCE5 | DTCE4 | DTCE3 | DTCE2 | DTCE1 | DTCE0 | DTC | 8 bit | | H'FF37 | DTVECR | SWDTE | DTVEC6 | DTVEC5 | DTVEC4 | DTVEC3 | DTVEC2 | DTVEC1 | DTVEC0 | | | | H'FF38 | SBYCR | SSBY | STS2 | STS1 | STS0 | OPE | _ | _ | _ | Power-<br>down<br>mode | 8 bit | | H'FF39 | SYSCR | _ | _ | INTM1 | INTM0 | NMIEG | _ | _ | RAME | MCU | 8 bit | | H'FF3A | SCKCR | PSTOP | _ | _ | _ | _ | SCK2 | SCK1 | SCK0 | Clock<br>pulse<br>generator | 8 bit | | H'FF3B | MDCR | _ | _ | _ | _ | _ | MDS2 | MDS1 | MDS0 | MCU | 8 bit | | H'FF3C | MSTPCRH | MSTP15 | MSTP14 | MSTP13 | MSTP12 | MSTP11 | MSTP10 | MSTP9 | MSTP8 | Power- | 8 bit | | H'FF3D | MSTPCRL | MSTP7 | MSTP6 | MSTP5 | MSTP4 | MSTP3 | MSTP2 | MSTP1 | MSTP0 | down<br>mode | | | H'FF44 | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | Reserved | _ | | H'FF46 | PCR | G3CMS1 | G3CMS0 | G2CMS1 | G2CMS0 | G1CMS1 | G1CMS0 | G0CMS1 | G0CMS0 | PPG | 8 bit | | H'FF47 | PMR | G3INV | G2INV | G1INV | G0INV | G3NOV | G2NOV | G1NOV | G0NOV | | | | H'FF48 | NDERH | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | | | | H'FF49 | NDERL | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | | | | H'FF4A | PODRH | POD15 | POD14 | POD13 | POD12 | POD11 | POD10 | POD9 | POD8 | | | | H'FF4B | PODRL | POD7 | POD6 | POD5 | POD4 | POD3 | POD2 | POD1 | POD0 | | | | H'FF4C*3 | NDRH | NDR15 | NDR14 | NDR13 | NDR12 | NDR11 | NDR10 | NDR9 | NDR8 | | | | H'FF4D*3 | NDRL | NDR7 | NDR6 | NDR5 | NDR4 | NDR3 | NDR2 | NDR1 | NDR0 | | | | H'FF4E*3 | NDRH | _ | _ | _ | _ | NDR11 | NDR10 | NDR9 | NDR8 | | | | H'FF4F*3 | NDRL | | | | | NDR3 | NDR2 | NDR1 | NDR0 | | | | Address | Register | | | | | | | | | Module | Data<br>Bus | |---------|----------|--------------------------|--------|--------|---------------|--------|--------|--------|--------|---------------------|-------------| | (low) | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Name | Width | | H'FF50 | PORT1 | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | Port | 8 bit | | H'FF51 | PORT2 | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | | | | H'FF52 | PORT3 | _ | _ | P35 | P34 | P33 | P32 | P31 | P30 | | | | H'FF53 | PORT4 | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | | | | H'FF54 | PORT5 | _ | _ | _ | _ | P53 | P52 | P51 | P50 | | | | H'FF55 | PORT6 | P67 | P66 | P65 | P64 | P63 | P62 | P61 | P60 | | | | H'FF59 | PORTA | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | | | H'FF5A | PORTB*2 | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | | | H'FF5B | PORTC*2 | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | | | H'FF5C | PORTD*2 | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | | | H'FF5D | PORTE | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | | | | H'FF5E | PORTF | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | | | | H'FF5F | PORTG | _ | | _ | PG4 | PG3 | PG2 | PG1 | PG0 | | | | H'FF60 | P1DR | P17DR | P16DR | P15DR | P14DR | P13DR | P12DR | P11DR | P10DR | • | | | H'FF61 | P2DR | P27DR | P26DR | P25DR | P24DR | P23DR | P22DR | P21DR | P20DR | • | | | H'FF62 | P3DR | _ | _ | P35DR | P34DR | P33DR | P32DR | P31DR | P30DR | | | | H'FF64 | P5DR | _ | _ | _ | _ | P53DR | P52DR | P51DR | P50DR | | | | H'FF65 | P6DR | P67DR | P66DR | P65DR | P64DR | P63DR | P62DR | P61DR | P60DR | | | | H'FF69 | PADR | PA7DR | PA6DR | PA5DR | PA4DR | PA3DR | PA2DR | PA1DR | PA0DR | • | | | H'FF6A | PBDR*2 | PB7DR | PB6DR | PB5DR | PB4DR | PB3DR | PB2DR | PB1DR | PB0DR | • | | | H'FF6B | PCDR*2 | PC7DR | PC6DR | PC5DR | PC4DR | PC3DR | PC2DR | PC1DR | PC0DR | • | | | H'FF6C | PDDR*2 | PD7DR | PD6DR | PD5DR | PD4DR | PD3DR | PD2DR | PD1DR | PD0DR | | | | H'FF6D | PEDR | PE7DR | PE6DR | PE5DR | PE4DR | PE3DR | PE2DR | PE1DR | PE0DR | • | | | H'FF6E | PFDR | PF7DR | PF6DR | PF5DR | PF4DR | PF3DR | PF2DR | PF1DR | PF0DR | • | | | H'FF6F | PGDR | _ | _ | _ | PG4DR | PG3DR | PG2DR | PG1DR | PG0DR | • | | | H'FF70 | PAPCR*2 | PA7PCR | PA6PCR | PA5PCR | PA4PCR | PA3PCR | PA2PCR | PA1PCR | PA0PCR | | | | H'FF71 | PBPCR*2 | PB7PCR | PB6PCR | PB5PCR | PB4PCR | PB3PCR | PB2PCR | PB1PCR | PB0PCR | • | | | H'FF72 | PCPCR*2 | PC7PCR | PC6PCR | PC5PCR | PC4PCR | PC3PCR | PC2PCR | PC1PCR | PC0PCR | | | | H'FF73 | PDPCR*2 | PD7PCR | PD6PCR | PD5PCR | PD4PCR | PD3PCR | PD2PCR | PD1PCR | PD0PCR | | | | H'FF74 | PEPCR*2 | PE7PCR | PE6PCR | PE5PCR | PE4PCR | PE3PCR | PE2PCR | PE1PCR | PE0PCR | : | | | H'FF76 | P3ODR*2 | _ | _ | P35ODR | P34ODR | P33ODR | P32ODR | P310DR | P30ODR | : | | | H'FF77 | PAODR*2 | PA70DR | PA6ODR | PA5ODR | PA40DR | PA3ODR | PA2ODR | PA10DR | PA00DR | | | | H'FF78 | SMR0 | C/Ā/<br>GM* <sup>4</sup> | CHR | PE | O/Ē | STOP | MP | CKS1 | CKS0 | SCI0,<br>Smart card | 8 bit | | H'FF79 | BRR0 | | | | | | | | | interface 0 | | | H'FF7A | SCR0 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | • | | | H'FF7B | TDR0 | | | | | | | | | • | | | H'FF7C | SSR0 | TDRE | RDRF | ORER | FER/<br>ERS*5 | PER | TEND | MPB | MPBT | | | | H'FF7D | RDR0 | | | | | | | | | • | | | H'FF7E | SCMR0 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | | | | | | | | | | | | | | | | | | Register | | | | | | | | | Module | Data<br>Bus | |------------------|----------|--------------------------|-------|-------|---------------|-------|-------|-------|-------|----------------------|-------------| | (low) | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Name | Width | | H'FF80 | SMR1 | C/Ā/<br>GM <sup>*4</sup> | CHR | PE | O/Ē | STOP | MP | CKS1 | CKS0 | SCI1,<br>_Smart card | 8 bit | | H'FF81 | BRR1 | | | | | | | | | interface 1 | | | H'FF82 | SCR1 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | | | | H'FF83 | TDR1 | | | | | | | | | <del>-</del> | | | H'FF84 | SSR1 | TDRE | RDRF | ORER | FER/<br>ERS*5 | PER | TEND | MPB | MPBT | _ | | | H'FF85 | RDR1 | | | | | | | | | _ | | | H'FF86 | SCMR1 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | _ | | | H'FF90 | ADDRAH | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | A/D | 8 bit | | H'FF91 | ADDRAL | AD1 | AD0 | _ | _ | _ | _ | _ | _ | converter | | | H'FF92 | ADDRBH | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | _ | | | H'FF93 | ADDRBL | AD1 | AD0 | _ | _ | _ | _ | _ | _ | _ | | | H'FF94 | ADDRCH | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | _ | | | H'FF95 | ADDRCL | AD1 | AD0 | _ | _ | _ | _ | _ | _ | _ | | | H'FF96 | ADDRDH | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | _ | | | H'FF97 | ADDRDL | AD1 | AD0 | _ | _ | _ | _ | _ | _ | _ | | | H'FF98 | ADCSR | ADF | ADIE | ADST | SCAN | CKS | CH2 | CH1 | CH0 | _ | | | H'FF99 | ADCR | TRGS1 | TRGS0 | _ | _ | _ | _ | _ | _ | _ | | | H'FFA4 | DADR0 | | | | | | | | | D/A | 8 bit | | H'FFA5 | DADR1 | | | | | | | | | converter | | | H'FFA6 | DACR | DAOE1 | DAOE0 | DAE | _ | _ | _ | _ | _ | = | | | H'FFBC | TCSR | OVF | WT/IT | TME | _ | _ | CKS2 | CKS1 | CKS0 | WDT | 16 bit | | (read) | | | | | | | | | | | | | H'FFBD | TCNT | | | | | | | | | | | | (read) | | | | | | | | | | _ | | | H'FFBF<br>(read) | RSTCSR | WOVF | RSTE | RSTS | _ | _ | _ | _ | _ | | | | H'FFC0 | TSTR | _ | _ | CST5 | CST4 | CST3 | CST2 | CST1 | CST0 | TPU | 16 bit | | H'FFC1 | TSYR | _ | _ | SYNC5 | SYNC4 | SYNC3 | SYNC2 | SYNC1 | SYNC0 | | | | H'FFD0 | TCR0 | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU0 | 16 bit | | H'FFD1 | TMDR0 | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | | | | H'FFD2 | TIOR0H | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | | | H'FFD3 | TIOR0L | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | <del>-</del> | | | H'FFD4 | TIER0 | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | | | | H'FFD5 | TSR0 | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | _ | | | H'FFD6 | TCNT0 | | | | | | | | | _ | | | H'FFD7 | _ | | | | | | | | | _ | | | H'FFD8 | TGR0A | | | | | | | | | = | | | H'FFD9 | = | | | | | | | | | = | | | H'FFDA | TGR0B | | | | | | | | | = | | | H'FFDB | = | | | | | | | | | = | | | | | | | | | | | | | | | | Address<br>(low) | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data<br>Bus<br>Width | |------------------|------------------|-----------------------------------------|-------|-------|-------|-------|-------|-------|-------|----------------|----------------------| | H'FFDC | TGR0C | | | | | | | | | TPU0 | 16 bit | | H'FFDD | _ | - | | | | | | | | _ | | | H'FFDE | TGR0D | | | | | | | | | _ | | | H'FFDF | = | ======================================= | | | | | | | | <del>_</del> | | | H'FFE0 | TCR1 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU1 | 16 bit | | H'FFE1 | TMDR1 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | _ | | | H'FFE2 | TIOR1 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | | H'FFE4 | TIER1 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | _ | | | H'FFE5 | TSR1 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | _ | | | H'FFE6 | TCNT1 | | | | | | | | | _ | | | H'FFE7 | _ | | | | | | | | | _ | | | H'FFE8 | TGR1A | | | | | | | | | _ | | | H'FFE9 | _ | | | | | | | | | _ | | | H'FFEA | TGR1B | | | | | | | | | _ | | | H'FFEB | _ | | | | | | | | | _ | | | H'FFF0 | TCR2 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU2 | 16 bit | | H'FFF1 | TMDR2 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | _ | | | H'FFF2 | TIOR2 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | | H'FFF4 | TIER2 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | _ | | | H'FFF5 | TSR2 | TCFD | _ | TCFU | TCFV | | _ | TGFB | TGFA | <del>_</del> | | | H'FFF6 | TCNT2 | | | | | | | | | <del>_</del> | | | H'FFF7 | _ | | | | | | | | | _ | | | H'FFF8 | TGR2A | | | | | | | | | <del>_</del> | | | H'FFF9 | _ | | | | | | | | | <del>_</del> | | | H'FFFA | TGR2B | | | | | | | | | _ | | | H'FFFB | - | | | | | | | | | _ | | | <del></del> | 4 1 | | | T. | | | | | _ | | | Notes: 1. Located in on-chip RAM. The bus width is 32 bits when the DTC accesses this area as register information, and 16 bits otherwise. - 2. Only applies to the H8S/2351. - 3. If the pulse output group 2 and pulse output group 3 output triggers are the same according to the PCR setting, the NDRH address will be H'FF4C, and if different, the address of NDRH for group 2 will be H'FF4E, and that for group 3 will be H'FF4C. Similarly, if the pulse output group 0 and pulse output group 1 output triggers are the same according to the PCR setting, the NDRL address will be H'FF4D, and if different, the address of NDRL for group 0 will be H'FF4F, and that for group 1 will be H'FF4D. - 4. Functions as $C/\overline{A}$ for SCI use, and as GM for smart card interface use. - 5. Functions as FER for SCI use, and as ERS for smart card interface use. # **B.2** Functions #### MRA-DTC Mode Register A DTC H'F800-H'FBFF 7 5 0 Rit 6 4 3 2 1 SM1 SM<sub>0</sub> DM1 DM0 MD1 MD0 DTS Sz Initial value: Undefined Undefined Undefined Undefined Undefined Undefined Undefined Read/Write: DTC Data Transfer Size Byte-size transfer 1 Word-size transfer **DTC Transfer Mode Select** Destination side is repeat area or block area 1 Source side is repeat area or block area DTC Mode Normal mode 1 Repeat mode 0 Block transfer mode 1 1 **Destination Address Mode** DAR is fixed 1 DAR is incremented after a transfer (by +1 when Sz = 0; by +2 when Sz = 1) 1 DAR is decremented after a transfer (by -1 when Sz = 0; by -2 when Sz = 1) Source Address Mode SAR is fixed 1 SAR is incremented after a transfer (by +1 when Sz = 0; by +2 when Sz = 1) 1 SAR is decremented after a transfer (by -1 when Sz = 0; by -2 when Sz = 1) | SAR—DTC S | Sou | irce A | Addr | ess I | Regis | ter | H'F800-H'FBF | F | | | | DTO | |-----------------|-----|----------------|------|-------|----------------|----------------|--------------|----------------|----------------|---|----------------|-----| | Bit : | : , | 23 | 22 | 21 | 20 | 19 | | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | Initial value : | | Unde-<br>fined | | | Unde-<br>fined | Unde-<br>fined | | Unde-<br>fined | Unde-<br>fined | | Unde-<br>fined | | Specifies transfer data source address | DAR—DTC | De | estina | tion | Add | ress ] | Regis | ster H'F800-H'FBFF | 7 | | | | DTC | |-----------------------------|----|----------------|------|----------------|--------|-------|--------------------|---------------|---|----------------|---|----------------| | Bit | : | 23 | 22 | 21 | 20 | 19 | | 4 | 3 | 2 | 1 | 0_ | | | | | | | | | | | | | | | | Initial value<br>Read/Write | | Unde-<br>fined | | Unde-<br>fined | | | | Inde-<br>ined | | Unde-<br>fined | | Unde-<br>fined | | | | | | | | | | | | | | | Specifies transfer data destination address | CRA—DTC Transfer Count Register A | | | | | | | | | Н | I'F80 | 0–H | FBF | F | | | | DTC | |-----------------------------------|---|----------------|----|----|----|----|----|---|----------|-------|---------------------|-----|------|---|---|---|----------------| | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Initial value<br>Read/Write | | Unde-<br>fined | | | | | | | | | Unde-<br>fined<br>— | | | | | | Unde-<br>fined | | | | CRAH — | | | | | | - | <b>—</b> | | | CR | AL - | | | | | | | | | | | | | | | | | | | | | | | | Specifies the number of DTC data transfers | CRB—DTC | B—DTC Transfer Count Register B H' | | | | | | | | | | | I'F800–H'FBFF | | | | | | C | |-----------------------------|------------------------------------|----------------|----------------|----------------|----------------|----|----|----------------|---|---|---|----------------|----------------|---|---|---|---|---| | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | | | Initial value<br>Read/Write | - | Unde-<br>fined | Unde-<br>fined | Unde-<br>fined | Unde-<br>fined | | | Unde-<br>fined | | | | Unde-<br>fined | Unde-<br>fined | | | | | | | rcad/wiite | • | _ | | | | _ | | | | _ | | | _ | _ | | _ | | | Specifies the number of DTC block data transfers # TCR3—Timer Control Register 3 ### H'FE80 TPU3 | Bit | : | 7 | 1 | 6 | 5 | 4 | | 3 | | | 2 | 1 | 0 | ) | 7 | | |---------------|---|-------|-------|----------|-----------|-----------|------|----------------------------------|------|------------------|--------|-----------------------------|----------|--------|------------------|---| | | | CCLR2 | CC | LR1 | CCLR0 | CKEG | 1 | CKE | G0 | TI | PSC | 2 TPSC | TPS | SC0 | | | | Initial value | : | 0 | | 0 | 0 | 0 | | 0 | ) | | 0 | 0 | 0 | ) | | | | Read/Write | : | R/W | R | /W | R/W | R/W | | R/ | W | | R/W | R/W | R/ | W | | | | | | | | | | | | | Time | mer Prescaler —— | | | | | | | | | | | | | | | | | 0 | 0 | 0 | Internal clo | k: count | ts on | ф/1 | 7 | | | | | | | | | | | | | 1 | Internal clo | k: count | ts on | ф/4 | 1 | | | | | | | | | | | | 1 | 0 | Internal clo | k: count | ts on | ф/16 | 1 | | | | | | | | | | | | | 1 | Internal clo | k: count | ts on | φ/64 | 1 | | | | | | | | | | | 1 | 0 | 0 | External clo | ck: cour | nts on | n TCLKA pin inpu | t | | | | | | | | | | | | | 1 | Internal clo | k: count | ts on | ф/1024 | 1 | | | | | | | | | | | | 1 | 0 | Internal clos | k: count | ts on | ф/256 | | | | | | | | | | | | | | 1 | Internal clo | k: count | ts on | ф/4096 | 1 | | | | | | | | | | | | | | | | | | _ | | | | | | | | Clock | E | <del>-</del> | | | | | | | | | | | | | | | | 0 | 0 | Co | ount | at ris | sing 6 | edge | | | | | | | | | | | | | 1 | Co | ount | at fa | lling | edge | | | | | | | | | | | | 1 | _ | - Co | ount | at bo | oth e | dges | | | | | | | | C | ounte | r Clea | ar | | | | | | | | | ı | | | | | | | 0 0 | 0 | TCNT clea | aring dis | able | ed | | | | | | | | | | | | | | 1 | TCNT clea | ared by | TGF | RA coi | mpar | e m | atch/ | input captur | 9 | | | | | | | | 1 | 0 | TCNT clea | ared by | TGF | RB co | mpar | e m | atch/ | input captur | • | | | | | | | | | 1 | | | | | | | | other channe<br>onous opera | | | | | | | | _ | 4 6 | | | | | | ami | y/ 3 y i | ICITIC | nious opera | 1011 | | | | | | | | 1 0 | | TCNT clea | | | | | | | | *2 | | | | | | | | | 1 | | | | RC compare match/input capture*2 | | | | | | | | | | | | | 1 | <u> </u> | | | | RD compare match/input capture*2 | | | | | | | | | | | | | | 1 | | | | | | _ | | other channe<br>onous opera | | | | | Notes: 1. Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. When TGRC or TGRD is used as a buffer register, TCNT is not cleared because the buffer register setting has priority, and compare match/input capture does not occur. | TMDR3— | -Tiı | mer Mod | e Registe | er 3 | | H'FE | | | TPU3 | | | | |---------------|------|---------|-----------|------|--------|---------------|----------|-------|----------------------------|---------------------------|----------------------------------------|--------------------------------------------------------------------------------------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | | | 1 | 0 | | | | | _ | _ | BFB | BFA | MD3 | MD2 | | М | D1 | MD0 | | | Initial value | : | 1 | 1 | 0 | 0 | 0 | 0 | | ( | ) | 0 | J | | Read/Write | : | _ | _ | R/W | R/W | R/W | R/W | W R/W | | W | R/W | | | | | | | | | | Mod | le | | | | | | | | | | | | | 0 | 0 | 0 | 0 | Normal ope | eration | | | | | | | | | | | | 1 | Reserved | | | | | | | | | | | | 1 | 0 | PWM mode | e 1 | | | | | | | | | | | | 1 | PWM mode | 2 | | | | | | | | | | 1 | 0 | 0 | Phase cour | nting mode 1 | | | | | | | | | | | | 1 | Phase cour | nting mode 2 | | | | | | | | | | | 1 | 0 | Phase cour | nting mode 3 | | | | | | | | | | | | 1 | Phase cour | nting mode 4 | | | | | | | | | 1 | * | * | * | _ | | | | | | | | | | Lege | nd: | *: Do | on't c | are | | | | | | | | Duffee | · Operation A | Notes | | it sh<br>Pha<br>set<br>cas | nould<br>ase co<br>for cl | l always be ounting mod<br>hannels 0 a | it. In a write,<br>written with 0.<br>de cannot be<br>nd 3. In this<br>ys be written | | | | | | | | Operation A | | 11 | | | | | | | | | | | 0 | TGRA opera | tes norm | nally | ' | | | | ### Buffer Operation B | 0 | TGRB operates normally | |---|--------------------------------------------------| | 1 | TGRB and TGRD used together for buffer operation | TGRA and TGRC used together for buffer operation # TIOR3H—Timer I/O Control Register 3H ### H'FE82 TPU3 | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|------|------|------|------|------|------|------| | Initial value: | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | Read/Write: | R/W R | #### TGR3A I/O Control | 0 | 0 | 0 | 0 | TGR3A | Output disabled | | |---|---|---|---|-------------------|-----------------------------------------------------|------------------------------------------------| | | | | 1 | is output compare | Initial output is | 0 output at compare match | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | | 1 | | Initial output is | 0 output at compare match | | | | 1 | 0 | | 1 output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | TGR3A | Capture input source is | Input capture at rising edge | | | | | 1 | is input capture | TIOCA3 pin | Input capture at falling edge | | | | 1 | * | register | | Input capture at both edges | | | 1 | * | * | | Capture input<br>source is channel<br>4/count clock | Input capture at TCNT4 count-up/<br>count-down | Legend: \*: Don't care #### TGR3B I/O Control | 0 | 0 | 0 | 0 | TGR3B | | | | | | | |---|---|---|---|-------------------|-----------------------------------------------------|--------------------------------------------------|--|--|--|--| | | | | 1 | is output compare | Initial output is | 0 output at compare match | | | | | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | | | | | 1 | 0 | | output | 1 output at compare match | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | 1 | 0 | 0 | 0 | TGR3B | Capture input | Input capture at rising edge | | | | | | | | | 1 | is input capture | source is<br>TIOCB3 pin | Input capture at falling edge | | | | | | | | 1 | * | register | | Input capture at both edges | | | | | | | 1 | * | * | | Capture input<br>source is channel<br>4/count clock | Input capture at TCNT4 count-up/<br>count-down*1 | | | | | Legend: \*: Don't care Note: 1. If bits TPSC2 to TPSC0 in TCR4 are set to B'000, and $\phi/1$ is used as the TCNT4 count clock, this setting will be invalid and input capture will not occur. # TIOR3L—Timer I/O Control Register 3L ### H'FE83 TPU3 | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|------|------|------|------|------|------|------| | | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | | | | | | | | | #### TRG3C I/O Control | 0 | 0 | 0 | 0 | TGR3C | Output disabled | | | | | | |---|---|---|---|---------------------|-----------------------------------------------------|------------------------------------------------|--|--|--|--| | | | | 1 | is output compare | Initial output is | 0 output at compare match | | | | | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | | | | | 1 | 0 | | output | 1 output at compare match | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | 1 | 0 | 0 | 0 | TGR3C | Capture input source is | Input capture at rising edge | | | | | | | | | 1 | is input<br>capture | TIOCC3 pin | Input capture at falling edge | | | | | | | | 1 | * | register | | Input capture at both edges | | | | | | | 1 | * | * | | Capture input<br>source is channel<br>4/count clock | Input capture at TCNT4 count-up/<br>count-down | | | | | Legend: \*: Don't care Note: When the BFA bit in TMDR3 is set to 1 and TGR3C is used as a buffer register, this setting is invalid and input capture/output compare is not generated. #### TGR3D I/O Control | _ | | | | | | | | | | | | |---|---|---|---|---|---------------------|-----------------------------------------------------|--------------------------------------------------|--|--|--|--| | 0 | 0 | | 0 | 0 | TGR3D | Output disabled | | | | | | | | | | | 1 | is output compare | Initial output is 0 output | 0 output at compare match | | | | | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | 1 | | 0 | 0 | | Output disabled | | | | | | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | | | | | Г | 1 | 0 | | output | 1 output at compare match | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | 1 | 0 | 1 | 0 | 0 | TGR3D | Capture input | Input capture at rising edge | | | | | | | | | | 1 | is input<br>capture | source is<br>TIOCD3 pin | Input capture at falling edge | | | | | | | | | 1 | * | register*2 | | Input capture at both edges | | | | | | | 1 | | * | * | | Capture input<br>source is channel<br>4/count clock | Input capture at TCNT4 count-up/<br>count-down*1 | | | | | Legend: \*: Don't care Notes: 1. When bits TPSC2 to TPSC0 in TCR4 are set to B'000 and $\phi$ /1 is used as the TCNT4 count clock, this setting is invalid and input capture is not generated. When the BFB bit in TMDR3 is set to 1 and TGR3D is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Note: When TGRC or TGRD is designated for buffer operation, this setting is invalid and the register operates as a buffer register. # TIER3—Timer Interrupt Enable Register 3 ### H'FE84 TPU3 #### A/D Conversion Start Request Enable | 0 | A/D conversion start request generation disabled | |---|--------------------------------------------------| | 1 | A/D conversion start request generation enabled | # TSR3—Timer Status Register 3 # H'FE85 TPU3 | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 2 | 1 | 0 | |-----------------|---|---|---|----------|-----------|----------|----------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | _ | _ | _ | TCFV | TGFD | TG | FC | TGFB | TGFA | | Initial value : | 1 | 1 | 0 | 0 | 0 | ( | 0 | 0 | 0 | | Read/Write : | _ | _ | _ | R/(W)* | R/(W)* | R/( | W)* | R/(W)* | R/(W)* | | | | | | | | | | Input Ca 0 [C | Input Capture/Output Compare Flag A 0 [Clearing conditions] • When DTC is activated by TGIA interrupt while DISEL bit of MRB in DTC is 0 • When DMAC is activated by TGIA interrupt while DTA bit of DMABCR in DMAC is 1 • When 0 is written to TGFA after reading TGFA = 1 1 [Setting conditions] • When TCNT=TGRA while TGRA is functioning as output compare register • When TCNT value is transferred to TGRA by input capture signal while TGRA is functioning as input capture register apture/Output Compare Flag B Clearing conditions] When DTC is activated by TGIB interrupt while DISEL bit of MRB in DTC is 0 When 0 is written to TGFB after reading TGFB = 1 | | | | | | | | | | 1 [Se | etting conditions] When TCNT = TGRB while TGRB is functioning as | | | | | | | | | | ' | output compare register When TCNT value is transferred to TGRB by input capture signal while TGRB is functioning as input capture register | | | | | | | | Input | l<br>Captu | re/Output | t Compare Flag C | | | | | | | | | • Wh | C is 0 | itions] s activated by TGIC interrupt while DISEL bit of MRB in ritten to TGFC after reading TGFC = 1 | | | | | | | | 1 | Setti<br>• Wi<br>req | ing condition<br>hen TCNT<br>gister | - | | | | | | | | | wh | nile TGRC | is functioning as input capture register | | | | | | | Input C | apture | e/Outp | out Compa | are Flag D | | | | | | | | Whe is 0 | n DT( | | ated by TGID interrupt while DISEL bit of MRB in DTC | | | | | | | | • Whe | en TCI<br>en TCI | NT value i | RD while TGRD is functioning as output compare register is transferred to TGRD by input capture signal while g as input capture register | | | | | | Overflow | | | | | | | | | | | | learing c | | | CE\/ after | roading TCEV – 1 | 0 [Clearing condition] When 0 is written to TCFV after reading TCFV = 1 1 [Setting condition] When the TCNT value overflows (changes from H'FFFF to H'0000) Note: \* Can only be written with 0 for flag clearing. | TCNT3—T | | H'FE86 | | | | | | | | | | TPU3 | | | | | | |--------------|-----|--------|-----|-----|-----|-----|-----|-----|---------|-----------|-----|------|-----|-----|-----|-----|-----| | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | Initial valu | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Writ | e: | R/W | | | | | | | | | | | | | | | | | | | | | | | | | | | | | l In-ce | <br>ounte | r | | | | | | | | | | | | | | | | | Op-ci | Junio | 1 | | | | | | | | TGR3A—Timer General Register 3A | H'FE88 | TPU3 | |---------------------------------|--------|------| | TGR3B—Timer General Register 3B | H'FE8A | TPU3 | | TGR3C—Timer General Register 3C | H'FE8C | TPU3 | | TGR3D—Timer General Register 3D | H'FE8E | TPU3 | Bit 14 13 12 11 Initial value : # TCR4—Timer Control Register 4 # H'FE90 TPU4 | Bit | : | 7 | 6 | | 5 | 4 | | 3 | | 2 | | 1 | 0 | _ | |---------------|---|---|---------|-------|----------|-----------|--------|----------|--------|-------|-------|--------------|--------------|-----------------------| | | | _ | CCL | R1 C | CLR0 | CKEG1 | 1 C | KEG0 | TF | PSC | 2 | TPSC1 | TPSC0 | | | Initial value | : | 0 | 0 | | 0 | 0 | | 0 | | 0 | | 0 | 0 | • | | Read/Write | : | _ | R/V | V | R/W | R/W | | R/W | F | R/W | | R/W | R/W | | | | | | | | | | | <u> </u> | _ | | | | | | | | | | | | | | | | Time | r Pr | esca | aler | | | | | | | | | | | | | 0 | 0 | 0 | Internal c | lock: counts | s on $\phi/1$ | | | | | | | | | | | | | 1 | Internal c | lock: counts | s on $\phi/4$ | | | | | | | | | | | | 1 | 0 | Internal c | lock: counts | s on $\phi/16$ | | | | | | | | | | | | | 1 | Internal c | lock: counts | s on $\phi/64$ | | | | | | | | | | • | 1 | 0 | 0 | External | clock: count | ts on TCLKA pin input | | | | | | | | | | | | | 1 | External | clock: count | ts on TCLKC pin input | | | | | | | | | | | | 1 | 0 | Internal c | lock: counts | s on $\phi/1024$ | | | | | | | | | | | | | 1 | Counts o | n TCNT5 ov | verflow/underflow | | | | | | | | | | N | ote: | Thi | is se | tting is ign | ored when | channel 4 is in phase | | | | | | | | | | | | cou | untin | g mode. | | | | | | | | | | Clock | Edge | Э | | | | | _ | | | | | | | | | 0 | 0 | Count | at ris | sing | edge | Э | | | | | | | | | | | 1 | Count | at fa | lling | edg | е | | | | | | | | | | 1 | - | Count | at bo | oth e | dge | S | | | | | | | | | | | | | | | | en channe | el | | | | | | Counter | Clear | | | 4 is i | in phase | cou | ntino | g mc | ode. | | | | | | | 0 0 | TCNT | clearing | disabled | | | | | | | | | | | | | 1 | TCNT | cleared | by TGRA | com | npare ma | tch/ | inpu | t cap | oture | | | | | | | 1 0 | TCNT | cleared | by TGRB | com | pare ma | tch/ | inpu | t cap | oture | | | | | | | 1 | | | by counte | | | | | | | | | Note: \* Synchronous operating setting is performed by setting the SYNC bit TSYR to 1. # TMDR4—Timer Mode Register 4 ### H'FE91 TPU4 | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|-----|-----|-----|-----| | | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | Initial value: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | | | | | | | | | | | NΛ | ode | | |----|-----|--| | | | | | 0 | 0 | 0 | 0 | Normal operation | |---|---|---|---|-----------------------| | | | | 1 | Reserved | | | | 1 | 0 | PWM mode 1 | | | | | 1 | PWM mode 2 | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | 1 | Phase counting mode 2 | | | | 1 | 0 | Phase counting mode 3 | | | | | 1 | Phase counting mode 4 | | 1 | * | * | * | _ | Legend: \*: Don't care Note: MD3 is a reserved bit. In a write, it should always be written with 0. Input capture at both edges Input capture at generation of TGR3A compare match/input capture Capture input source is TGR3A compare match/ input capture | Bit : | 7 | 6 | 5 | 4 | | 3 | | 2 | 1 | 0 | _ | |----------------|------|------|------|------|------|-----|----|-------------------|-----------------|------------|--------------------------------| | | IOB3 | IOB2 | IOB1 | IOB0 | IC | DA3 | | IOA2 | IOA1 | IOA0 | | | Initial value: | 0 | 0 | 0 | 0 | | 0 | | 0 | 0 | 0 | | | Read/Write: | R/W | R/W | R/W | R/W | R | Z/W | | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | TO | SR4A | I/O | Co | ntrol | | | | | | | | | 0 | 0 | 0 | 0 | TGR4A | | disabled | | | | | | | | | | 1 | is output compare | Initial of | utput is 0 | 0 output at compare match | | | | | | | | 1 | 0 | register | output | | 1 output at compare match | | | | | | | | | 1 | | | | Toggle output at compare match | | | | | | | 1 | 0 | 0 | | Output | disabled | | | | | | | | | | 1 | | | utput is 1 | 0 output at compare match | | | | | | | | 1 | 0 | | output | | 1 output at compare match | | | | | | | | | 1 | | | | Toggle output at compare match | | | | | | 1 | 0 | 0 | 0 | TGR4A | Capture | | Input capture at rising edge | | | | | | | | | 1 | is input capture | source<br>TIOCA | | Input capture at falling edge | | | | | | | Γ | 1 | * | register | | | Input capture at both edges | Legend: \*: Don't care #### TGR4B I/O Control | 0 | 0 | 0 | 0 | TGR4B | Output disabled | | |---|---|---|---|-------------------|---------------------------------------------------------------------|------------------------------------------------------------------| | | | | 1 | is output compare | Initial output is 0 output | 0 output at compare match | | | | 1 | 0 | register | σαιραί | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | 1 | 0 | | output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | TGR4B | Capture input | Input capture at rising edge | | | | | 1 | is input capture | source is<br>TIOCB4 pin | Input capture at falling edge | | | | 1 | * | register | - | Input capture at both edges | | | 1 | * | * | | Capture input<br>source is TGR3C<br>compare match/<br>input capture | Input capture at generation of TGR3C compare match/input capture | Legend: \*: Don't care TIER4—Timer Interrupt Enable Register 4 H'FE94 TPU4 A/D Conversion Start Request Enable | | 0 | A/D conversion start request generation disabled | |---|---|--------------------------------------------------| | l | 1 | A/D conversion start request generation enabled | # TSR4—Timer Status Register 4 # H'FE95 TPU4 | Bit : | 7 | 6 | 5 | | 4 | 3 | 2 | 1 | 1 0 | | | | | | | |-----------------|------|-----------|----------|-----------------|---------|--------------------------|-----------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | | TCFI | o — | TCF | :U T0 | CFV | _ | _ | TGF | FB TGFA | | | | | | | | Initial value : | 1 | 1 | 0 | • | 0 | 0 | 0 | 0 | 0 0 | | | | | | | | Read/Write: | R | | R/(V | /)* R/( | (W)* | _ | _ | R/(W | W)* R/(W)* | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Input Capture/Output Compare Flag A | | | | | | | | | | | | | | | | | O [Clearing conditions] • When DTC is activated by TGIA interrupt while DISEL bit of MRB in DTC is 0 • When DMAC is activated by TGIA interrupt while DTA bit of DMABCR in DMAC is 1 • When 0 is written to TGFA after reading TGFA = 1 1 [Setting conditions] | | | | | | | | | | | | | | | | | When TCNT = TGRA while TGRA is functioning as output compare register When TCNT value is transferred to TGRA by input capture signal while TGRA is functioning as input capture register | | | | | | | | | | | | | | | | Input | ut Capture/Output Compare Flag B | | | | | | | | | | | | | | | | 0 | [Clearing conditions] When DTC is activated by TGIB interrupt while DISEL bit of MRB in DTC is 0 When 0 is written to TGFB after reading TGFB = 1 | | | | | | | | | | | | | | | | 1 | [Setting conditions] When TCNT = TGRB while TGRB is functioning as output compare register When TCNT value is transferred to TGRB by input capture signal while TGRB is functioning as input capture register | | | | | | | | | | | | Ov | erflow | Flag | | | | | | | | | | | | | | | ( | | learing co<br>hen 0 is w | | CFV at | after reading TCFV = 1 | | | | | | | | | | | | • | 1 . | etting con<br>hen the T | | e overfl | rflows (changes from H'FFFF to H'0000) | | | | | | | | | | | Unde | erflow Fl | ow Flag | | | | | | | | | | | | | | | 0 | [Clear | ing co | ndition]<br>ritten to T | CFU after | after reading TCFU = 1 | | | | | | | | | | | | 1 | [Settin<br>When | | | underflow | vs (cha | nanges from H'0000 to H'FFFF) | | | | | | | | | Coun | Direction | Flag | | | | | | | | | | | | | | | 0 | TCNT co | unts dov | /n | | | | | | | | | | | | | | 1 | | | | 1 | | | | | | | | | | | TCNT counts up Note: \* Can only be written with 0 for flag clearing. Note: \* This timer counter can be used as an up/down-counter only in phase counting mode or when performing overflow/underflow counting on another channel. In other cases it functions as an up-counter. | TGR4A—Tir<br>TGR4B—Tir | H'FE98<br>H'FE9A | | | | | | | | | TPU4<br>TPU4 | | | | | | | | |------------------------|------------------|-----|-----|-----|-----|-----|-----|-----|-----|--------------|-----|-----|-----|-----|-----|-----|-----| | Bit | : | _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | _1_ | 0 | | | | | | | | | | | | | | | | | | | | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | : | R/W # TCR5—Timer Control Register 5 # H'FEA0 TPU5 | Bit : | 7 | 6 | 5 | 4 | 3 | | 2 | 1 | 0 | - | | | |----------------|---|-----------|--------------|------------|---------------|--------|--------|---------------|-------------------------------------------|----------------------|--|--| | | _ | CCLR | 1 CCLR0 | CKEG1 | CKEG0 | TF | PSC2 | PSC1 | TPSC0 | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | • | | | | Read/Write: | _ | R/W | R/W | R/W | R/W | R/W R/ | | R/W | R/W | | | | | | | | | | | | | | , | | | | | | | | | | Ti | me I | Presc | aler | | | | | | | | | | | | 0 | 0 0 | Internal cl | ock: counts | on $\phi/1$ | | | | | | | | | | | 1 | Internal cl | ock: counts | on ¢/4 | | | | | | | | | | | 1 0 | Internal cl | ock: counts | on ¢/16 | | | | | | | | | | | 1 | Internal cl | ock: counts | on ¢/64 | | | | | | | | | | 1 | 0 0 | External of | lock: counts | on TCLKA pin input | | | | | | | | | | | 1 | External of | External clock: counts on TCLKC pin input | | | | | | | | | | | | 1 0 | Internal cl | ock: counts | on ¢/256 | | | | | | | | | | | 1 | External c | lock: counts | on TCLKD pin input | | | | | | | | | No. | ote: | This s | etting is ign | ored when c | hannel 5 is in phase | | | | | | | | | | | count | ing mode. | | | | | | | | | | Clock Edge | ·<br>e | | | | | | | | | | | | | 0 0 | Count at r | ising | g edge | ) | | | | | | | | | | 1 | Count at f | allin | g edg | e | | | | | | | | | | 1 — | Count at I | ooth | edge | s | | | | | | | | | | Note: This | setting is ig | gnore | ed wh | en channel | | | | | | | | | | 5 is i | n phase co | untir | ng mo | de. | | | | | | | C | Counter C | lear | | | | | | | | | | | | | 0 0 1 | CNT clearing | disabled | | | | | | | | | | | | 1 7 | CNT cleared | by TGRA o | compare ma | atch/ | input | capture | | | | | | | Ī | 1 0 7 | CNT cleared | by TGRB o | compare ma | atch/ | input | capture | | | | | | 0 | 0 | TCNT clearing disabled | |---|---|-------------------------------------------------------------------------------------------------------------| | | 1 | TCNT cleared by TGRA compare match/input capture | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation* | Note: \* Synchronous operating setting is performed by setting the SYNC bit TSYR to 1. # TMDR5—Timer Mode Register 5 # H'FEA1 TPU5 | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|-----|-----|-----|-----| | | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | Initial value: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | | | | | | | | | | ### Mode | 0 | 0 | 0 | 0 | Normal operation | |---|---|---|---|-----------------------| | | | | 1 | Reserved | | | | 1 | 0 | PWM mode 1 | | | | | 1 | PWM mode 2 | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | 1 | Phase counting mode 2 | | | | 1 | 0 | Phase counting mode 3 | | | | | 1 | Phase counting mode 4 | | 1 | * | * | * | _ | Legend: \*: Don't care Note: MD3 is a reserved bit. In a write, it should always be written with 0. # TIOR5—Timer I/O Control Register 5 # H'FEA2 TPU5 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|------|------|------|------|------|------|------|------|------| | | | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | Initial valu | ie : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Wri | te : | R/W | | | | | | | | | | | ### TGR5A I/O Control | 0 | 0 | 0 | 0 | TGR5A | Output disabled | | | | | |---|---|---|---|----------------------|-------------------------|--------------------------------|--|--|--| | | | | 1 | is output<br>compare | Initial output is 0 | 0 output at compare match | | | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | | | 1 | | | Toggle output at compare match | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | | | | 1 | 0 | | output | 1 output at compare match | | | | | | | | 1 | | | Toggle output at compare match | | | | | 1 | * | 0 | 0 | TGR5A | Capture input | Input capture at rising edge | | | | | | | | 1 | is input<br>capture | source is<br>TIOCA5 pin | Input capture at falling edge | | | | | | | 1 | * | register | · | Input capture at both edges | | | | Legend: \*: Don't care ### TGR5B I/O Control | 0 | 0 | 0 | 0 | TGR5B | Output disabled | | | | | |---|---|---|---|----------------------|----------------------------|--------------------------------|--|--|--| | | | | 1 | is output<br>compare | Initial output is 0 output | 0 output at compare match | | | | | | | 1 | 0 | register | σαιραί | 1 output at compare match | | | | | | | | 1 | | | Toggle output at compare match | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | | | | 1 | 0 | | output | 1 output at compare match | | | | | | | | 1 | | | Toggle output at compare match | | | | | 1 | * | 0 | 0 | TGR5B | Capture input | Input capture at rising edge | | | | | | | | 1 | is input capture | source is<br>TIOCB5 pin | Input capture at falling edge | | | | | | | 1 | * | register | | Input capture at both edges | | | | Legend: \*: Don't care TIER5—Timer Interrupt Enable Register 5 H'FEA4 TPU5 # A/D Conversion Start Request Enable | 0 | A/D conversion start request generation disabled | |---|--------------------------------------------------| | 1 | A/D conversion start request generation enabled | TCNT counts up Note: \* Can only be written with 0 for flag clearing. TCNT counts down Count Direction Flag When the TCNT value underflows (changes from H'0000 to H'FFFF) Note: \* This timer counter can be used as an up/down-counter only in phase counting mode or when performing overflow/underflow counting on another channel. In other cases it functions as an up-counter. | TGR5A—T | H'FEA8<br>H'FEAA | | | | | | | | TPU5<br>TPU5 | | | | | | | | | |---------------------------|------------------|----------|----------|----------|----------|----------|----|---|--------------|----------|---|----------|----------|-----------|----------|----------|----------| | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Initial valu<br>Read/Writ | • | 1<br>R/W | 1<br>R/W | 1<br>R/W | 1<br>R/W | 1<br>R/W | - | - | | 1<br>R/W | | 1<br>R/W | 1<br>R/W | 1<br>'R/W | 1<br>R/W | 1<br>R/W | 1<br>R/W | | P1DDR— | Port 1 | Data Dir | ection Re | gister | Н | 'FEB0 | Port 1 | | | | |-------------|--------|----------|-----------|--------|--------|--------|--------|--------|--------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | P17DDR | P16DDR | P15DDR | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | | | Initial va | lue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | | W | W | W | W | W | W | W | W | | | | | | | | | | | | | | Specify input or output for individual port 1 pins | P2DDR—Port 2 Data Direction Register | | | | | H'FEB1 | | | Port 2 | | | |--------------------------------------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | P27DDR | P26DDR | P25DDR | P24DDR | P23DDR | P22DDR | P21DDR | P20DDR | | | Initial v | /alue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/\ | Nrite: | W | W | W | W | W | W | W | W | | | | | | | | | | | | | | Specify input or output for individual port 2 pins | P3DDR—P | P3DDR—Port 3 Data Direction Register | | | | | 'FEB2 | Port 3 | | | | |--------------|--------------------------------------|-----------|-----------|--------|--------|--------|--------|--------|--------|---| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | P35DDR | P34DDR | P33DDR | P32DDR | P31DDR | P30DDR | | | Initial valu | ie: | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | • | | Read/Wri | te: | _ | _ | W | W | W | W | W | W | | | | | | | | | | | | | | Specify input or output for individual port 3 pins | P5DDR—P | ort | 5 Data Di | irection R | Register | | H'FEB4 | | | | Port 5 | |---------------|-----|-----------|------------|-----------|-----------|--------|--------|--------|--------|--------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | | _ | _ | _ | _ | P53DDR | P52DDR | P51DDR | P50DDR | | | Initial value | e : | Undefined | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | _ | | Read/Write | e : | _ | _ | _ | _ | W | W | W | W | | | | | | | | | | | | | | | | | | | | | | | | | | Specify input or output for individual port 5 pins | P6DDR—Port 6 Data Direction Register | | | | | H'FEB5 | | | 6 | |--------------------------------------|------------------|-----------------------------|----------------------------------|---------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | P67DDR | P66DDR | P65DDR | P64DDR | P63DDR | P62DDR | P61DDR | P60DDR | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | W | W | W | W | W | W | W | W | | | | | | | | | | | | | | 7<br>P67DDR<br>0 | 7 6<br>P67DDR P66DDR<br>0 0 | 7 6 5 P67DDR P66DDR P65DDR 0 0 0 | 7 6 5 4 P67DDR P66DDR P65DDR P64DDR 0 0 0 0 | 7 6 5 4 3 P67DDR P66DDR P65DDR P64DDR P63DDR 0 0 0 0 0 | 7 6 5 4 3 2 P67DDR P66DDR P65DDR P64DDR P63DDR P62DDR 0 0 0 0 0 0 0 | 7 6 5 4 3 2 1 P67DDR P66DDR P65DDR P64DDR P63DDR P62DDR P61DDR 0 0 0 0 0 0 0 0 | 7 6 5 4 3 2 1 0 P67DDR P66DDR P65DDR P64DDR P63DDR P62DDR P61DDR P60DDR 0 0 0 0 0 0 0 0 0 | Specify input or output for individual port 6 pins | PADDR— | -Port | A Data Di | rection R | Register | Н | 'FEB9 | | | Port A | |-------------|-------|-----------|-----------|----------|--------|--------|--------|--------|--------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PA7DDR | PA6DDR | PA5DDR | PA4DDR | PA3DDR | PA2DDR | PA1DDR | PA0DDR | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Wr | ite: | W | W | W | W | W | W | W | W | | | | | | | | | | | | Specify input or output for individual port A pins **H'FEBA** Port B | | | | | | | | [H8 | SS/2351 O | |----------------|--------|--------|--------|--------|--------|--------|--------|-----------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PB7DDR | PB6DDR | PB5DDR | PB4DDR | PB3DDR | PB2DDR | PB1DDR | PB0DDR | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | W | W | W | W | W | W | W | W | Specify input or output for individual port B pins PBDDR—Port B Data Direction Register | PCDDR—Port | H'FEBB | | | Port C<br>[H8S/2351 Only] | | | | | |----------------|--------|--------|--------|---------------------------|--------|--------|--------|--------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PC7DDR | PC6DDR | PC5DDR | PC4DDR | PC3DDR | PC2DDR | PC1DDR | PC0DDR | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | W | W | W | W | W | W | W | W | | | | | | | | | | | Specify input or output for individual port C pins | PDDDR—Port | H'FEBC | | | Port I<br>[H8S/2351 Only | | | | | |----------------|--------|--------|--------|--------------------------|--------|--------|--------|--------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PD7DDR | PD6DDR | PD5DDR | PD4DDR | PD3DDR | PD2DDR | PD1DDR | PD0DDR | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | W | W | W | W | W | W | W | W | | | | | | | | | | | Specify input or output for individual port D pins | PEDDR—Port | H'FEBD | | | Port E | | | | | | |----------------|--------|--------|--------|--------|--------|--------|--------|--------|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PE7DDR | PE6DDR | PE5DDR | PE4DDR | PE3DDR | PE2DDR | PE1DDR | PE0DDR | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | W | W | W | W | W | W | W | W | | | | | | | | | | | | | | | | | | | | | | | | Specify input or output for individual port E pins | PFDDR—Por | PFDDR—Port F Data Direction Register | | | | | H'FEBE | | | Port 1 | | | |---------------|--------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | PF7DDR | PF6DDR | PF5DDR | PF4DDR | PF3DDR | PF2DDR | PF1DDR | PF0DDR | | | | Modes 1, 2, | 4 to | 6 | I | | | | | | | | | | Initial value | : | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read/Write | : | W | W | W | W | W | W | W | W | | | | Modes 3, 7 | | | | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read/Write | : | W | W | W | W | W | W | W | W | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Specify input or output for individual port F pins | PGDDR—Port G Data Direction Register | | | | | H | 'FEBF | Port | | | |--------------------------------------|------|-----------|-----------|-----------|--------|--------|--------|--------|--------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | PG4DDR | PG3DDR | PG2DDR | PG1DDR | PG0DDR | | Modes 1, 4, | 5 | | | | | | | | | | Initial value | : | Undefined | Undefined | Undefined | 1 | 0 | 0 | 0 | 0 | | Read/Write | : | | _ | _ | W | W | W | W | W | | Modes 2, 3, 6 | 6, 7 | | | | | | | | | | Initial value | : | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | | Read/Write | : | _ | _ | _ | W | W | W | W | W | Specify input or output for individual port G pins | IPRA—Interrupt Priority Register A | H'FEC4 | Interrupt Controller | |------------------------------------|--------|----------------------| | IPRB—Interrupt Priority Register B | H'FEC5 | Interrupt Controller | | IPRC—Interrupt Priority Register C | H'FEC6 | Interrupt Controller | | IPRD—Interrupt Priority Register D | H'FEC7 | Interrupt Controller | | IPRE—Interrupt Priority Register E | H'FEC8 | Interrupt Controller | | IPRF—Interrupt Priority Register F | H'FEC9 | Interrupt Controller | | IPRG—Interrupt Priority Register G | H'FECA | Interrupt Controller | | IPRH—Interrupt Priority Register H | H'FECB | Interrupt Controller | | IPRI—Interrupt Priority Register I | H'FECC | Interrupt Controller | | IPRJ—Interrupt Priority Register J | H'FECD | Interrupt Controller | | IPRK—Interrupt Priority Register K | H'FECE | Interrupt Controller | Set priority (levels 7 to 0) for interrupt sources # Correspondence between Interrupt Sources and IPR Settings | Pogistor | Bi | its | |----------|---------------|---------------| | Register | 6 to 4 | 2 to 0 | | IPRA | IRQ0 | IRQ1 | | IPRB | IRQ2 | IRQ4 | | | IRQ3 | IRQ5 | | IPRC | IRQ6 | DTC | | | IRQ7 | | | IPRD | WDT | Refresh timer | | IPRE | * | A/D converter | | IPRF | TPU channel 0 | TPU channel 1 | | IPRG | TPU channel 2 | TPU channel 3 | | IPRH | TPU channel 4 | TPU channel 5 | | IPRI | * | * | | IPRJ | DMAC | SCI channel 0 | | IPRK | SCI channel 1 | _* | Note: \* Reserved bits. These bits cannot be modified and are always read as 1. | ABWCR—Bus | Width Co | ontrol Reg | gister | Н | 'FED0 | Bus Controller | | | |----------------|----------|------------|--------|------|-------|----------------|------|-------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | | Modes 1 to 3, | 5 to 7 | | | | 1 | • | | | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W : | R/W | Mode 4 | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | | | | | | | | <del></del> | # Area 7 to 0 Bus Width Control | 0 | Area n is designated for 16-bit access | |---|----------------------------------------| | 1 | Area n is designated for 8-bit access | Note: n = 7 to 0 | ASTCR—Acces | Н | l'FED1 | Bus Controller | | | | | | | |----------------|------|--------|----------------|------|------|------|------|------|---| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Read/Write: | R/W | | | | | | | | | | | | ### Area 7 to 0 Access State Control | 0 | Area n is designated for 2-state access | |---|-----------------------------------------------------------| | | Wait state insertion in area n external space is disabled | | 1 | Area n is designated for 3-state access | | | Wait state insertion in area n external space is enabled | Note: n = 7 to 0 # WCRH—Wait Control Register H # H'FED2 # **Bus Controller** | | _ | | _ | | | | | | | | | |----------------|-----|------|------------|---------|--------|------------|--------|-------|------------|-----------|-----------------| | Bit : | 7 | 6 | 5 | 4 | | 3 | 2 | | 1 | 0 | 7 | | | W71 | W70 | W61 | W60 | ) | W51 | W5 | 0 | W41 | W40 | | | Initial value: | 1 | 1 | 1 | 1 | | 1 | 1 | | 1 | 1 | _ | | Read/Write: | R/W | R/W | R/W | R/W | _ | R/W | R/V | / | R/W | R/W | | | | | | | | | | Are | a 4 \ | Wait Cont | rol | | | | | | | | | | 0 | 0 | Progra | m wait no | t inserted | | | | | | | | | | 1 | 1 progr | am wait s | state inserted | | | | | | | | | 1 | 0 | 2 progr | am wait s | states inserted | | | | | | | | | | 1 | 3 progr | am wait s | states inserted | | | | | | Area | 5 W | /ait Contr | ol | | | | | | | | | | 0 | 0 | Progra | m wait | not | inserted | | | | | | | | | 1 | 1 progr | am wa | it st | ate inser | ted | | | | | | | 1 | 0 | 2 progr | am wa | it st | ates inser | ted | | | | | | | | 1 | 3 progr | am wa | it st | ates inser | ted | | | | | Area | 6 Wait Cor | itrol | | | | | | | | | | | 0 | 0 Progr | am wait | not i | inserted | | | | | | | | | | 1 1 pro | gram wa | it sta | ate inser | ted | | | | | | | | 1 | 0 2 pro | gram wa | it sta | ates inser | ted | | | | | 3 program wait states inserted ### Area 7 Wait Control | 0 | 0 | Program wait not inserted | |---|---|--------------------------------| | | 1 | 1 program wait state inserted | | 1 | 0 | 2 program wait states inserted | | | 1 | 3 program wait states inserted | # WCRL—Wait Control Register L # H'FED3 # **Bus Controller** | Dia . | 7 | 0 | , | | 4 | | • | | 0 | | 4 | 0 | | |-----------------|-----|------|--------|-------|----------|--------|-----------|----------|--------|---------------|------------|----------|-------------------| | Bit : | 7 | 6 | - 5 | | 4 | | 3 | | 2 | $\overline{}$ | 1 | 0 | $\neg$ | | | W31 | W30 | W | 21 | W20 | | W11 | V | N10 | | W01 | W00 | | | Initial value : | 1 | 1 | 1 | | 1 | | 1 | | 1 | | 1 | 1 | | | Read/Write: | R/W | R/W | R/ | W | R/W | | R/W | F | R/W | | R/W | R/W | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Ι, | Aron I | <b>Λ \</b> Λ | ait Cont | rol | | | | | | | | | | | ▎┌ | | _ | | | | | | | | | | | | | | 0 | 0 | Prograi | n wait r | not inserted | | | | | | | | | | | | 1 | 1 progr | am wait | t state inserted | | | | | | | | | | | 1 | 0 | 2 progr | am wait | t states inserted | | | | | | | | | | | | 1 | 3 progr | am wait | t states inserted | | | | | | | ۸ | 4 \\\ | ait Conti | <u>'</u> | | | | | | | | | | | | Area | I VV | an Conn | OI | | | | | | | | | | | | 0 | 0 | Progra | m w | vait n | ot ir | nserted | | | | | | | | | | 1 | 1 progr | am | wait | sta | te inserte | ed | | | | | | | | 1 | 0 | 2 progr | am | wait | sta | tes inser | ted | | | | | | | | | 1 | 3 progr | am | wait | sta | tes inser | ted | | | | | | | | | | | | | | | | | | | | Area | 2 Wait | Contr | ol | | | | | | | | | | | | 0 | 0 Pr | ograr | m wait r | not ir | nserted | | | | | | | | | | | 1 1 | progr | am wai | t sta | te insert | ed | | | | | | | | | 1 | 0 2 | progr | am wai | t sta | tes inser | ted | | | | | | 3 program wait states inserted ### Area 3 Wait Control | 0 | 0 | Program wait not inserted | |---|---|--------------------------------| | | 1 | 1 program wait state inserted | | 1 | 0 | 2 program wait states inserted | | | 1 | 3 program wait states inserted | #### **BCRH—Bus Control Register H Bus Controller** H'FED4 Bit 7 6 5 4 3 2 0 ICIS<sub>1</sub> ICIS<sub>0</sub> BRSTRM BRSTS1 BRSTS0 RMTS2 RMTS1 RMTS0 Initial value: 1 1 1 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W RAM Type Select RMTS2 RMTS1 RMTS0 Area 5 Area 4 Area 3 Area 2 ი 0 Normal space DRAM 1 Normal space space Normal 1 0 DRAM space space 1 DRAM space 1 Note: When areas selected in DRAM space are all 8-bit space, the PF2 pin can be used as an I/O port, BREQO, or WAIT. Burst Cycle Select 0 Max. 4 words in burst access Max. 8 words in burst access Burst Cycle Select 1 0 Burst cycle comprises 1 state 1 Burst cycle comprises 2 states Area 0 Burst ROM Enable 0 Area 0 is basic bus interface 1 Area 0 is burst ROM interface Idle Cycle Insert 0 0 Idle cycle not inserted in case of successive external read and external write cycles Idle cycle inserted in case of successive external read and external write cycles ### Idle Cycle Insert 1 | 0 | Idle cycle not inserted in case of successive external read cycles in different areas | |---|---------------------------------------------------------------------------------------| | 1 | Idle cycle inserted in case of successive external read cycles in different areas | ### **BCRL—Bus Control Register L** ### H'FED5 ### **Bus Controller** 0 External bus release is disabled External bus release is enabled # MCR—Memory Control Register # H'FED6 # **Bus Controller** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | 0 | |-----|----------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|------------|------------------------| | TPC | BE | RCDM | CW2 | MXC1 | MXC0 | RLW1 | RL | _W0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | | R/W R | <u>2/W</u> | | | | | | | | | | | | | | | | | | Refre | ⊢<br>sh Cy | cle Wait Control | | | | | | | | 0 | 0 | No wait state inserted | | | | | | | | | 1 | 1 wait state inserted | | | | | | | | 1 | 0 | 2 wait states inserted | | | | | | | | | 1 | 3 wait states inserted | | | | | | Multipl | <br>ov Shift Co | unt | | | | | | | | | | | | | | | | | | 0 | | | | | | | | | | | | | | | | | | | | 1 | 0 10-l | oit shift | | | | | | | | | 1 — | | | | | | | | 2-CAS M | lethod Sel | ect | | | | | | | | 0 16 | 6-bit DRAI | √ space se | elected | | | | | | | 1 8- | bit DRAM | space sel | ected | | | | | | | | | | | | | | | | | | | | | | | | | | 0 [ | DRAM inte | erface: RA | S up mode | selected | t | | | | | 1 [ | DRAM inte | erface: RA | S down mo | ode selec | ted | | | | Burst Ac | cess Enab | le | | | | | | | | 0 B | urst disabl | ed (alway | s full acce | ess) | | | | | | | | | | | age mod | e | | | | TPC<br>0 | TPC BE 0 0 R/W R/W Burst Ac 0 B | TPC BE RCDM 0 0 0 R/W R/W R/W RAS/CS 0 E 1 1 E Burst Access Enab 0 Burst disable | TPC BE RCDM CW2 0 0 0 0 R/W R/W R/W R/W 2-CAS M 0 16 1 3- RAS/CS Down M 0 DRAM integrated in the control of | TPC | TPC | TPC | TPC | # TP Cycle Control | 0 | 1-state precharge cycle is inserted | |---|-------------------------------------| | 1 | 2-state precharge cycle is inserted | #### DRAMCR—DRAM Control Register H'FED7 **Bus Controller** Bit 7 6 5 4 3 2 1 0 CKS2 RFSHE **RCW RMODE** CMF CMIE CKS1 CKS<sub>0</sub> O 0 0 0 0 0 0 O Initial value: Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Refresh Counter Clock Select Count operation disabled 0 Count uses $\phi/2$ 1 1 0 Count uses $\phi/8$ Count uses $\phi/32$ 1 0 0 Count uses $\phi/128$ 1 Count uses $\phi/512$ 1 0 Count uses $\phi/2048$ 1 Count uses $\phi/4096$ Compare Match Interrupt Enable Interrupt request (CMI) by CMF flag disabled 1 Interrupt request (CMI) by CMF flag enabled Compare Match Flag [Clearing condition] Cleared by reading the CMF flag when CMF = 1, then writing 0 to the CMF flag [Setting condition] Set when RTCNT = RTCOR Refresh Mode DRAM interface: CAS-before-RAS refreshing used 1 Self-refreshing used **RAS-CAS Wait** Wait state insertion in CAS-before-RAS refreshing disabled RAS falls in T<sub>Rr</sub> cycle 1 One wait state inserted in CAS-before-RAS refreshing $\overline{RAS}$ falls in $T_{Rc1}$ cycle Refresh Control Refresh control is not performed # Rev. 3.00 Sep 15, 2006 page 848 of 988 REJ09B0330-0300 Refresh control is performed | RTCNT- | -Refre | sh Timer | Counter | | Н | 'FED8 | | Bus | Controller | |-------------|--------|----------|---------|-----|-----|-------|-----|-----|------------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | Initial val | lue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Wi | rite : | R/W | | | | | | | | | | | Internal clock count value | RTCOR—Ref | resh Time | Constant 1 | Register | Н | 'FED9 | | Bus | Controller | |-----------------|-----------|------------|----------|-----|-------|-----|-----|------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write: | R/W Sets the period for compare match operations with RTCNT | MAR0AH—M<br>MAR0AL—M | | • | | | | | | | _ | I'FEI<br>I'FEI | | | | | | | DMAC<br>DMAC | |----------------------|----|-------|----|-----|-----|-----|-----|-----|-----|----------------|-----|-----|-----|-----|-----|-----|--------------| | Bit : | _3 | 1 3 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16_ | | MAR0AH : | - | - - | - | - | _ | _ | _ | _ | _ | | | | | | | | | | Initial value: | | ) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | * | * | * | * | * | * | * | * | | Read/Write: | - | | _ | _ | _ | _ | _ | _ | _ | R/W | Bit : | _1 | 5 1 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MAR0AL : | | | | | | | | | | | | | | | | | | | Initial value: | * | < | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | | Read/Write : | R/ | W R | /W | R/W \*: Undefined In short address mode: Specifies transfer source/transfer destination address In full address mode: Specifies transfer source address | IOAR0A—I/O | Addı | ess F | Regis | ter 0 | A | | | Н | 'FEI | E <b>4</b> | | | | | ] | DMAC | |------------------------------------------------|-----------------|-------|--------|-------|---------------|--------|--------|--------|--------|------------|-------|-------|--------|--------|------|------| | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | IOAR0A : | | | | | | | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | | Read/Write: | R/W | | | | | | | | | | | | | | | | Jnde | | | | In sh<br>In ful | | | | | • | | ansfe | er sou | ırce/tı | ransf | er de | stinat | tion a | ddre | 3S | | ETCR0A—Tra | nsfer | Cou | ınt R | egist | er 0 <i>A</i> | 1 | | Н | 'FEI | E <b>6</b> | | | | | ] | DMAC | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ETCR0A : | | | | | | | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | | Read/Write: | R/W | Sequential<br>mode<br>Idle mode<br>Normal mode | | | | | | | Tran | sfer ( | count | er | | | | | | | | Repeat mode | Tra | nsfe | r num | ber s | storaç | ge reç | gister | , | | | Tr | ansfe | er cou | unter | | | | Block transfer mode | | | k size | | | | | | | | Blo | ock s | ize co | ounte | r | | \*: Undefined MAR0BL—Memory Address Register 0BL H'FEEA **DMAC** Bit MAR0BH Initial value: \* Read/Write: R/W R/W R/W R/W R/W R/W R/W Bit MAR0BL Initial value: H'FEE8 MAR0BH—Memory Address Register 0BH \*: Undefined **DMAC** In short address mode: Specifies transfer source/transfer destination address In full address mode: Specifies transfer destination address | IOAR0B—I/O | Addr | ess F | Regis | ter 0 | В | | | Н | l'FEI | EC | | | | | I | OMAC | |----------------|------|-------|-------|-------|-----|-----|-----|-----|-------|-----|-----|-----|-----|-------------|------|-------| | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | IOAR0B : | | | | | | | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | | Read/Write: | R/W | | | | | | | | | | | | | | | *: <b>l</b> | Jnde | fined | In short address mode: Specifies transfer source/transfer destination address In full address mode: Not used Rev. 3.00 Sep 15, 2006 page 851 of 988 REJ09B0330-0300 | ETCR0B—Tra | nsfer | Cou | nt R | egist | er 0E | 3 | | Н | l'FE | EE | | | | | ] | DMA | |--------------------------------------------------------------------------------|-----------|------------------------------------|----------------------|------------------|----------------------|-------------------|------------------------|------------------------|----------------|-----------------|----------|----------|----------|---------------------|------------------|-----------------------------------| | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ETCR0B : | | | | | | | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | | Read/Write: | R/W | Sequential<br>mode and<br>idle mode | | | | | | | Т | rans | fer co | ounte | - | | | | | | | Repeat mode | | nofor | num | boro | torag | 10 roc | viotor | | _ | | | Tron | ofor a | count | or | | | Block transfer | | iisiei | num | Del S | iorag | je reg | jistei | | | | | Hall | SIEL | Journe | ы | | | mode | | | | | | Е | Block | trans | fer c | ounte | r | | | | | | | Note: Not u | sed ir | n norr | nal m | node. | | | | | | | | | | *: ( | Unde | fined | | MAR1AH—M | emor | y Ad | dress | Reg | gister | | | | l'FE] | - | | | | *: ( | ] | DMA | | | emor | y Ad | dress | Reg | gister | | | | l'FEI<br>l'FEI | - | | | | *: ( | ] | ofined DMA DMA | | MAR1AH—M | emor | y Ad | dress | Reg | gister | | | | | - | 21 | 20 | 19 | *: l | ] | DMA | | MAR1AH—Mo<br>MAR1AL—Mo | emory | y Ad | dress | Reg | gister<br>ister | 1AL | | H | [FE] | F2 | 21 | 20 | 19 | | ] | DMA<br>DMA | | MAR1AH—Mo<br>MAR1AL—Mo<br>Bit : | emory | y Ad | dress | Reg | gister<br>ister | 1AL | | H | [FE] | F2 | 21 | 20 | 19 | | ] | DMA<br>DMA | | MAR1AH—Mo<br>MAR1AL—Mo<br>Bit :<br>MAR1AH : | emory 31 | y Ad<br>y Add<br>30 | dress<br>dress<br>29 | Reg<br>Reg<br>28 | ister<br>ister<br>27 | 1AL<br>26 | 25<br>— | 24<br>— | 23<br>* | F <b>2</b> | * | * | * | 18 | 17 | DMA<br>DMA<br>16 | | MAR1AH—Mo MAR1AL—Mo Bit : MAR1AH : Initial value : | emory 31 | y Ad<br>y Add<br>30 | dress<br>dress<br>29 | Reg<br>Reg<br>28 | ister<br>ister<br>27 | 1AL<br>26 | 25<br>— | 24<br>— | 23<br>* | F <b>2</b> 22 * | * | * | * | 18 | 17 | DMAO | | MAR1AH—Mo MAR1AL—Mo Bit : MAR1AH : Initial value : Read/Write : | 31 | y Ad<br>y Add<br>30<br>—<br>0<br>— | dress 29 0 | 280 | ister ister 27 0 | 26<br>—<br>0<br>— | 25<br>—<br>0<br>— | 24<br>—<br>0<br>— | 23<br>*<br>R/W | 22<br>*<br>R/W | *<br>R/W | *<br>R/W | *<br>R/W | 18<br>*<br>R/W | 17<br>*<br>R/W | DMA<br>DMA<br>16<br>*<br>R/W | | MAR1AH—Mo MAR1AL—Mo Bit : MAR1AH : Initial value : Read/Write : Bit : | 31 | y Ad<br>y Add<br>30<br>—<br>0<br>— | dress 29 0 | 280 | ister ister 27 0 | 26<br>—<br>0<br>— | 25<br>—<br>0<br>— | 24<br>—<br>0<br>— | 23<br>*<br>R/W | 22<br>*<br>R/W | *<br>R/W | *<br>R/W | *<br>R/W | 18<br>*<br>R/W | 17<br>*<br>R/W | DMA<br>DMA<br>16<br>*<br>R/W | | MAR1AH—Mo MAR1AL—Mo Bit : MAR1AH : Initial value : Read/Write : Bit : MAR1AL : | 31 0 15 * | y Addy Add 30 — 0 — 14 | dress 29 0 13 | 28 — 0 — 12 | 27 0 11 * | 26 — 0 — 10 * | 25<br>—<br>0<br>—<br>9 | 24<br>—<br>0<br>—<br>8 | 23 * R/W 7 | * R/W 6 | * R/W 5 | * R/W 4 | * R/W 3 | 18<br>*<br>R/W<br>2 | 17<br>* R/W<br>1 | DMA<br>DMA<br>16<br>*<br>R/W<br>0 | In short address mode: Specifies transfer source/transfer destination address In full address mode: Specifies transfer source address **DMAC** | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------------------|--------|----------|----------|----------------------|---------|---------------|---------|--------|--------|--------|--------|--------|--------|---------|----------|--------|-------| | IOAR1A | : | | | | | | | | | | | | | | | | | | Initial valu | ıe : | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | | Read/Wri | te: | R/W | | | | | | | | | | | | | | | | *•1 | Jndet | fined | | | | مام ما | | ـــ ما الــــ الــــ | | da. 0 | :4 | :: + | | | | | | .4:4: | | | | | | | | | | | | - | | anste | er so | urce/t | ranst | er des | stinati | on a | aares | SS | | | | in tui | ı add | iress | mode | e: NOt | use | ג | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ETCR1A- | -Tra | nsfer | Cot | ınt R | egist | er 1 <i>A</i> | 1 | | Н | I'FE | F6 | | | | | I | )MA( | | | Bit | | | 4- 4 | | | | 40 | • | • | - | | - 4 | 0 | • | | • | | | | D4A | :<br>. г | 15 1 | 14 1 | 3 12 | 11 | 10 | 9 | 8 | 7 | 6 5 | 5 4 | 3 | 2 | 1 | 0 | | | ETC | | . L | | | | | | | | | | | | <u> </u> | | | | | | ıl value | - | | * * | | * | * | * | * | * | | * * | * | * | * | * | | | Read | d/Write | 9 : F | R/W R | /W R/ | W R/V | V R/W | / R/W | R/W | R/W | R/W F | 2/W R/ | W R/V | V R/W | R/W | R/W | R/W | | Sequentia | l mod | е | _ | | | | | | | | | | | | | | | | Idle mode | | | | | | | | | Т | ransfe | er cou | nter | | | | | | | Normal mo | ode | | | | | | | | | | | | | | | | | | D = = = + = + = + = + = + = + = + = + = | | | | | | | | | | | | | | | | | | | Repeat mo | ode | | | Tran | sfer n | umbei | r stora | age re | gister | | | | Trans | fer co | unter | | | | Block trans | sfer m | node | | | | | | | | | | | | | | | | | | | | | E | Block s | size st | orage | regis | ter | | | | Block | size c | ounte | r | | | | | | | | | | | | | | | | | | *• [ | Undef | ined | | | | | | | | | | | | | | | | | . ' | Jiluei | iiicu | H'FEF4 IOAR1A—I/O Address Register 1A MAR1BH—Memory Address Register 1BH MAR1BL—Memory Address Register 1BL | | | • | | | Ü | | | | | | | | | | | | | |---------------|---|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit | : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | MAR1BH | : | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | * | * | * | * | * | * | * | * | | Read/Write | : | _ | _ | _ | _ | _ | _ | _ | _ | R/W | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Dit | • | | 14 | 13 | 12 | 11 | 10 | | | | | | _ | | | | | | MAR1BL | : | | | | | | | | | | | | | | | | | | Initial value | : | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | H'FEF8 **H'FEFA** \*: Undefined **DMAC** **DMAC** In short address mode: Specifies transfer source/transfer destination address In full address mode: Specifies transfer destination address | IOAR1B—I/C | Add | ress l | Regis | ter 1 | В | | | Н | l'FE1 | FC | | | | | ] | DMA | С | |----------------|-----|--------|-------|-------|-----|-----|-----|-----|-------|-----|-----|-----|-----|-----|-----|-----|---| | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | IOAR1B : | | | | | | | | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | | | Read/Write: | R/V | / R/W | | \*: Undefined In short address mode: Specifies transfer source/transfer destination address In full address mode: Not used | ETCR1B—Transfer | Cou | nt Ro | egist | er 11 | В | | | H'F | EFE | | | | | | ] | DMAC | |-------------------------------|-----|-------|-------|-------|-------|-------|--------|-------|--------|-------|-----|------|--------|-------|------|-------| | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ETCR1B : | | | | | | | | | | | | | | | | | | Initial value: | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | | Read/Write: | R/W | Sequential mode and idle mode | | | | | | | T | ransf | er co | unter | | | | | | | | Repeat mode | T | ransf | er nu | mber | stora | age r | egiste | er | | | | Tran | sfer o | count | er | | | Block transfer mode | | | | | | E | Block | trans | fer co | ounte | r | | | | | | | | | | | | | | | | | | | | | *: | Unde | fined | Note: Not used in normal mode. RENESAS | DMAWER—D | MA Wri | te Er | able | Regis | ter | | ΗΊ | FF00 | | | DMAG | |----------------|--------|------------|-------|---------|---------|--------|-------|---------|------------------------------------------|--------------|---------------------| | Bit : | 7 | | 6 | 5 | | 4 | | 3 | 2 | 1 | 0 | | DMAWER : | _ | - | _ | _ | | _ | V | VE1B | WE1A | WE0B | WE0A | | Initial value: | 0 | | 0 | 0 | | 0 | | 0 | 0 | 0 | 0 | | Read/Write: | _ | - | _ | _ | | _ | | R/W | R/W | R/W | R/W | | | | | | | | | | Write | Enable 0A | | | | | | | | | | | | 0 | | , 4, and 0 i | MACR0A,<br>n DMABCR | | | | | | | | | | 1 | | , 4, and 0 i | MACR0A,<br>n DMABCR | | | | | | | | Write | Enat | ole 0B | | | | | | | | | | | 0 | 5, aı | nd 1 ir | all bits in D<br>n DMABCR<br>are disable | , and bit 4 | | | | | | | | | 1 | 5, aı | nd 1 ir | all bits in D<br>n DMABCR<br>are enable | , and bit 4 | | | | | | | Write | e Enal | ble 1A | | | | | | | | | | | 0 | | | | | MACR1A, a<br>CR are dis | | | | | | | | 1 | | | | | MACR1A, a<br>CR are en | | | | | ١ | ∣<br>Write | Enab | ole 1B | | | | | | | | | | | 0 | | | | | | | ts 11, 7, an<br>are disable | | | | | | 1 | Write | es to a | Il bits | in DM | ACR | 1B, bi | ts 11, 7, an | d 3 in | | DMABCR, and bit 5 in DMATCR are enabled | DMATCR—DM | AA Termi | inal Conti | rol Regist | er H | 'FF01 | | | DMAC | |----------------|----------|------------|------------|-----------|------------|-------------------|---|------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DMATCR : | _ | _ | TEE1 | TEE0 | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | _ | _ | R/W | 0 T | - | able 0 output dis | | _ | | | | | Transf | er End En | able 1 | | | | | | | | 0 T | END1 pin | output dis | abled | | | | | | | 1 T | END1 pin | output en | abled | | | | DMACR0A—DMA Control Register 0A | H'FF02 | DMAC | |---------------------------------|--------|------| | DMACR0B—DMA Control Register 0B | H'FF03 | DMAC | | DMACR1A—DMA Control Register 1A | H'FF04 | DMAC | | DMACR1B—DMA Control Register 1B | H'FF05 | DMAC | | _ | | | ### Full address mode ### Block Direction/Block Enable | 0 | 0 | Transfer in normal mode | |---|---|-----------------------------------------------------------------| | | 1 | Transfer in block transfer mode, destination side is block area | | 1 | 0 | Transfer in normal mode | | | 1 | Transfer in block transfer mode, source side is block area | ### Source Address Increment/Decrement | 0 | 0 | MARA is fixed | |---|---|-------------------------------------------| | | 1 | MARA is incremented after a data transfer | | 1 | 0 | MARA is fixed | | | 1 | MARA is decremented after a data transfer | ### Data Transfer Size | 0 | Byte-size transfer | |---|--------------------| | 1 | Word-size transfer | Full address mode (cont) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|-----|------|-------|-----|------|------|------|------|--| | DMACRB | : | _ | DAID | DAIDE | _ | DTF3 | DTF2 | DTF1 | DTF0 | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write | : | R/W | ### Data Transfer Factor | | a Transfer Factor | | | | | | | |----------|-------------------|----------|----------|--------------------------------------------------------------------|------------------------------------------|--|--| | DTF<br>3 | DTF<br>2 | DTF<br>1 | DTF<br>0 | Block Transfer Mode | Normal Mode | | | | 0 | 0 | 0 | 0 | _ | _ | | | | | | | 1 | Activated by A/D converter conversion end interrupt | _ | | | | | | 1 | 0 | Activated by DREQ pin falling edge input | Activated by DREQ pin falling edge input | | | | | | | 1 | Activated by DREQ pin low-level input | Activated by DREQ pin low-level input | | | | | 1 | 0 | 0 | Activated by SCI channel 0 transmission complete interrupt | _ | | | | | | | 1 | Activated by SCI channel 0 reception complete interrupt | _ | | | | | | 1 | 0 | Activated by SCI channel 1 transmission complete interrupt | Auto-request (cycle steal) | | | | | | | 1 | Activated by SCI channel 1 reception complete interrupt | Auto-request (burst) | | | | 1 | 0 | 0 | 0 | Activated by TPU channel 0 compare match/input capture A interrupt | _ | | | | | | | 1 | Activated by TPU channel 1 compare match/input capture A interrupt | _ | | | | | | 1 | 0 | Activated by TPU channel 2 compare match/input capture A interrupt | _ | | | | | | | 1 | Activated by TPU channel 3 compare match/input capture A interrupt | _ | | | | | 1 | 0 | 0 | Activated by TPU channel 4 compare match/input capture A interrupt | _ | | | | | | | 1 | Activated by TPU channel 5 compare match/input capture A interrupt | _ | | | | | | 1 | 0 | _ | _ | | | | | | | 1 | _ | _ | | | # **Destination Address Increment/Decrement** | 0 | 0 | MARB is fixed | |---|---|-------------------------------------------| | | 1 | MARB is incremented after a data transfer | | 1 | 0 | MARB is fixed | | | 1 | MARB is decremented after a data transfer | **DMAC** #### DMABCRL—DMA Band Control Register H'FF07 **DMAC** Full address mode Bit 15 14 13 12 11 10 9 8 DMABCRH: FAE1 FAE0 DTA1 DTA0 Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Channel 0 Data Transfer Acknowledge Clearing of selected internal interrupt source at time of DMA transfer is disabled Clearing of selected internal interrupt source at time of DMA transfer is enabled Channel 1 Data Transfer Acknowledge Clearing of selected internal interrupt source at time of DMA transfer is disabled Clearing of selected internal interrupt source at time of DMA transfer is enabled Channel 0 Full Address Enable Short address mode H'FF06 #### Channel 1 Full Address Enable DMABCRH—DMA Band Control Register | 0 | Short address mode | |---|--------------------| | 1 | Full address mode | Full address mode (Continued on next page) Full address mode (cont) Bit 6 5 4 3 2 1 DMABCRL: DTME1 DTE1 DTME0 DTE0 DTIE1B DTIE1A DTIE0B DTIE0A Initial value: 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Channel 0 Data Transfer Interrupt Enable A Transfer end interrupt disabled Transfer end interrupt enabled Channel 0 Data Transfer Interrupt Enable B 0 Transfer suspended interrupt disabled Transfer suspended interrupt enabled Channel 0 Data Transfer Interrupt Enable A Transfer end interrupt disabled Transfer end interrupt enabled Channel 1 Data Transfer Interrupt Enable B 0 Transfer suspended interrupt disabled Transfer suspended interrupt enabled 1 Channel 0 Data Transfer Enable Data transfer disabled 1 Data transfer enabled Channel 0 Data Transfer Master Enable 0 Data transfer disabled. In normal mode, cleared to 0 by an NMI interrupt Data transfer enabled 1 Channel 1 Data Transfer Enable 0 Data transfer disabled 1 Data transfer enabled Channel 0 Data Transfer Master Enable Data transfer disabled. In normal mode, cleared to 0 by an NMI interrupt (Continued on next page) 1 Data transfer enabled | Chart address may | 4. | | | | | | | | |-------------------|--------------|------------|-----------|---------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Short address mod | | 4.4 | 40 | 40 | 44 | 40 | 0 | 0 | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | DMABCRH : | FAE1 | FAE0 | SAE1 | SAE0 | DTA1B | DTA1A | DTA0B | DTA0A | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write : | R/W | Read/Write: | R/W | | 0 7 | 0<br>1 Single<br>Transfer in<br>Transfer ir | Channel O Cl sc 1 C sc el 0B Singl Transfer in Transfer in e Address n dual addin | Channel 1. O Cleate at time learing of securce at time e Addresse in dual add in single acceptable. | Channel 0 Clexat till Clexat till Clexat till Clexat till A Data Tr: aring of seletare of DMA containing of seletare at time sel | | | | | 1 Ful | l address | mode | | | | | | | L<br>Channel | 1 Full Add | ress Enab | le | | | | | | | 0 S | hort addre | ss mode | | | | | | (Continued on next page) Full address mode ### Channel 1B Data Transfer Enable | 0 | Data transfer disabled | |---|------------------------| | 1 | Data transfer enabled | | ISCRH—Inte | rrupt Controller | |------------|--------------------------| | ISCRL—IRQ | Sense Control Register L | H'FF2D **Interrupt Controller** **ISCRH** | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |-----|---|---------|---------|---------|---------|---------|---------|---------|---------|--| | | | IDO7CCD | IDO7CCA | IDOSSCD | IDOSSCA | IDOESCD | IDOESCV | IDO46CD | IDO46CA | | | | IKQ/SCB | IKQ/SCA | IKQ6SCB | IRQ6SCA | IKUSSUB | IKQSSCA | IKQ45CB | IRQ45CA | | |-----------------|---------|---------|---------|---------|---------|---------|---------|---------|--| | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write : | R/W | IRQ7 to IRQ4 Sense Control **ISCRL** Bit : 7 6 5 4 3 2 1 0 IRQ3SCA | IRQ2SCB | IRQ2SCA | IRQ1SCB | IRQ1SCA | IRQ0SCB | IRQ0SCA IRQ3SCB Initial value : 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W IRQ3 to IRQ0 Sense Control | IRQ <sub>n</sub> SCB | IRQ <sub>n</sub> SCA | Interrupt Request Generation | |----------------------|----------------------|---------------------------------------------| | 0 | 0 | IRQn input low level | | | 1 | Falling edge of IRQn input | | 1 | 0 | Rising edge of IRQn input | | | 1 | Both falling and rising edges of IRQn input | Note: n = 7 to 0 ### IER—IRQ Enable Register H'FF2E **Interrupt Controller** Bit 4 2 7 6 5 3 1 0 IRQ2E IRQ7E IRQ6E IRQ5E IRQ4E IRQ3E IRQ1E IRQ0E Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W IRQn Enable IRQn interrupt disabled IRQn interrupt enabled Note: n = 7 to 0 | ISR—IRQ Status Register | | | | | | 'FF2F | | Interrupt Controller | | | |-------------------------|---------|--------|--------|--------|--------|--------|--------|----------------------|--------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | IRQ7F | IRQ6F | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | | | Initial va | alue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/W | /rite : | R/(W)* | Indicate the status of IRQ7 to IRQ0 interrupt requests Note: \* Can only be written with 0 for flag clearing. # DTCERA to DTCERF—DTC Enable Registers ### H'FF30 to H'FF35 DTC | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|-------|-------|-------|-------|-------|-------|-------| | | DTCE7 | DTCE6 | DTCE5 | DTCE4 | DTCE3 | DTCE2 | DTCE1 | DTCE0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W ## **DTC** Activation Enable | 0 | DTC activation by this interrupt is disabled [Clearing conditions] • When the DISEL bit is 1 and data transfer has ended • When the specified number of transfers have ended | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | DTC activation by this interrupt is enabled [Holding condition] When the DISEL bit is 0 and the specified number of transfers have not ended | # Correspondence between Interrupt Sources and DTCER | | Bits | | | | | | | | | |----------|----------|----------|----------|----------|-------|-------|-------|-------|--| | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DTCERA | IRQ0 | IRQ1 | IRQ2 | IRQ3 | IRQ4 | IRQ5 | IRQ6 | IRQ7 | | | DTCERB | _ | ADI | TGI0A | TGI0B | TGI0C | TGI0D | TGI1A | TGI1B | | | DTCERC | TGI2A | TGI2B | TGI3A | TGI3B | TGI3C | TGI3D | TGI4A | TGI4B | | | DTCERD | _ | _ | TGI5A | TGI5B | _ | _ | _ | _ | | | DTCERE | DMTEND0A | DMTEND0B | DMTEND1A | DMTEND1B | RXI0 | TXI0 | RXI1 | TXI1 | | | DTCERF | _ | _ | _ | _ | _ | _ | _ | _ | | | DTVECR—D | TC V | ecto | r Register | | I | H'FF37 | | | D | TC | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|--------|--------|--------|--------|--------|--------|----| | Bit : | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | SW | DTE | DTVEC6 | DTVEC5 | DTVEC4 | DTVEC3 | DTVEC2 | DTVEC1 | DTVEC0 | | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/( | W)* | R/W | | Sets vector number for DTC software activation DTC Software Activation Enable 0 DTC software activation is disabled [Clearing condition] When the DISEL bit is 0 and the specified number of transfers have not ended | | | | | | | | | | | | | DTC software activation is enabled [Holding conditions] When the DISEL bit is 1 and data transfer has ended When the specified number of transfers have ended During data transfer due to software activation | | | | | | | | | | Note: \* A value of 1 can always be written to the SWDTE bit, but 0 can only be written after 1 is read. ## SBYCR—Standby Control Register ### H'FF38 ### **Power-Down State** ### Software Standby | 0 | Transition to sleep mode after execution of SLEEP instruction | |---|--------------------------------------------------------------------------| | 1 | Transition to software standby mode after execution of SLEEP instruction | ## SYSCR—System Control Register ## H'FF39 **MCU** Reserved Only 0 should be written to this bit # SCKCR—System Clock Control Register ## H'FF3A ## **Clock Pulse Generator** | Bit : | 7 | 6 | 5 | 4 | 3 | | 2 | 1 | 0 | | |----------------|-------|-----|---|----|--------|-------|----------|----------------------------------|-------------|---| | | PSTOP | _ | _ | _ | _ | | SCK2 | SCK1 | SCK0 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | · | 0 | 0 | 0 | | | Read/Write: | R/W | R/W | _ | _ | _ | | R/W | R/W | R/W | | | | | | | Bu | s Mast | er Cl | ock Sele | ct | | | | | | | | 0 | 0 | 0 | Bus ma | Bus master is in high-speed mode | | | | | | | | | | 1 | Mediur | m-speed c | lock is φ/2 | | | | | | | | 1 | 0 | Mediur | m-speed c | lock is φ/4 | | | | | | | | | 1 | Mediur | m-speed c | lock is φ/8 | | | | | | | 1 | 0 | 0 | Mediur | m-speed c | lock is φ/1 | 6 | | | | | | | | 1 | Mediur | m-speed c | lock is ¢/3 | 2 | | | | | | | 1 | _ | _ | | | | ## φ Clock Output Control | PSTOP | Normal Operation | Sleep Mode | Software<br>Standby Mode | Hardware<br>Standby Mode | |-------|------------------|------------|--------------------------|--------------------------| | 0 | φ output | φ output | Fixed high | High impedance | | 1 | Fixed high | Fixed high | Fixed high | High impedance | ### MDCR—Mode Control Register ### H'FF3B **MCU** Bit 5 MDS2 1 MDS1 MDS0 0 R Initial value: Read/Write: 0 O O 0 3 R 2 R Current mode pin operating mode Note: \* Determined by pins MD<sub>2</sub> to MD<sub>0</sub> MSTPCRH—Module Stop Control Register H MSTPCRL—Module Stop Control Register L H'FF3C H'FF3D **Power-Down State Power-Down State** 0 0 Bit 15 14 13 12 **MSTPCRH** 11 10 9 8 6 7 5 3 **MSTPCRL** Read/Write: Initial value: 0 1 1 Specifies module stop mode Module stop mode cleared Module stop mode set # **Reserved Register** Initial value: Read/Write: # H'FF44 Bit 6 0 0 5 R/W 0 4 0 3 Reserved Only 0 should be written to these bits ### PCR—PPG Output Control Register H'FF46 **PPG** Bit 3 2 7 6 5 4 G3CMS1|G3CMS0|G2CMS1|G2CMS0|G1CMS1|G1CMS0|G0CMS1|G0CMS0 Initial value: 1 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Output Trigger for Pulse Output Group 0 Compare match in TPU channel 0 Compare match in TPU channel 1 1 Compare match in TPU channel 2 Compare match in TPU channel 3 Output Trigger for Pulse Output Group 1 0 Compare match in TPU channel 0 1 Compare match in TPU channel 1 Compare match in TPU channel 2 1 0 Compare match in TPU channel 3 Output Trigger for Pulse Output Group 2 Compare match in TPU channel 0 Compare match in TPU channel 1 1 0 Compare match in TPU channel 2 1 Compare match in TPU channel 3 Output Trigger for Pulse Output Group 3 | 0 | 0 | Compare match in TPU channel 0 | |---|---|--------------------------------| | | 1 | Compare match in TPU channel 1 | | 1 | 0 | Compare match in TPU channel 2 | | | 1 | Compare match in TPU channel 3 | ## PMR—PPG Output Mode Register ### H'FF47 **PPG** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | G3INV | G2INV | G1INV | G0INV | G3NOV | G2NOV | G1NOV | G0NOV | | Initial value | : | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | Read/Write | : | R/W Pulse Output Group n Normal/Non-Overlap Operation Select Normal operation in pulse output group n (output values updated at compare match A in the selected TPU channel) Non-overlapping operation in pulse output group n (independent 1 and 0 output at compare match A or B in the selected TPU channel) Note: n = 3 to 0 ### Pulse Output Group n Direct/Inverted Output | 0 | Inverted output for pulse output group n (low-level output at pin for a 1 in PODRH) | |---|-------------------------------------------------------------------------------------| | 1 | Direct output for pulse output group n (high-level output at pin for a 1 in PODRH) | Note: n = 3 to 0 | NDERH—Next<br>NDERL—Next | | _ | | | l'FF48<br>l'FF49 | | | PPG<br>PPG | | |--------------------------|--------|-------------------------|-----------|------------|------------------|-------------|-------|------------|--| | NDERH | ERH . | | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/W | | | | Puls | se Output | Enable/Di: | sable | | | | | | | | 0 | Pulse or | utputs PO | 15 to PO8 | are disabl | ed | | | | | | 1 | Pulse or | utputs PO | 15 to PO8 | are enable | ed | | | | NDERL | | | | | | | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write: | R/W | R/W R/W R/W R/W R/W R/W | | | | | | | | | | | Pul 0 | Pulse o | <u> </u> | 7 to PO0 | are disable | | | | | | | _ ' | Puise | outputs PC | 11 10 POU | are enable | :u | | | | PODRH—Output Data Register H | H'FF4A | PPG | |------------------------------|--------|-----| | PODRL—Output Data Register L | H'FF4B | PPG | **PODRH** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | POD15 | POD14 | POD13 | POD12 | POD11 | POD10 | POD9 | POD8 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | : | R/(W)* | | | | | | | | | | | | | | | | | | | | | | Stores output data for use in pulse output ### PODRL | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | POD7 | POD6 | POD5 | POD4 | POD3 | POD2 | POD1 | POD0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | : | R/(W)* | | | | | | | | | | | | | | | | | | | | | | Stores output data for use in pulse output Note: \* A bit that has been set for pulse output by NDER is read-only. ### NDRH—Next Data Register H ## H'FF4C (FF4E) **PPG** (1) When pulse output group output triggers are the same (a) Address: H'FF4C Bit 7 6 5 4 3 2 1 0 NDR15 NDR14 NDR13 NDR12 NDR11 NDR<sub>10</sub> NDR9 NDR8 Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Stores the next data for pulse output groups 3 and 2 (b) Address: H'FF4E Bit 2 1 6 0 Initial value: 1 1 1 Read/Write: (2) When pulse output group output triggers are different (a) Address: H'FF4C Bit 7 6 5 4 2 NDR15 NDR14 NDR13 NDR12 Initial value: 0 0 0 0 1 Read/Write: R/W R/W R/W R/W Stores the next data for pulse output group 3 (b) Address: H'FF4E Bit 6 5 4 3 2 1 0 NDR11 NDR<sub>10</sub> NDR9 NDR8 Initial value: 1 0 0 0 0 Read/Write: R/W R/W R/W R/W Stores the next data for pulse output group 2 NDRL—Next Data Register L H'FF4D (FF4F) **PPG** (1) When pulse output group output triggers are the same (a) Address: H'FF4D Bit 7 6 5 4 3 2 1 0 NDR7 NDR6 NDR5 NDR4 NDR3 NDR2 NDR1 NDR0 Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Stores the next data for pulse output groups 1 and 0 (b) Address: H'FF4F Bit 3 Initial value: 1 Read/Write: (2) When pulse output group output triggers are different (a) Address: H'FF4D Bit 7 6 5 4 3 1 0 NDR5 NDR7 NDR6 Initial value: 0 0 0 0 NDR4 Read/Write: R/W R/W R/W R/W Stores the next data for pulse output group 1 (b) Address: H'FF4F Bit 3 2 1 0 NDR3 NDR2 NDR1 NDR0 Initial value: 1 1 0 0 0 0 Read/Write: R/W R/W R/W R/W Stores the next data for pulse output group 0 #### PORT1—Port 1 Register H'FF50 Port 1 Bit 7 6 5 4 3 2 1 0 P17 P16 P15 P14 P13 P12 P11 P10 Initial value: \_\_\_\* \_\_\* \_\_\_\* \_\_\_\* Read/Write: R R R R R R R R State of port 1 pins Note: \* Determined by the state of pins P1<sub>7</sub> to P1<sub>0</sub>. Note: \* Determined by the state of pins P2<sub>7</sub> to P2<sub>0</sub>. Note: \* Determined by the state of pins $P3_5$ to $P3_0$ . #### PORT4—Port 4 Register H'FF53 Port 4 Bit 1 7 6 5 4 3 2 0 P47 P46 P45 P42 P44 P43 P41 P40 Initial value: \_\_\_\* \_\_\_\* \_\_\_\* R Read/Write: R R R R R R R State of port 4 pins Note: \* Determined by the state of pins P4<sub>7</sub> to P4<sub>0</sub>. Note: \* Determined by the state of pins $P5_3$ to $P5_0$ . | PORT6— | -Port 6 | Register | • | | Port 6 | | | | | | |------------|---------|----------|-----|-----|------------|------------|-----|-----|-----|---| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | P67 | P66 | P65 | P64 | P63 | P62 | P61 | P60 | | | Initial va | lue: | * | * | * | * | * | * | * | * | _ | | Read/W | rite : | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Ctata of n | ort 6 nine | | | | | State of port 6 pins Note: \* Determined by the state of pins P6<sub>7</sub> to P6<sub>0</sub>. #### PORTA—Port A Register H'FF59 Port A Bit 7 6 5 4 3 2 1 0 PA7 PA6 PA5 PA4 PA3 PA2 PA1 PA0 Initial value: \_\_\_\* \_\_\* \_\_\_\* \_\_\_\* \_\_\_\* \_\_\* Read/Write: R R R R R R R R State of port A pins Note: \* Determined by the state of pins PA<sub>7</sub> to PA<sub>0</sub>. Note: \* Determined by the state of pins PB<sub>7</sub> to PB<sub>0</sub>. RENESAS Note: \* Determined by the state of pins PC<sub>7</sub> to PC<sub>0</sub>. # PORTD—Port D Register ### H'FF5C Port D [H8S/2351 Only] Bit 2 7 6 5 4 3 1 0 PD7 PD6 PD5 PD4 PD2 PD1 PD3 PD0 Initial value: \_\_\* \_\_\_\* \_\_\* \_\_\* \_\_\* \_\_\* Read/Write: R R R R R R R R State of port D pins Note: \* Determined by the state of pins PD<sub>7</sub> to PD<sub>0</sub>. Note: \* Determined by the state of pins PE<sub>7</sub> to PE<sub>0</sub>. | PORTF—Port | F Registe | r | | H'FF5E | | | | | | | |----------------|-----------|-----|-----|------------|------------|-----|-----|-----|---|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | | | | Initial value: | * | * | * | * | * | * | * | * | _ | | | Read/Write: | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | State of p | ort F pins | | | | | | State of port F pins Note: \* Determined by the state of pins PF<sub>7</sub> to PF<sub>0</sub>. ### PORTG—Port G Register H'FF5F Port G Bit 4 2 0 3 1 PG3 PG2 PG1 PG0 PG4 Initial value: Undefined Undefined Undefined Read/Write: R R R R R State of port G pins Note: \* Determined by the state of pins $PG_4$ to $PG_0$ . | P1DR—Por | t 1 ] | Data Regi | ster | | Н | Port | | | | |---------------|------------|-----------|-------|-----------|-------------|--------------|------------------------------------|-------|-------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | P17DR | P16DR | P15DR | P14DR | P13DR | P12DR | P11DR | P10DR | | Initial value | <b>:</b> : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | <b>:</b> | R/W | | | | Stor | es output | data for po | ort 1 pins ( | P1 <sub>7</sub> to P1 <sub>0</sub> | 5) | | | P2DR—Port 2 | 2 D | ata Regi | ster | | Н | | Port 2 | | | | |----------------|-----|----------|-------|-------|-------|-------|--------|-------|-------|---| | Bit : | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | | P27DR | P26DR | P25DR | P24DR | P23DR | P22DR | P21DR | P20DR | | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | • | | Read/Write: | | R/W | | | | | | | | | | | | | Stores output data for port 2 pins (P2<sub>7</sub> to P2<sub>0</sub>) | P3DR—Por | t 3 | Data Regi | ister | | H'FF62 | | | | | | | |---------------|-----|-----------|-----------|-------|--------|-------|-------|-------|-------|---|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | | | _ | _ | P35DR | P34DR | P33DR | P32DR | P31DR | P30DR | | | | Initial value | e : | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | • | | | Read/Write | e : | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | Stores output data for port 3 pins (P3<sub>5</sub> to P3<sub>0</sub>) | P5DR—Por | t 5 | Data Regi | ster | | Н | l'FF64 | | | Poi | rt 5 | |---------------|-----|-----------|-----------|-----------|-----------|--------|-------|-------|-------|------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | | _ | _ | _ | _ | P53DR | P52DR | P51DR | P50DR | | | Initial value | : | Undefined | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | • | | Read/Write | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | Stores output data for port 5 pins (P5<sub>3</sub> to P5<sub>0</sub>) | P6DR—Port | 6] | Data Regi | ster | | H'FF65 | | | | | | |---------------|----|-----------|-------|-------|--------|-------|-------|-------|-------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | P67DR | P66DR | P65DR | P64DR | P63DR | P62DR | P61DR | P60DR | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write | : | R/W | | | | | | | | | | | | | | | | | | | | | | | | | Stores output data for port 6 pins (P67 to P60) | t A | |-----| | | | | | _ | | | | | | | Stores output data for port A pins (PA<sub>7</sub> to PA<sub>0</sub>) | 4 | 3 | _ | | | |--------|-------|-------|-------|---------| | • | 3 | 2 | 1 | 0 | | B4DR P | PB3DR | PB2DR | PB1DR | PB0DR | | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | R/W | | | | 0 0 | 0 0 0 | 0 0 0 0 | Stores output data for port B pins (PB<sub>7</sub> to PB<sub>0</sub>) | PCDR—Port ( | C Data Reg | gister | | Н | Port (<br>[H8S/2351 Only | | | | |----------------|------------|--------|-------|-------|--------------------------|-------|-------|-------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PC7DR | PC6DR | PC5DR | PC4DR | PC3DR | PC2DR | PC1DR | PC0DR | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | | | | | | | | | | | | | | | | | | | | Stores output data for port C pins (PC<sub>7</sub> to PC<sub>0</sub>) | PDDR—Port | PDDR—Port D Data Register | | | | Н | Port D<br>[H8S/2351 Only] | | | | | |---------------|---------------------------|-------|-------|-------|-------|---------------------------|-------|-------|-------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PD7DR | PD6DR | PD5DR | PD4DR | PD3DR | PD2DR | PD1DR | PD0DR | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write | : | R/W | | | | | | | | | | | | | Stores output data for port D pins (PD<sub>7</sub> to PD<sub>0</sub>) | PEDR—Po | PEDR—Port E Data Register | | | | | H'FF6D | | | | | | |--------------|---------------------------|-------|-------|-------|-------|--------|-------|-------|-------|--|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | PE7DR | PE6DR | PE5DR | PE4DR | PE3DR | PE2DR | PE1DR | PE0DR | | | | Initial valu | ie: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read/Wri | te: | R/W | | | | | | | | | | | | | | | Stores output data for port E pins (PE<sub>7</sub> to PE<sub>0</sub>) | PFDR—Port | Data Reg | ister | | Port | F | | | | | | |---------------|----------|-------|-------|-------|-------|-------|-------|-------|-------|---| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PF7DR | PF6DR | PF5DR | PF4DR | PF3DR | PF2DR | PF1DR | PF0DR | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | • | | Read/Write | : | R/W | | | | | | | | | | | | | | | | | | | | | | | | | Stores output data for port F pins ( $PF_7$ to $PF_0$ ) | PGDR—Por | t G | Data Re | gister | | ] | H'FF6F | | | Po | ort G | |---------------|------|-----------|-----------|-----------|--------|-------------|------------|-------------|-----------------------|------------------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | _ | PG4DR | PG3DR | PG2DF | R PG1D | R PG0D | R | | Initial value | : | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | | | Read/Write | : | _ | _ | _ | R/W | R/W | R/W | R/W | R/W | , | | | | | | | Stores | s output da | ata for po | rt G pins ( | PG <sub>4</sub> to PC | ∍ <sub>0</sub> ) | | PAPCR—Po | rt . | A MOS P | ull-Up Co | ontrol Re | gister | H'FF70 | | | Po | ort A | | | | | | | | | | [H | 8S/2351 ( | )nly] | | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PA7PCR | PA6PCR | PA5PCR | PA4PCR | PA3PCR | PA2PCR | PA1PCR | PA0PCR | | Controls the MOS input pull-up function incorporated into port A on a bit-by-bit basis 0 R/W 0 R/W 0 R/W 0 R/W | PBPCR—Port B MOS Pull-Up Control Register | H'FF71 | Port B | |-------------------------------------------|--------|-----------------| | | | [H8S/2351 Only] | | | | | 0 R/W 0 R/W 0 R/W Initial value: Read/Write: 0 R/W Bit 7 6 5 4 3 2 0 PB7PCR PB6PCR PB5PCR PB4PCR PB3PCR PB2PCR PB1PCR PB0PCR Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Controls the MOS input pull-up function incorporated into port B on a bit-by-bit basis PCPCR—Port C MOS Pull-Up Control Register H'FF72 Port C [H8S/2351 Only] Bit : 7 6 5 4 3 2 1 0 PC7PCR PC6PCR PC5PCR PC4PCR PC3PCR PC2PCR PC1PCR PC0PCR Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Controls the MOS input pull-up function incorporated into port C on a bit-by-bit basis # PDPCR—Port D MOS Pull-Up Control Register H'FF73 Port D [H8S/2351 Only] Bit : 7 6 5 4 3 2 1 0 | PD7PCR | PD6PCR | PD5PCR | PD4PCR | PD3PCR | PD2PCR | PD1PCR | PD0PCR | Initial value : 0 0 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W R/W Controls the MOS input pull-up function incorporated into port D on a bit-by-bit basis ## PEPCR—Port E MOS Pull-Up Control Register H'FF74 Port E [H8S/2351 Only] Bit : 7 6 5 4 3 2 1 0 PE7PCR PE6PCR PE5PCR PE4PCR PE3PCR PE2PCR PE1PCR PE0PCR Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Controls the MOS input pull-up function incorporated into port E on a bit-by-bit basis | P3ODR—Port 3 | 3 Open D | rain Cont | rol Regist | ter H | 'FF76 | | | Port 3 | |----------------|-----------|-----------|------------|--------|--------|------------|--------|-----------------------------------------------------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | P35ODR | P34ODR | P33ODR | P32ODR | P31ODR | P30ODR | | Initial value: | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | PAODR—Port | A Open I | | | | i'FF77 | or each po | | P3 <sub>5</sub> to P3 <sub>0</sub> ) Port A /2351 Only] | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Dit . | | 1 | PA5ODR | | | _ | PA1ODR | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W | Controls the PMOS on/off status for each port A pin (PA7 to PA0) ### SMR0—Serial Mode Register 0 SCI0 H'FF78 Bit 7 6 5 4 3 2 1 0 O/E $C/\overline{A}$ CHR PΕ STOP MP CKS1 CKS0 Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Clock Select 0 0 φ clock 1 1 φ/64 clock Multiprocessor Mode Multiprocessor function disabled 1 Multiprocessor format selected Stop Bit Length 0 1 stop bit 2 stop bits Parity Mode Even parity 1 Odd parity Parity Enable Parity bit addition and checking disabled 0 1 Parity bit addition and checking enabled Character Length 0 8-bit data 1 7-bit data\* Note: \* When 7-bit data is selected, the MSB (bit 7) of TDR is not transmitted. Asynchronous Mode/Synchronous Mode Select | 0 | Asynchronous mode | |---|-------------------| | 1 | Synchronous mode | ### Smart Card Interface 0 SMR0—Serial Mode Register 0 H'FF78 Bit 7 6 5 4 3 2 1 0 GM CHR PΕ O/E STOP MP CKS1 CKS<sub>0</sub> Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Clock Select 0 0 1 1 0 <sub>Φ</sub>/64 clock Multiprocessor Mode Multiprocessor function disabled 1 Setting prohibited Stop Bit Length Setting prohibited 1 2 stop bits Parity Mode Even parity 1 Odd parity Parity Enable 0 Setting prohibited 1 Parity bit addition and checking enabled Character Length 0 8-bit data 1 Setting prohibited GSM Mode 0 Normal smart card interface mode operation • TEND flag generated 12.5 etu after beginning of start bit Clock output on/off control only 1 GSM mode smart card interface mode operation Note: etu (Elementary Time Unit): Interval for transfer of one bit TEND flag generated 11.0 etu after beginning of start bit · Fixed high/low-level control possible (set in SCR) in addition to clock output on/off control ## BRR0—Bit Rate Register 0 ## H'FF79 SCI0, Smart Card Interface 0 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | : | R/W | | | | | | | | | | | Sets the serial transfer bit rate Note: See section 13.2.8, Bit Rate Register (BRR), for details. ## SCR0—Serial Control Register 0 ### H'FF7A **SCI0** | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | | 1 | | 0 | | | |----------------|--------------|-------------------|-----------------|------------|---------------------------|---------|-------|-------|-----------|---------------------|-------------------------------------|--------------------------------------------------| | | TIE | RIE | TE | RE | MPIE | TEI | E | CKI | E1 | CKE0 | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | | 0 | | | | Read/Write: | R/W | R/W | R/W | R/W_ | R/W | R/V | V | R/\ | N | R/W | | | | | | | | | | | Clo | ck Er | nable | <br>e | | | | | | | | | | | 0 | 0 | | ynchronous | Internal clock/S<br>as I/O port | SCK pin functions | | | | | | | | | | | | nchronous<br>ode | Internal clock/S<br>as serial clock | SCK pin functions output | | | | | | | | | | 1 | Asy<br>mo | ynchronous<br>ode | Internal clock/S<br>as clock output | SCK pin functions<br>t*1 | | | | | | | | | | | Syı | nchronous<br>ode | Internal clock/S<br>as serial clock | SCK pin functions output | | | | | | | | | 1 | 0 | As: | ynchronous<br>ode | External clock/<br>as clock input* | SCK pin functions | | | | | | | | | | | Syı | nchronous<br>ode | External clock/<br>as serial clock | SCK pin functions input | | | | | | | | | | 1 | | ynchronous<br>ode | External clock/<br>as clock input* | SCK pin functions | | | | | | | | | | | Syı | nchronous<br>ode | External clock/<br>as serial clock | SCK pin functions input | | | | | | | | | Note | | | | | quency as the bit rate<br>16 times the bit rate. | | | | | | | Tra | ansmit | End | Inter | rupt | Enable | | _ | | | | | | | 0 | Tra | ınsmi | t end | linte | errupt (TEI) re | equest disabled | | | | | | | | 1 | Tra | ınsmi | t end | linte | errupt (TEI) re | equest enabled | | | | | | | Mu | ltiprocesso | or Inte | rrupt | Enab | ole | | | | | | | | | | Multipro<br>[Clearing | | | | ts di | sabled | | | | | | | | | Where Where | | | | | ared to 0<br>ceived | | | | | | | | 1 | | | | | | | e error interrupt | (EDI) | | | | | | | reques | ts, and | setti | ng o | f the | RDRF, FER | , and ORER flag | is in | | | | | | | is recei | | bled | until | data | with the mul | tiprocessor bit s | et to 1 | | | | | Re | ceive En | able | | | | | | | | | | | | Г | Recep | tion disabl | ed | | | | | | | | | | | 1 | Recep | tion enable | ed | | | | | | | | | | Tra | —<br>ansmit Ena | able | | | | | | | | | | | | | | nission di | sabled | | | | | | | | | | | 1 | Transr | mission er | nabled | | | | | | | | | | Red | □ <br>ceive Inte | rrupt Enab | le | | | | | | | | | | | 0 | | | | (RXI) requ | est and | d | | | | | | | | | receive | error inte | rrupt (ERI | ) request o | lisable | ed | | | | | | | | 1 | | | | (RXI) requ<br>) request e | | | | | | | | | Tran | smit Interru | pt Enable | e | | | | | | | | | | | 0 | Transmit of | data emp | ty interrupt | (TXI) req | uests disa | bled | | | | | | | Transmit data empty interrupt (TXI) requests enabled ### Smart Card Interface 0 SCR0—Serial Control Register 0 H'FF7A Bit 7 5 4 3 2 1 0 6 TIE RIE ΤE RE MPIE TEIE CKE1 CKE0 Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Clock Enable SMCR SMR SCR setting SCK pin function **SMIF** C/A.GM CKE1 CKE0 0 See SCI specification Operates as port input 0 0 0 1 Clock output as SCK 0 0 1 1 output pin Fixed-low output as 1 1 0 0 SCK output pin Clock output as SCK 1 1 0 1 output pin Fixed-high output as 1 1 1 0 SCK output pin Clock output as SCK 1 1 1 1 output pin Transmit End Interrupt Enable Transmit end interrupt (TEI) request disabled Transmit end interrupt (TEI) request enabled 1 Multiprocessor Interrupt Enable Multiprocessor interrupts disabled [Clearing conditions] • When the MPIE bit is cleared to 0 • When MPB= 1 data is received Multiprocessor interrupts enabled Receive interrupt (RXI) requests, receive error interrupt (ERI) requests, and setting of the RDRF, FER, and ORER flags in SSR are disabled until data with the multiprocessor bit set to 1 is received Receive Enable | 0 | Reception disable | | | | | | |---|-------------------|--|--|--|--|--| | 1 | Reception enabled | | | | | | ### Transmit Enable | 0 | Transmission disabled | |---|-----------------------| | 1 | Transmission enabled | ### Receive Interrupt Enable | 0 | Receive data full interrupt (RXI) request and receive error interrupt (ERI) request disabled | |---|----------------------------------------------------------------------------------------------| | 1 | Receive data full interrupt (RXI) request and receive error interrupt (ERI) request enabled | ### Transmit Interrupt Enable | 0 | Transmit data empty interrupt (TXI) requests disabled | |---|-------------------------------------------------------| | 1 | Transmit data empty interrupt (TXI) requests enabled | Rev. 3.00 Sep 15, 2006 page 894 of 988 REJ09B0330-0300 #### TDR0—Transmit Data Register 0 SCI0, Smart Card Interface 0 H'FF7B Bit 6 5 4 3 2 0 Initial value: 1 1 1 1 1 1 1 1 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Stores data for serial transmission ### SSR0—Serial Status Register 0 H'FF7C 2 7 6 Λ 5 4 3 TDRE RDRF ORER FER PER TEND MPB MPBT Initial value: 0 0 0 0 1 0 0 Read/Write: R/W R/(W)\* R/(W)\* R/(W)\* R/(W)\* R/(W)\* R R Multiprocessor Bit Transfer 0 Data with a 0 multiprocessor bit is transmitted Data with a 1 multiprocessor bit is transmitted Multiprocessor Bit [Clearing condition] When data with a 0 multiprocessor bit is received [Setting condition] When data with a 1 multiprocessor bit is received Transmit End [Clearing conditions] • When 0 is written to TDRE after reading TDRE = 1 . When the DMAC or DTC is activated by a TXI interrupt and write data to TDR [Setting conditions] . When the TE bit in SCR is 0 • When TDRE = 1 at transmission of the last bit of a 1-byte serial transmit character Parity Error [Clearing condition] When 0 is written to PER after reading PER = 1 [Setting condition] When, in reception, the number of 1 bits in the receive data plus the parity bit does not match the parity setting (even or odd) specified by the O/E bit in SMR Framing Error [Clearing condition] When 0 is written to FER after reading FER = 1 [Setting condition] When the SCI checks whether the stop bit at the end of the receive data when reception ends, and the stop bit is 0 Overrun Error n [Clearing condition] When 0 is written to ORER after reading ORER = 1 [Setting condition] When the next serial reception is completed while RDRF = 1 Receive Data Register Full [Clearing conditions] When 0 is written to RDRF after reading RDRF = 1 · When the DMAC or DTC is activated by an RXI interrupt and read data from RDR [Setting condition] When serial reception ends normally and receive data is transferred from RSR to RDR Transmit Data Register Empty [Clearing conditions] When 0 is written to TDRE after reading TDRE = 1 . When the DMAC or DTC is activated by a TXI interrupt and write data to TDR [Setting conditions] SC<sub>10</sub> Note: \* Can only be written with 0 for flag clearing. . When data is transferred from TDR to TSR and data can be written to TDR . When the TE bit in SCR is 0 ### SSR0—Serial Status Register 0 H'FF7C Smart Card Interface 0 7 6 5 4 3 2 0 TDRE RDRF ORER **ERS** PER TEND MPB MPBT Initial value : ٥ ٥ 0 0 n n Read/Write: R/(W)\* R/(W)\* R/(W)\* R/(W)\* R/(W)\* R R R/M Multiprocessor Bit Transfer Data with a 0 multiprocessor bit is transmitted Data with a 1 multiprocessor bit is transmitted Multiprocessor Bit [Clearing condition] 0 When data with a 0 multiprocessor bit is received 1 [Setting condition] When data with a 1 multiprocessor bit is received Transmit End [Clearing conditions] When 0 is written to TDRE after reading TDRE = 1 . When the DMAC or DTC is activated by a TXI interrupt and write data to TDR [Setting conditions] 1 . On reset, or in standby mode or module stop mode . When the TE bit in SCR is 0 and the ERS bit is 0 • When TDRE = 1 and ERS = 0 (normal transmission) 2.5 etu after a 1-byte serial character is sent when GM = 0 • When TDRE = 1 and ERS = 0 (normal transmission) 1.0 etu after a 1-byte serial character is sent when GM = 1 Note: etu: Elementary Time Unit (the time taken to transmit one bit) Parity Error [Clearing condition] When 0 is written to PER after reading PER = 1 1 [Setting condition] When, in reception, the number of 1 bits in the receive data plus the parity bit does not match the parity setting (even or odd) specified by the O/E bit in SMR Error Signal Status [Clearing conditions] . On reset, or in standby mode or module stop mode . When 0 is written to ERS after reading ERS = 1 When the error signal is sampled at the low level Note: Clearing the TE bit in SCR to 0 does not affect the ERS flag, which retains its prior state. Overrun Error 0 [Clearing condition] When 0 is written to ORER after reading ORER = 1 [Setting condition] When the next serial reception is completed while RDRF = 1 Receive Data Register Full [Clearing conditions] . When 0 is written to RDRF after reading RDRF = 1 . When the DMAC or DTC is activated by an RXI interrupt and read data from RDR [Setting condition] When serial reception ends normally and receive data is transferred from RSR to RDR Transmit Data Register Empty [Clearing conditions] When 0 is written to TDRE after reading TDRE = 1 . When the DMAC or DTC is activated by a TXI interrupt and write data to TDR [Setting conditions] . When the TE bit in SCR is 0 Note: \* Can only be written with 0 for flag clearing. · When data is transferred from TDR to TSR and data can be written to TDR # RDR0—Receive Data Register 0 ## H'FF7D SCI0, Smart Card Interface 0 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|---|---|---|---|---|---|---|---| | | | | | | | | | | | | Initial valu | e: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Writ | e : | R | R | R | R | R | R | R | R | | | | | | | | | | | | Stores received serial data ### SCMR0—Smart Card Mode Register 0 H'FF7E SCI0, Smart Card Interface 0 Bit 2 0 SDIR SINV **SMIF** Initial value: 0 0 0 Read/Write: R/W R/W R/W Smart Card -Interface Mode Select Smart Card interface function is disabled Smart Card interface function is enabled Smart Card Data Invert TDR contents are transmitted as they are Receive data is stored in RDR as it is TDR contents are inverted before being transmitted Receive data is stored in RDR in inverted form ### Smart Card Data Direction | 0 | TDR contents are transmitted LSB-first<br>Receive data is stored in RDR LSB-first | |---|-----------------------------------------------------------------------------------| | 1 | TDR contents are transmitted MSB-first<br>Receive data is stored in RDR MSB-first | ### SMR1—Serial Mode Register 1 H'FF80 SCI1 Bit 7 6 5 4 3 2 1 0 $C/\overline{A}$ CKS1 CHR PΕ O/E STOP MP CKS0 Initial value: 0 0 0 0 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W R/W R/W R/W Clock Select 0 0 φ clock 1 φ/4 clock 1 0 φ/16 clock Multiprocessor Mode Multiprocessor function disabled 1 Multiprocessor format selected Stop Bit Length 1 stop bit 2 stop bits Parity Mode Even parity 1 Odd parity Parity Enable 0 Parity bit addition and checking disabled 1 Parity bit addition and checking enabled Character Length 0 8-bit data 1 7-bit data\* Asynchronous Mode/Synchronous Mode Select | 0 | Asynchronous mode | |---|-------------------| | 1 | Synchronous mode | Note: \* When 7-bit data is selected, the MSB (bit 7) of TDR is not transmitted. RENESAS Note: etu (Elementary Time Unit): Interval for transfer of one bit ## **BRR1**—Bit Rate Register 1 ## H'FF81 ## **SCI1, Smart Card Interface 1** | Bit :7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-----|-----|-----|-----|-----|-----|------| | | | | | | | | | | Initial value : 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write: R/W | R/W_ | Sets the serial transfer bit rate Note: See section 13.2.8, Bit Rate Register (BRR), for details. ### SCR1—Serial Control Register 1 ### H'FF82 SCI1 ## SCR1—Serial Control Register 1 ## H'FF82 ## **Smart Card Interface 1** | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | | 1 | 0 | | | |----------------|-------------|-------------|------------|---------------------------|--------------------|------------|------------|------------|-------------|-----------|-------------------------------------| | | TIE | RIE | TE | RE | MPIE | TEIE | Ck | KE1 C | KE0 | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | . ( | 0 | 0 | | | | Read/Write: | R/W_ | _R/W_ | R/W | R/W | R/W_ | R/W | <u></u> | /W F | R/W | | | | | | | | | | | Clock E | <br>Enable | | | | | | | | | | | | SMCR | SMR | SCR | setting | 0014 : 4 4 | | | | | | | | | SMIF | C/Ā,GM | CKE1 | CKE0 | SCK pin function | | | | | | | | | 0 | | See | SCI spe | ecification | | | | | | | | | 1 | 0 | 0 | 0 | Operates as port input pin | | | | | | | | | 1 | 0 | 0 | 1 | Clock output as SCK output pin | | | | | | | | | 1 | 1 | 0 | 0 | Fixed-low output as SCK output pin | | | | | | | | | 1 | 1 | 0 | 1 | Clock output as SCK output pin | | | | | | | | | 1 | 1 | 1 | 0 | Fixed-high output as SCK output pin | | | | | | | | | 1 | 1 | 1 | 1 | Clock output as SCK output pin | | | | | | | Tra | <br>ansmit | End Inte | errupt En | able | | | | | | | | | | | | | pt (TEI) re | equest d | isabled | | | | | | | 1 | Trar | nsmit en | d interru | pt (TEI) r | equest e | nabled | | | | | | Mu | Itiprocesso | or Inter | rupt Ena | able | | | | | | | | | О | | | | pts disab | led | | | | | | | | | | the M | PIE bit i | s cleared | | | | | | | | | 1 | _ | | | pts enabl | | | | | | | | | | reques | s, and | setting of | of the RD | RF, FER | , and OF | nterrupt (ERI)<br>RER flags in | | | | | | | SSR ar<br>is recei | | led until | l data wit | h the mu | Itiproces | sor bit set to 1 | | | | | Re | eceive Ena | able | | | | | | | | | | | 0 | Recep | tion disabl | ed | | | | | | | | | | 1 | Recep | tion enable | ed | | | | | | | | | Tra | ansmit En | able | | | | | | | | | | | 0 | | mission dis | sabled | | | | | | | | | | 1 | Transı | mission en | abled | | | | | | | | | Re | ceive Inter | rrupt Enab | le | | | _ | | | | | | | 0 | | | interrupt (<br>rrupt (ERI | | | | | | | | | | 1 | | | interrupt (<br>rrupt (ERI | | | | | | | | | Trans | smit Interr | upt Enable | • | | | | | | | | | Transmit data empty interrupt (TXI) requests disabled Transmit data empty interrupt (TXI) requests enabled ## TDR1—Transmit Data Register 1 H'FF83 SCI1, Smart Card Interface 1 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | Initial value | : ' | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | : | R/W | | | | | | | | | | | Stores data for serial transmission ## SSR1—Serial Status Register 1 ### H'FF84 SCI1 | Bit | : . | 7 | 6 | 5 | 4 | 3 | | 2 | 1 | 0 | | |---------------|-----|----------|------------|-------------|----------------------------|-----------|--------|------------|--------------|-------------------------------------------------------------------|-------------------------| | | | TDRE | RDRF | ORER | FER | PER | ۲ | TEND | MPB | MPBT | | | Initial value | : ' | 1 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | | | Read/Write | : | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W | )* | R | R | R/W | | | | | | | | | | | | | ultiprocessor Bit Transfer | | | | | | | | | | | | | <u>'</u> | bit is to a second to d | | | | | | | | | | | | Data with a 0 multiprocessor Data with a 1 multiprocessor | | | | | | | | | | | | | | bit is transmitted | | | | | | | | | | | ultiproces | | | | | | | | | | | | 0 | | ng condition]<br>data with a 0 multiprocessor bit is | s received | | | | | | | | | | 1 | | g condition] | | | | | | | | | | | | When | data with a 1 multiprocessor bit is | s received | | | | | | | | | Trar | nsmit En | d | | | | | | | | | | | 0 | | ing conditi | | | | | | | | | | | | | | ten to TDRE after reading TDRE<br>AC or DTC is activated by a TXI | | | | | | | | | | | and | write data | to TDR | | | | | | | | | | 1 | | g conditio | ns]<br>oit in SCR is 0 | | | | | | | | | | | • Whe | n TDRE = | 1 at transmission of the last bit of | of a 1-byte | | | | | | | | | | seria | al transmit | character | | | | | | | | Pa | rity Erro | or | | | | | | | | | | | 0 | | | conditio | | ter reading PER = 1 | | | | | | | | | _ | | condition | | ter reading PER = 1 | | | | | | | | - 11. | Whe | en, in | reception | n, the num | ber of 1 bits in the receive data plu | | | | | | | | | - | s not | match th | e parity se | tting (even or odd) specified by the | e O/E bit in SMR | | | | | | Fra | ming Erro | r | | | | | | | | | | | 0 | [Clearin | | | | ter readin | 7 FER - 1 | | | | | | | | Setting | | | J I LIV ai | ter reading | gr Lix = 1 | | | | | | | | When t | he SCI | chec | | | p bit at the end of the receive | | | | | | | | | nen rec | eptio | n ends, | and the st | op bit is 0 | | | | | | Ov | errun Erro | r | | | | | | | | | | | 0 | | ng condition<br>is written | | FR at | ftar raadi | ing ORER | -1 | | | | | | | | condition | | LIVA | iter read | ing OILER | -1 | | | | | | | | | | eptio | n is com | pleted wh | le RDRF = 1 | | | | | Red | ceive Data | Register | Full | | | | | | | | | | 0 | [Clearing | ng conditio | ns] | | | | | | | | | | | | 0 is writte | | | | | | and read data from RDR | | | | | 1 | | condition | | is active | aleu | by all K/ | XI IIILEITUP | and read data from KDK | | | | | | When s | erial recep | otion ends | norma | lly an | d receiv | e data is t | ransferred | | | | | | from RS | SR to RDR | | | | | | | | | Transr | mit | Data Reg | ister Emp | ty | | | | | | | | [Clearing conditions] When 0 is written to TDRE after reading TDRE = 1 When the DMAC or DTC is activated by a TXI interrupt and write data to TDR [Setting conditions] When the TE bit in SCR is 0 When data is transferred from TDR to TSR and data can be written to TDR ### SSR1—Serial Status Register 1 ## H'FF84 #### Smart Card Interface 1 Transmit Data Register Empty | 0 | [Clearing conditions] • When 0 is written to TDRE after reading TDRE = 1 • When the DMAC or DTC is activated by a TXI interrupt and write data to TDR | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | [Setting conditions] • When the TE bit in SCR is 0 • When data is transferred from TDR to TSR and data can be written to TDR | 1 0 R 0 0 R #### RDR1—Receive Data Register 1 **H'FF85** SCI1, Smart Card Interface 1 Bit 7 6 5 4 3 2 Initial value : 0 0 0 0 0 0 R R Read/Write: R Stores received serial data R R R #### SCMR1—Smart Card Mode Register 1 H'FF86 SCI1, Smart Card Interface 1 Bit 7 6 5 4 3 2 1 0 SINV **SDIR** SMIF Initial value : 1 1 0 0 0 Read/Write: R/W R/W R/W Smart Card Interface Mode Select Smart Card interface function is disabled Smart Card interface function is enabled Smart Card Data Invert TDR contents are transmitted as they are Receive data is stored in RDR as it is TDR contents are inverted before being transmitted Receive data is stored in RDR in inverted form #### Smart Card Data Direction | 0 | TDR contents are transmitted LSB-first<br>Receive data is stored in RDR LSB-first | |---|-----------------------------------------------------------------------------------| | 1 | TDR contents are transmitted MSB-first<br>Receive data is stored in RDR MSB-first | | ADDRAH—A/D Data Register AH | H'FF90 | A/D Converter | |-----------------------------|--------|---------------| | ADDRAL—A/D Data Register AL | H'FF91 | A/D Converter | | ADDRBH—A/D Data Register BH | H'FF92 | A/D Converter | | ADDRBL—A/D Data Register BL | H'FF93 | A/D Converter | | ADDRCH—A/D Data Register CH | H'FF94 | A/D Converter | | ADDRCL—A/D Data Register CL | H'FF95 | A/D Converter | | ADDRDH—A/D Data Register DH | H'FF96 | A/D Converter | | ADDRDL—A/D Data Register DL | H'FF97 | A/D Converter | | | | | | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---| | | | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | | | | | _ | _ | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | : | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | ## Stores the results of A/D conversion | Analog Inp | ut Channel | A/D Data Register | | | | | |------------|------------|-------------------|--|--|--|--| | Group 0 | Group 1 | A/D Data Register | | | | | | AN0 | AN4 | ADDRA | | | | | | AN1 | AN5 | ADDRB | | | | | | AN2 | AN6 | ADDRC | | | | | | AN3 | AN7 | ADDRD | | | | | #### ADCSR—A/D Control/Status Register H'FF98 A/D Converter Bit 7 6 5 4 3 2 1 0 ADF ADIE ADST **SCAN** CKS CH2 CH1 CH<sub>0</sub> Initial value : 0 0 0 n O 0 0 0 Read/Write: R/(W)\* R/W R/W R/W R/W R/W R/W R/W Channel Select Group Channel select select Single Mode Group Mode CH2 CH1 CH<sub>0</sub> 0 0 AN0 ANO 1 AN1 ANO, AN1 1 0 AN2 AN0 to AN2 1 AN3 AN0 to AN3 1 0 AN4 AN4 1 AN5 AN4. AN5 1 0 AN6 AN4 to AN6 AN7 AN4 to AN7 1 Group Select Conversion time = 266 states (max.) 1 Conversion time = 134 states (max.) Scan Mode Single mode Scan mode A/D Start A/D conversion stopped • Single mode: A/D conversion is started. Cleared to 0 automatically when conversion ends Scan mode: A/D conversion is started. Conversion continues sequentially on the selected channels until ADST is cleared to 0 by software, a reset, or transition to standby mode or module stop mode A/D Interrupt Enable A/D conversion end interrupt (ADI) request disabled A/D conversion end interrupt (ADI) request enabled A/D End Flag [Clearing conditions] When 0 is written to the ADF flag after reading ADF = 1 · When the DTC is activated by an ADI interrupt, and ADDR is read 1 [Setting conditions] • Single mode: When A/D conversion ends · Scan mode: When one round of conversion has been performed on all specified channels | | ADCR— | A/D | Control | Register | |--|-------|-----|---------|----------| |--|-------|-----|---------|----------| ## H'FF99 A/D Bit 7 TRGS1 6 TRGS0 4 1 3 2 0 Initial value : Read/Write : 0 R/W 0 R/W 1 1 1 1 1 Timer Trigger Select | TRGS1 | TRGS1 | Description | |-------|-------|-----------------------------------------------------------------| | 0 | 0 | A/D conversion start by software is enabled | | | 1 | A/D conversion start by TPU conversion start trigger is enabled | | 1 | 0 | _ | | | 1 | A/D conversion start by external trigger pin (ADTRG) is enabled | | ADR0—D/A Γ<br>ADR1—D/A Γ | U | | | H<br>H | | | | | |--------------------------|-----|-----|-----|--------|-----|-----|-----|-----| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R/W Stores data for D/A conversion ## DACR—D/A Control Register ## H'FFA6 D/A | Bit | : | 7 | 6 | 6 5 | | 3 | 2 | 1 | 0 | | | |---------------|-----------------|-------|---------------------------------|------------------------------------------------------------------|---|---|---|---|---|--|--| | | | DAOE1 | DAOE0 | DAE | _ | _ | _ | _ | _ | | | | Initial value | : | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | | | Read/Write | Read/Write: R/W | | R/W | R/W | _ | | | _ | _ | | | | | | | | | | | | | | | | | | | | D/A Output Enable 0 | | | | | | | | | | | | | 0 Analog output DA0 is disabled | | | | | | | | | | | | | | Channel 0 D/A conversion is enabled Analog output DA0 is enabled | | | | | | | | ## D/A Output Enable 1 | 0 | Analog output DA1 is disabled | |---|------------------------------------------------------------------| | 1 | Channel 1 D/A conversion is enabled Analog output DA1 is enabled | ## D/A Conversion Control | DAOE1 | DAOE0 | DAE | Description | |-------|-------|-----|-----------------------------------------| | 0 | 0 | * | Channel 0 and 1 D/A conversion disabled | | | 1 | 0 | Channel 0 D/A conversion enabled | | | | | Channel 1 D/A conversion disabled | | | | 1 | Channel 0 and 1 D/A conversions enabled | | 1 | 0 | 0 | Channel 0 D/A conversion disabled | | | | | Channel 1 D/A conversion enabled | | | | 1 | Channel 0 and 1 D/A conversion enabled | | | 1 | * | Channel 0 and 1 D/A conversion enabled | Legend: \*: Don't care ## TCSR—Timer Control/Status Register ## H'FFBC (W) H'FFBC (R) WDT | Bit : | 7 | 6 | 5 | 4 | 3 | | 2 | 1 | 0 | | |----------------|-------|--------|----------------------------------------------------------------------------------|-------------------------|----------|--------|----------|--------------|-----------|---------------------------------------------| | | OVF | WT/ | IT TME | | _ | С | KS2 | CKS1 | CKSC | ) | | Initial value: | 0 | 0 | 0 | 1 | 1 | - | 0 | 0 | 0 | | | Read/Write: | R/(W) | )* R/V | V R/W | _ | _ | ı | R/W | R/W | R/W | | | | | | | _ | Clock | Sele | ct | | | = | | | | | | | CKS2 | CKS1 | CKS0 | Clock | | Overflow period*<br>(when φ = 20 MHz) | | | | | | | 0 | 0 | 0 | φ/2 (initial | value) | 25.6 µs | | | | | | | | | 1 | φ/64 | | 819.2 µs | | | | | | | | 1 | 0 | φ/128 | | 1.6 ms | | | | | | | | | 1 | φ/512 | | 6.6 ms | | | | | | | 1 | 0 | 0 | φ/2048 | | 26.2 ms | | | | | | | | | 1 | φ/8192 | | 104.9 ms | | | | | | | | 1 | 0 | ф/32768 | | 419.4 ms | | | | | | | | | 1 | φ/131072 | | 1.68 s | | | | | _ | | Note: | | | | | ime from when TCNT 0 until overflow occurs. | | | | | | Enable | | | | | | $\neg$ | | | | | 0 | TCNT is in | | to H' | 00 and | l halted | | | | | | | 1 | TCNT cou | ints | | | | | | | | | Time | r Mode Sele | ect | | | | | | | | | | 0 | | mer mode: S<br>hen TCNT | | | J an ir | nterval time | r interru | upt request | | | | 1 | Watchdog<br>TCNT ove | g timer mode<br>erflows | e: Genei | ates t | he Wi | OTOVF sigi | nal whe | n | | Overflow Flag | | | | | | | | | | | | | 0 | - | [Clearing condition] Cleared by reading TCSR when OVF = 1, then writing 0 to OVF | | | | | | | | | | 1 | | condition]<br>en TCNT ov | rerflows from | m H'FF t | o H'00 | ) in int | terval timer | mode | | The method for writing to TCSR is different from that for general registers to prevent accidental overwriting. For details see section 12.2.4, Notes on Register Access. | | | | | | | | • • | | | | |-----------------|-------|---------------------|---------|----------------------------------------------|----------------------------------------|----------------------------------------|----------------------|------------|------|----| | TCNT—Timer | Coun | iter | | | I | H'FFBC ( | W | DT | | | | Bit : | 7 | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | | | | | | | | | | | | Initial value: | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | _ | | Read/Write: R/W | | ٧ | R/W | | RSTCSR—Res | et Co | ntrol/ | /Status | Register | I | H'FFBE ( | W) H'FF | BF (R) | W | DT | | Bit : | 7 | • | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | WO | VF | RSTE | RSTS | _ | _ | _ | _ | _ | | | Initial value: | 0 | 0 | | 0 | 1 | 1 | 1 | 1 | 1 | _ | | Read/Write: | R/(V | R/(W)* | | R/W | _ | _ | _ | _ | _ | | | | | | 0 | 1 M t Enable Reset sign Reset sign * The mod | ower-on reanual resonal is not general | enerated i<br>rated if TC<br>2350 Grou | NT overfloup are not | ows | TCNT | | | | Wato | hdog | Timer | Overflow Fla | ag | | | | | | | | 0 | - | • | ondition]<br>reading TCS | SR when \ | NOVF = 1 | , then writi | ing 0 to W | OVF | | | | 1 | [Setting condition] | | | | | | | | | Note: \* Can only be written with 0 for flag clearing. watchdog timer operation The method for writing to RSTCSR is different from that for general registers to prevent accidental overwriting. For details see section 12.2.4, Notes on Register Access. Set when TCNT overflows (changed from H'FF to H'00) during ## TSTR—Timer Start Register ### H'FFC0 TPU | Bit | : | 7 | 6 | 5 | 5 4 3 | | 2 | 1 | 0 | |--------------|-----|---|---|------|-------|------|------|------|------| | | | _ | _ | CST5 | CST4 | CST3 | CST2 | CST1 | CST0 | | Initial valu | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | | | | Counter Start | 0 | TCNTn count operation is stopped | |---|----------------------------------| | 1 | TCNTn performs count operation | Note: n = 5 to 0 Note: If 0 is written to the CST bit during operation with the TIOC pin designated for output, the counter stops but the TIOC pin output compare output level is retained. If TIOR is written to when the CST bit is cleared to 0, the pin output level will be changed to the set initial output value. ## TSYR—Timer Synchro Register ### H'FFC1 **TPU** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|---|---|-------|-------|-------|-------|-------|-------| | | | _ | | SYNC5 | SYNC4 | SYNC3 | SYNC2 | SYNC1 | SYNC0 | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | | | | | | | | | | | Timer Synchronization | 0 | TCNTn operates independently (TCNT presetting/clearing is unrelated to other channels) | |---|---------------------------------------------------------------------------------------------------| | 1 | TCNTn performs synchronous operation TCNT synchronous presetting/synchronous clearing is possible | Note: n = 5 to 0 - Notes: 1. To set synchronous operation, the SYNC bits for at least two channels must be set to 1. - 2. To set synchronous clearing, in addition to the SYNC bit, the TCNT clearing source must also be set by means of bits CCLR2 to CCLR0 in TCR. | 0 | 0 | 0 | TCNT clearing disabled | |---|---|---|--------------------------------------------------------------------------------------------------------------| | | | 1 | TCNT cleared by TGRA compare match/input capture | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation*1 | | 1 | 0 | 0 | TCNT clearing disabled | | | | 1 | TCNT cleared by TGRC compare match/input capture*2 | | | 1 | 0 | TCNT cleared by TGRD compare match/input capture*2 | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation*1 | Notes: 1. Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. When TGRC or TGRD is used as a buffer register, TCNT is not cleared because the buffer register setting has priority, and compare match/input capture does not occur. | TMDR0—Ti | mer Mod | e Registe | r 0 | H'FFD1 | | | | | | | TPU0 | | |----------------|---------|-----------|--------|-------------|---------------------|--------|-------|-------|-------|---------|----------------------------------|---------| | Bit : | 7 | 6 | 5 | 4 | 3 | | 2 | | | 1 0 | | | | | _ | | BFB | BFA | MD3 | | MD2 | | N | 1D1 | MD0 | | | Initial value: | 1 | 1 | 0 | 0 | 0 | | 0 | | | 0 | 0 | J | | Read/Write: | _ | _ | R/W | R/W | R/W | | R/V | V | F | R/W | R/W | | | | | | | | | | | | | | | | | | | | | | | Mod | e — | | | | | | | | | | | | | 0 | 0 | 0 | 0 | Norma | al operation | ı | | | | | | | | | | | 1 | Reser | ved | | | | | | | | | | | 1 | 0 | PWM | mode 1 | | | | | | | | | | | | 1 | PWM | mode 2 | | | | | | | | | | 1 | 0 | 0 | Phase | e counting r | node 1 | | | | | | | | | | | 1 | | e counting r | | | | | | | | | | | 1 | 0 | | e counting r | | | | | | | | | | | | 1 | Phase | e counting r | node 4 | | | | | | | | 1 | * | * | * | | | | | | | | | | | | end: | | | | | | | | | | | | | Note | es: 1 | | | | rved bit. In<br>ys be writte | | | | | | | | | | 2 | . Ph | ase | countin | ,<br>ig mode cai<br>els 0 and 3. | nnot be | | | | | | | | | | | | | d always be | | | | | | | | | | | to I | MD2 | | | | | | | | | TGRA I | Buffer Ope | eratio | on | | | | | | | | | | | 0 7 | GRA ope | rates | s nor | mally | / | | | | | | | | | | GRA and or buffer o | | | sed t | toget | her | | | | | | | TGRB B | uffer Opera | ation | | | | | | | | | | | | 0 T | GRB opera | tes norma | ally | | | | | | | | 0 | TGRB operates normally | |---|--------------------------------------------------| | 1 | TGRB and TGRD used together for buffer operation | ## TIOR0H—Timer I/O Control Register 0H ### H'FFD2 **TPU0** | Bit : | 7 | 6 | 5 | 4 | | 3 | 3 | | 2 | 1 | 1 0 | | | |----------------|------|------|------|------|-----|---------|-----|-------|---------------------|-------------------------------|-------------------------|-----------|------------------------------------------------| | | IOB3 | IOB2 | IOB1 | IOBO | ) | IOA3 IC | | OA2 | IOA | \1 | IOA0 | | | | Initial value: | 0 | 0 | 0 | 0 | | C | ) | | 0 | 0 | | 0 | | | Read/Write: | R/W | R/W | R/W | R/W | | R/ | W | | R/W | R/W | ٧ | R/W | | | | | | | | | | | | | | | | | | | | | | T | GR0 | A I/0 | O C | ontro | ol I | | | | | | | | | | | 0 | 0 | 0 | 0 | TGR0A | | tput o | disabled | | | | | | | | | | | 1 | is outpu<br>compar | e Initi | tial ou | utput is | 0 output at compare match | | | | | | | | | 1 | 0 | register | 00 | outpui | L | 1 output at compare match | | | | | | | | | | 1 | | | | | Toggle output at compare match | | | | | | | | 1 | 0 | 0 | | Out | tput o | disabled | | | | | | | | | | | 1 | | | | tput is | 0 output at compare match | | | | | | | | | 1 | 0 | | 10 | output | L | 1 output at compare match | | | | | | | | | | 1 | | | | | Toggle output at compare match | | | | | | | 1 | 0 | 0 | 0 | TGR0A | | | input | Input capture at rising edge | | | | | | | | | | 1 | is input<br>capture | | source is<br>TIOCA0 pin | | Input capture at falling edge | | | | | | | | | 1 | * | register | | | | Input capture at both edges | | | | | | | | 1 | * | * | | Capture input source is chant | | s channel | Input capture at TCNT1 count-up/<br>count-down | TGR0B I/O Control Legend: \*: Don't care | 0 | 0 | 0 | 0 | TGR0B | Output disabled | | |---|---|---|---|---------------------|-----------------------------------------------------|--------------------------------------------------| | | | | 1 | is output compare | Initial output is | 0 output at compare match | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | | 1 | | Initial output is | 0 output at compare match | | | | 1 | 0 | | 0 output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | TGR0B | Capture input source is | Input capture at rising edge | | | | | 1 | is input<br>capture | TIOCB0 pin | Input capture at falling edge | | | | 1 | * | register | | Input capture at both edges | | | 1 | * | * | | Capture input<br>source is channel<br>1/count clock | Input capture at TCNT1 count-up/<br>count-down*1 | Legend: \*: Don't care Note: 1. When bits TPSC2 to TPSC0 in TCR1 are set to B'000, and $\phi/1$ is used as the TCNT1 count clock, this setting is invalid and input capture is not generated. ## TIOR0L—Timer I/O Control Register 0L #### H'FFD3 TPU0 | Bit | : _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|------|------|------|------|------|------|------|------| | | : | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | | Initial value | : _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | : | R/W | | | | | | | | | | | #### TGR0C I/O Control | 0 | 0 | 0 | 0 | TGR0C | Output disabled | | | | | | | | |---|---|---|---|-------------------|-----------------------------------------------------|------------------------------------------------|--|--|--|--|--|--| | | | | 1 | is output compare | Initial output is 0 output | 0 output at compare match | | | | | | | | | | 1 | 0 | register | o output | 1 output at compare match | | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | | | | 1 | | Initial output is<br>1 output | 0 output at compare match | | | | | | | | | | 1 | 0 | | l output | 1 output at compare match | | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | | 1 | 0 | 0 | 0 | TGR0C | Capture input source is | Input capture at rising edge | | | | | | | | | | | 1 | is input capture | TIOCC0 pin | Input capture at falling edge | | | | | | | | | | 1 | * | register | | Input capture at both edges | | | | | | | | | 1 | * | * | | Capture input<br>source is channel<br>1/count clock | Input capture at TCNT1 count-up/<br>count-down | | | | | | | Legend: \*: Don't care Note: When the BFA bit in TMDR0 is set to 1 and TGR0C is used as a buffer register, this setting is invalid and input capture/output compare is not generated. #### TGR0D I/O Control | 0 | 0 | 0 | 0 | TGR0D | Output disabled | | |---|---|---|---|----------------------|-----------------------------------------------------|--------------------------------------------------| | | | | 1 | is output<br>compare | Initial output is | 0 output at compare match | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | | 1 | | Initial output is 1 output | 0 output at compare match | | | | 1 | 0 | | l output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | TGR0D | Capture input | Input capture at rising edge | | | | | 1 | is input capture | source is<br>TIOCD0 pin | Input capture at falling edge | | | | 1 | * | register*2 | | Input capture at both edges | | | 1 | * | * | | Capture input<br>source is channel<br>1/count clock | Input capture at TCNT1 count-up/<br>count-down*1 | Legend: \*: Don't care - Notes: 1. When bits TPSC2 to TPSC0 in TCR1 are set to B'000, and $\phi$ /1 is used as the TCNT1 count clock, this setting is invalid and input capture is not generated. - When the BFB bit in TMDR0 is set to 1 and TGR0D is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Note: When TGRC or TGRD is designated for buffer operation, this setting is invalid and the register operates as a buffer register. **TPU0** | IERO—I IIIC | ı interre | ірі Епа | bie Kegi | Ster U | 11 | FFD4 | | | 11 ( | |-----------------|-----------|---------|----------|--------|-----------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | | | Initial value : | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | • | | Read/Write: | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | | | | | | | 0 1 | 0 Intercorption | 0 Ir T Ir Ir errupt Ena errupt requ disabled errupt requ enabled t Enable | TGR Int O In by 1 In by errupt Ena sterrupt rec GFC bit di sterrupt rec GFC bit er ble D sests (TGI | Interrupt by TGF/ Interrupt by TGF/ errupt Enauterrupt recy TGFB bit iterrupt recy TGFB bit of the Cuests (TGsabled quests (TGsabled quests (TGsabled for the terrupt recy TGFB bit of the Cuests (TGsabled quests (TGsabled for the terrupt recy TGFB bit of b | quests (TGIB) t disabled quests (TGIB) t enabled GIC) by GIC) by GIC | H'FFD4 A/D Conversion Start Request Enable TIER0—Timer Interrupt Enable Register 0 | | A/D conversion start request generation disabled | |---|--------------------------------------------------| | 1 | A/D conversion start request generation enabled | ### TSR0—Timer Status Register 0 #### H'FFD5 TPI10 | TCNT0—Tin | | H'FFD6 | | | | | | | | | | TPU0 | | | | | | |---------------|-----|--------|-----|-----|-----|-----|-----|-----|-------|--------|-----|------|-----|-----|-----|-----|-----| | Bit | : , | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | Initial value | : ' | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | : | R/W | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | Up-co | l | r | | | | | | | | | | | | | | | | , | op-cc | Juille | ' | | | | | | | | TGR0A—Timer General Register 0A | H'FFD8 | TPU0 | |---------------------------------|--------|------| | TGR0B—Timer General Register 0B | H'FFDA | TPU0 | | TGR0C—Timer General Register 0C | H'FFDC | TPU0 | | TGR0D—Timer General Register 0D | H'FFDE | TPU0 | | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | | | | | | | | | | | | | | | | | | | Initial value: ## TCR1—Timer Control Register 1 ## H'FFE0 TPU1 | Bit : | 7 | 6 | 5 | 4 | 3 | • | | 2 | 1 | 0 | | | |-----------------|---|-------|------------|---------------|---------------------------------------------|------|-------|-----------|-------------------------|--------------|---------------------|--| | Dit . | | CCLR1 | | CKEG1 | СКЕ | | T | SC2 | | TPSC0 | 1 | | | | | CCLR | CCLRU | CKEGT | _ | | 11 | 3502 | 12201 | TPSCO | ] | | | Initial value : | 0 | 0 | 0 | 0 | ( | ) | | 0 | 0 | 0 | | | | Read/Write: | _ | R/W | R/W | R/W | R/ | W | F | R/W | R/W | R/W | | | | | | | | | | Time | Pre | scaler | | | | | | | | | | | | 0 | 0 | 0 Ir | nternal clock | counts on | φ/1 | | | | | | | | | | | 1 Ir | nternal clock | counts on | ф/4 | | | | | | | | | | 1 | 0 Ir | nternal clock | counts on | ф/16 | | | | | | | | | | | 1 Ir | nternal clock | counts on | ф/64 | | | | | | | | | 1 | 0 | 0 E | xternal clock | c: counts or | TCLKA pin input | | | | | | | | | | | 1 E | xternal clock | c counts or | TCLKB pin input | | | | | | | | | | 1 | 0 Ir | nternal clock | counts on | ø/256 | | | | | | | | | | | 1 C | Counts on TC | NT2 overfl | ow/underflow | | | | | | | | | Note | | | ting is ignore<br>mode. | d when cha | annel 1 is in phase | | | | | | | Cloc | ।<br>k Edg | е | | | | | | | | | | | | 0 | 0 | Co | unt a | at rising | g edge | | | | | | | | | | 1 | Co | unt a | at fallin | ig edge | | | | | | | | | 1 | <b> </b> | Co | unt a | at both | edges | | | | | | | | | Note. | ote: This setting is ignored when channel 1 | | | | | | | | | | | | | | | | | | mode. | | | | | | | Cou | nter Clear | | | | | | | | | | | | | 0 | 0 TCNT | clearing disa | abled | | | | | | | | | | | | 1 TCNT | cleared by T | GRA | comp | are | match/ | Э | | | | | | 0 | 0 | TCNT clearing disabled | |---|---|---|-------------------------------------------------------------------------------------------------------------| | | | 1 | TCNT cleared by TGRA compare match/input capture | | ľ | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation* | Note: \* Synchronous operating setting is performed by setting the SYNC bit in TSYR to 1. ## TMDR1—Timer Mode Register 1 ## H'FFE1 ## TPU1 | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|---|---|---|---|-----|-----|-----|-----| | | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | Initial value : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | | | | | | | | | | ### Mode | 0 | 0 | 0 | 0 | Normal operation | |---|---|---|---|-----------------------| | | | | 1 | Reserved | | | | 1 | 0 | PWM mode 1 | | | | | 1 | PWM mode 2 | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | 1 | Phase counting mode 2 | | | | 1 | 0 | Phase counting mode 3 | | | | | 1 | Phase counting mode 4 | | 1 | * | * | * | _ | Legend: \*: Don't care Note: MD3 is a reserved bit. In a write, it should always be written with 0. 7 IOB3 Bit ## TIOR1—Timer I/O Control Register 1 6 IOB2 5 IOB1 4 IOB0 3 IOA3 ### H'FFE2 1 IOA1 0 IOA0 TPU1 2 IOA2 #### TGR1B I/O Control | 0 | 0 | 0 | 0 | TGR1B | Output disabled | | | | | | | |---|---|---|---|-------------------|---------------------------------------------------------------------|------------------------------------------------------------------|--|--|--|--|--| | | | | 1 | is output compare | Initial output is 0 output | 0 output at compare match | | | | | | | | | 1 | 0 | register | o output | 1 output at compare match | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | | | 1 | | Initial output is | 0 output at compare match | | | | | | | | | 1 | 0 | | 1 output | 1 output at compare match | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | 1 | 0 | 0 | 0 | TGR1B | Capture input | Input capture at rising edge | | | | | | | | | | 1 | is input capture | source is<br>TIOCB1 pin | Input capture at falling edge | | | | | | | | | 1 | * | register | • | Input capture at both edges | | | | | | | | 1 | * | * | | Capture input<br>source is TGR0B<br>compare match/<br>input capture | Input capture at generation of TGR0B compare match/input capture | | | | | | Legend: \*: Don't care TIER1—Timer Interrupt Enable Register 1 H'FFE4 TPU1 Bit 7 5 4 3 2 0 6 TTGE TCIEU TCIEV TGIEB **TGIEA** Initial value : 0 0 0 1 0 0 0 0 Read/Write: R/W R/W R/W R/W R/W TGR Interrupt Enable A Interrupt requests (TGIA) by TGFA bit disabled Interrupt requests (TGIA) by TGFA bit enabled TGR Interrupt Enable B Interrupt requests (TGIB) by TGFB bit disabled 1 Interrupt requests (TGIB) by TGFB bit enabled Overflow Interrupt Enable Interrupt requests (TCIV) by TCFV disabled Interrupt requests (TCIV) by TCFV enabled 1 Underflow Interrupt Enable Interrupt requests (TCIU) by TCFU disabled Interrupt requests (TCIU) by TCFU enabled #### A/D Conversion Start Request Enable 1 | 0 | A/D conversion start request generation disabled | |---|--------------------------------------------------| | 1 | A/D conversion start request generation enabled | ## TSR1—Timer Status Register 1 ## H'FFE5 TPU1 | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|-------|---------------|---------|-------------|---------------------------|-----------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | TCFD | | TCFU | TCFV | _ | _ | TGFB | TGFA | | Initial value : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | R | _ | R/(W)* | R/(W)* | _ | _ | R/(W)* | R/(W)* | | | | | | | | | | | | | | | | | | | I | nput Capture/Output Compare Flag A | | | | | | | | | | O [Clearing conditions] When DTC is activated by TGIA interrupt while DISEL bit of MRB in DTC is 0 When DMAC is activated by TGIA interrupt while DTA bit of DMABCR in DMAC is 1 When 0 is written to TGFA after reading TGFA = 1 | | | | | | | | | | [Setting conditions] When TCNT = TGRA while TGRA is functioning as output compare register When TCNT value is transferred to TGRA by input capture signal while TGRA is functioning as input capture register | | | | | | | | | Input Ca | apture/Output Compare Flag B | | | | | | | | | • | Clearing conditions] When DTC is activated by TGIB interrupt while DISEL bit of MRB in DTC is 0 When 0 is written to TGFB after reading TGFB = 1 | | | | | | | | | • | Setting conditions] When TCNT = TGRB while TGRB is functioning as output compare register When TCNT value is transferred to TGRB by input capture signal while TGRB is functioning as input capture register | | | | | | Overflov | v Flag | | | | | | | | | | Clearing co | | CFV after | reading TCFV = 1 | | | | | | | Setting cor<br>Then the T | | e overflow | 's (changes from H'FFFF to H'0000 ) | | | | | Underfl | ow Flag | | | | | | | | | 0 [ | Clearing co | | CFU after | reading T | TCFU = 1 | | | | | 1 [ | Setting cor | ndition] | | | es from H'0000 to H'FFFF) | | | Count | Direction Fla | ıg | | | | | | | | 0 | TCNT coun | | | | | | | | | 1 | TCNT coun | ts up | | | | | | Note: \* This timer counter can be used as an up/down-counter only in phase counting mode or when performing overflow/underflow counting on another channel. In other cases it functions as an up-counter. TGR1A—Timer General Register 1A | TGR1B—Timer General Register 1B | | | | | | | | H'FFEA | | | | | | | | TPU | | | |---------------------------------|---|----|----|----|----|----|----|--------|---|---|---|---|-------|-------|---|-----|---------|--| | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | D = = -1/\/ | | | | | | | | D 441 | | | | | D 444 | D 444 | | | D 0 4 / | | H'FFE8 TPU1 ## TCR2—Timer Control Register 2 ### H'FFF0 TPU2 | Bit : | 7 | 6 | 5 | 4 | 3 | | | 2 | 1 | 0 | | |-----------------|----|-------------|----------------|-----------|---------------------------------------|---------------------|------------------|-----------|----------------------------|--------------|---------------------| | | _ | CCLR1 | CCLR0 | CKEG1 | CKE | G0 | TF | PSC2 | TPSC1 | TPSC0 | | | Initial value : | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | | | Read/Write: | _ | R/W | R/W | R/W | R/V | ٧ | F | R/W | R/W | R/W | | | | | | | | - | Time | Pre | Prescaler | | | | | | | | | | | 0 | 0 0 Internal clo | | Internal clock | counts on | φ/1 | | | | | | | | | | 1 | Internal clock | counts on | φ/4 | | | | | | | | | 1 | 0 | Internal clock | counts on | φ/16 | | | | | | | | | | 1 | Internal clock | counts on | φ/64 | | | | | | | | 1 | 0 | 0 | External clock | c: counts on | TCLKA pin input | | | | | | | | | | 1 | External clock | c: counts on | TCLKB pin input | | | | | | | | | 1 | 0 | External clock | c: counts on | TCLKC pin input | | | | | | | | | | 1 | Internal clock | counts on | ф/1024 | | | | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Note: | | | tting is ignore<br>g mode. | d when cha | annel 2 is in phase | | | | | | Clock E | ।<br>dge | | | | | | | | | | | | 0 0 | Co | unt | at ris | sing e | dge | ] | | | | | | | 1 | Co | unt a | at fa | lling e | edge | 1 | | | | | | | 1 - | - Co | Count at both edges | | | | 1 | | | | | | | | | _ | _ | | when channe | el 2 | | | | | | | is | in pha | ise c | ount | ting m | node. | | | | | Co | ounter Clea | r | | | | | | | | | | | 0 | 0 TCN | NT clearing of | disabled | | | | | | | | | | | 1 TCN | NT cleared b | y TGRA co | mpare | mate | ch/in | put c | apture | | | | | | | | | | | | | | | | Note: \* Synchronous operating setting is performed by setting the SYNC bit TSYR to 1. TCNT cleared by TGRB compare match/input capture TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation\* ## TMDR2—Timer Mode Register 2 ## H'FFF1 ## TPU2 | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|---|---|---|---|-----|-----|-----|-----| | | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | Initial value : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write: | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | | | | | | | | | | ### Mode | 0 | 0 | 0 | 0 | Normal operation | |---|---|---|---|-----------------------| | | | | 1 | Reserved | | | | 1 | 0 | PWM mode 1 | | | | | 1 | PWM mode 2 | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | 1 | Phase counting mode 2 | | | | 1 | 0 | Phase counting mode 3 | | | | | 1 | Phase counting mode 4 | | 1 | * | * | * | _ | Legend: \*: Don't care Note: MD3 is a reserved bit. In a write, it should always be written with 0. ## TIOR2—Timer I/O Control Register 2 ## H'FFF2 TPU2 | Bit : _ | 7 | 6 | 5 | 4 | | 3 | | 2 | 1 | 0 | _ | | |-----------------|------|------|------|------|--------|------|------|----------------------|---------------------|----------|--------------------------------|-------------------------------| | | IOB3 | IOB2 | IOB1 | IOB0 | 10 | CAC | | IOA2 | IOA1 | IOA0 | | | | Initial value : | 0 | 0 | 0 | 0 | • | 0 | | 0 | 0 | 0 | • | | | Read/Write: | R/W | R/W | R/W | R/W | R/W | | | R/W | R/W R/W | | | | | | | | | | | | | | | | | | | | | | | TGR | 2A I/0 | О Со | ntro | ol ' | | | | | | | | | | 0 | 0 | 0 | 0 | TGR2A | | disabled | | | | | | | | | | | 1 | is output<br>compare | Initial o | utput is | 0 output at compare match | | | | | | | | | 1 | 0 | register | 0 outpu | ıt | 1 output at compare match | | | | | | | | | | 1 | | | | Toggle output at compare match | | | | | | | | 1 | 0 | 0 | | Output | disabled | | | | | | | | | | | 1 | | | utput is | 0 output at compare match | | | | | | | | | 1 | 0 | | 1 outpu | ıt | 1 output at compare match | | | | | | | | | | 1 | | | | Toggle output at compare match | | | | | | | 1 | * | 0 | 0 | TGR2A | Capture input | | Input capture at rising edge | | | | | | | | | | | 1 | is input<br>capture | source | | Input capture at falling edge | | | | | | | | 1 | * | register | | • | Input capture at both edges | | Legend: \*: Don't care #### TGR2B I/O Control | 0 | 0 | 0 | 0 | TGR2B | Output disabled | | | | | |---|---|---|---|----------------------|-------------------------|--------------------------------|--|--|--| | | | | 1 | is output<br>compare | Initial output is | 0 output at compare match | | | | | | | 1 | 0 | register | 0 output | 1 output at compare match | | | | | | | | 1 | | | Toggle output at compare match | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | 1 | | Initial output is | 0 output at compare match | | | | | | | 1 | 0 | | 1 output | 1 output at compare match | | | | | | | | 1 | | | Toggle output at compare match | | | | | 1 | * | 0 | 0 | TGR2B | Capture input | Input capture at rising edge | | | | | | | | 1 | is input<br>capture | source is<br>TIOCB2 pin | Input capture at falling edge | | | | | | | 1 | * | register | · | Input capture at both edges | | | | Legend: \*: Don't care | TIER2—Ti | ner Inte | rrupt Ei | nable Re | gister 2 | ŀ | l'FFF4 | | | TPU2 | |-----------------|-----------|----------|------------|-------------|-------------|------------|------------|---------------------------|---------------------------------------| | Bit : | 7<br>TTGE | 6 | 5<br>TCIEU | 4<br>TCIEV | 3 | 2 | 1<br>TGIEB | 0<br>TGIEA | | | Initial value : | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | I | | Read/Write: | R/W | _ | R/W | R/W | _ | _ | R/W | R/W<br>GR Interru | pt Enable A | | | | | | | | | | | pt requests (TGIA)<br>FA bit disabled | | | | | | | | | | | pt requests (TGIA)<br>FA bit enabled | | | | | | | | | TGR In | terrupt Ena | able B | | | | | | | | | | Interrupt re | quests (TGIB)<br>it disabled | | | | | | | | | | Interrupt re<br>by TGFB b | quests (TGIB)<br>it enabled | | | | | | Overflow | Interrupt E | nable | | | | | | | | | 0 Inte | errupt requ | ests (TCI\ | /) by TCF | V disabled | | | | | | | 1 Inte | errupt requ | ests (TCI\ | /) by TCF | V enabled | ] | | | | | Underflo | ow Interru | pt Enable | | | | | | | | | 0 li | nterrupt re | equests (To | CIU) by TC | FU disab | oled | | Interrupt requests (TCIU) by TCFU enabled ## A/D Conversion Start Request Enable | 0 | A/D conversion start request generation disabled | |---|--------------------------------------------------| | 1 | A/D conversion start request generation enabled | Note: \* This timer counter can be used as an up/down-counter only in phase counting mode or when performing overflow/underflow counting on another channel. In other cases it functions as an up-counter. | TGR2A—TGR2B— | | H'FFF8<br>H'FFFA | | | | | | | | | TPU2<br>TPU2 | | | | | | | |--------------|------|------------------|----|----|----|----|----|---|---|---|--------------|---|---|---|---|---|---| | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | Initial val | lue: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | # Appendix C I/O Port Block Diagrams ## C.1 Port 1 Block Diagram Figure C.1 (a) Port 1 Block Diagram (Pins P1<sub>0</sub> and P1<sub>1</sub>) Figure C.1 (b) Port 1 Block Diagram (Pins P1<sub>2</sub>, P1<sub>3</sub>, P1<sub>5</sub>, and P1<sub>7</sub>) Figure C.1 (c) Port 1 Block Diagram (Pins P1<sub>4</sub> and P1<sub>6</sub>) ## C.2 Port 2 Block Diagram Figure C.2 Port 2 Block Diagram (Pin P2<sub>n</sub>) ## C.3 Port 3 Block Diagram Figure C.3 (a) Port 3 Block Diagram (Pins P3<sub>0</sub> and P3<sub>1</sub>) Figure C.3 (b) Port 3 Block Diagram (Pins P32 and P33) Figure C.3 (c) Port 3 Block Diagram (Pins P3<sub>4</sub> and P3<sub>5</sub>) ## C.4 Port 4 Block Diagram Figure C.4 (a) Port 4 Block Diagram (Pins P4<sub>0</sub> to P4<sub>5</sub>) Figure C.4 (b) Port 4 Block Diagram (Pins P46 and P47) # C.5 Port 5 Block Diagram Figure C.5 (a) Port 5 Block Diagram (Pins P5<sub>0</sub> to P5<sub>2</sub>) Figure C.5 (b) Port 5 Block Diagram (Pin P5<sub>3</sub>) ## C.6 Port 6 Block Diagram Figure C.6 (a) Port 6 Block Diagram (Pin P6<sub>0</sub>) Figure C.6 (b) Port 6 Block Diagram (Pin P6<sub>1</sub>) Figure C.6 (c) Port 6 Block Diagram (Pin P62) Figure C.6 (d) Port 6 Block Diagram (Pin P63) Figure C.6 (e) Port 6 Block Diagram (Pins P64 and P65) Figure C.6 (f) Port 6 Block Diagram (Pins P66 and P67) ## C.7 Port A Block Diagram Figure C.7 (a-1) H8S/2351 Port A Block Diagram (Pins PA<sub>0</sub> to PA<sub>3</sub>) Figure C.7 (a-2) H8S/2350 Port A Block Diagram (Pins PA<sub>0</sub> to PA<sub>3</sub>) Figure C.7 (b-1) H8S/2351 Port A Block Diagram (Pin PA<sub>4</sub>) Figure C.7 (b-2) H8S/2350 Port A Block Diagram (Pin PA<sub>4</sub>) Figure C.7 (c-1) H8S/2351 Port A Block Diagram (Pins PA<sub>5</sub> to PA<sub>7</sub>) Figure C.7 (c-2) $\,$ H8S/2350 Port A Block Diagram (Pins PA $_5$ to PA $_7$ ) ## C.8 Port B Block Diagram Figure C.8 (a) H8S/2351 Port B Block Diagram (Pin PB<sub>n</sub>) Figure C.8 (b) H8S/2350 Port B Block Diagram (Pin PB<sub>n</sub>) ## C.9 Port C Block Diagram Figure C.9 (a) H8S/2351 Port C Block Diagram (Pin $PC_n$ ) Figure C.9 (b) H8S/2350 Port C Block Diagram (Pin PC<sub>n</sub>) ## C.10 Port D Block Diagram Figure C.10 (a) H8S/2351 Port D Block Diagram (Pin PD<sub>n</sub>) Figure C.10 (b) H8S/2350 Port D Block Diagram (Pin PD<sub>n</sub>) ## C.11 Port E Block Diagram Figure C.11 (a) H8S/2351 Port E Block Diagram (Pin PE<sub>n</sub>) $Figure~C.11~(b)~~H8S/2350~Port~E~Block~Diagram~(Pin~PE_n)\\$ ## C.12 Port F Block Diagram Figure C.12 (a) Port F Block Diagram (Pin $PF_0$ ) Figure C.12 (b) Port F Block Diagram (Pin PF<sub>1</sub>) Figure C.12 (c) Port F Block Diagram (Pin PF<sub>2</sub>) Figure C.12 (d) Port F Block Diagram (Pin PF<sub>3</sub>) Figure C.12 (e) Port F Block Diagram (Pin PF<sub>4</sub>) Figure C.12 (f) Port F Block Diagram (Pin PF<sub>5</sub>) Figure C.12 (g) Port F Block Diagram (Pin PF<sub>6</sub>) Figure C.12 (h) Port F Block Diagram (Pin PF<sub>7</sub>) ## C.13 Port G Block Diagram Figure C.13 (a) Port G Block Diagram (Pin PG<sub>0</sub>) $Figure\ C.13\ (b)\quad Port\ G\ Block\ Diagram\ (Pins\ PG_1\ to\ PG_3)$ Figure C.13 (c-1) H8S/2351 Port G Block Diagram (Pin PG<sub>4</sub>) Figure C.13 (c-2) H8S/2350 Port G Block Diagram (Pin PG<sub>4</sub>) ## Appendix D Pin States ### D.1 Port States in Each Mode [H8S/2351] Table D.1 I/O Port States in Each Processing State (H8S/2351) | Port Name<br>Pin Name | MCU<br>Operating<br>Mode | Power-<br>On<br>Reset | Manual<br>Reset | Hardware<br>Standby<br>Mode | Software<br>Standby<br>Mode | Bus<br>Release<br>State | Program Execution State Sleep Mode | |----------------------------------------------------------------------|--------------------------|-----------------------|-----------------|-----------------------------|-------------------------------------------------|-------------------------|-----------------------------------------------------------| | Port 1 | 1 to 7 | Т | kept | Т | kept | kept | I/O port | | Port 2 | 1 to 7 | Т | kept | Т | kept | kept | I/O port | | Port 3 | 1 to 7 | Т | kept | Т | kept | kept | I/O port | | Port 4 | 1 to 7 | Т | Т | Т | Т | Т | Input port | | Port 5 | 1 to 7 | Т | kept | T | kept | kept | I/O port | | P6 <sub>5</sub> to P6 <sub>2</sub> | 1 to 7 | Т | kept | T | kept | kept | I/O port | | P6 <sub>7</sub> /CS7 | 1 to 3, 7 | Т | kept | T | kept | kept | I/O port | | P6 <sub>6</sub> /CS6<br>P6 <sub>1</sub> /CS5<br>P6 <sub>0</sub> /CS4 | 4 to 6 | Т | kept | T | [DDR · OPE = 0]<br>T<br>[DDR · OPE = 1]<br>H | T | [DDR = 0]<br>Input port<br>[DDR = 1]<br>CS7 to CS4 | | Port A | 1 to 3, 7 | Т | kept | Т | kept | kept | I/O port | | | 4, 5 | L | kept | Т | [OPE = 0]<br>T<br>[OPE = 1]<br>kept | Т | Address<br>output | | | 6 | T | kept | Т | [DDR · OPE = 0]<br>T<br>[DDR · OPE = 1]<br>kept | T | [DDR = 0]<br>Input port<br>[DDR = 1]<br>Address<br>output | | Port B | 1, 4, 5 | L | kept | Т | [OPE = 0]<br>T<br>[OPE = 1]<br>kept | Т | Address<br>output | | | 2, 6 | Т | kept | Т | [DDR · OPE = 0]<br>T<br>[DDR · OPE = 1]<br>kept | Т | [DDR = 0]<br>Input port<br>[DDR = 1]<br>Address<br>output | | | 3, 7 | Т | kept | Т | kept | kept | I/O port | | Port Name<br>Pin Name | MCU<br>Operat<br>Mode | ting | Power-<br>On<br>Reset | Manual<br>Reset | Hardware<br>Standby<br>Mode | Software<br>Standby<br>Mode | Bus<br>Release<br>State | Program<br>Execution<br>State<br>Sleep Mode | |--------------------------------------------------------------------------------------------|-----------------------|---------------|-----------------------|------------------------------------------------|-----------------------------|-------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------| | Port C | 1, 4, 5 | | L | kept | Т | [OPE = 0]<br>T<br>[OPE = 1]<br>kept | Т | Address<br>output | | | 2, 6 | | Т | kept | Т | [DDR · OPE = 0]<br>T<br>[DDR · OPE = 1]<br>kept | T | [DDR = 0]<br>Input port<br>[DDR = 1]<br>Address<br>output | | | 3, 7 | | Т | kept | Т | kept | kept | I/O port | | Port D | 1, 2, 4 | to 6 | Т | T* | Т | T | Т | Data bus | | | 3, 7 | | Т | kept | Т | kept | kept | I/O port | | Port E | 1, 2,<br>4 to 6 | 8-bit<br>bus | Т | kept | T | kept | kept | I/O port | | | | 16-bit<br>bus | Т | Т* | T | Т | Т | Data bus | | | 3, 7 | | Т | kept | Т | kept | kept | I/O port | | PF <sub>7</sub> /φ | 1, 2, 4 | to 6 | Clock<br>output | [DDR = 0]<br>T<br>[DDR = 1]<br>Clock<br>output | Т | [DDR = 0]<br>Input port<br>[DDR = 1]<br>H | [DDR = 0]<br>Input port<br>[DDR = 1]<br>Clock<br>output | [DDR = 0]<br>Input port<br>[DDR = 1]<br>Clock<br>output | | | 3, 7 | | T | kept | Т | [DDR = 0]<br>Input port<br>[DDR = 1]<br>H | [DDR = 0]<br>Input port<br>[DDR = 1]<br>Clock<br>output | [DDR = 0]<br>Input port<br>[DDR = 1]<br>Clock<br>output | | PF <sub>6</sub> /AS<br>PF <sub>5</sub> /RD<br>PF <sub>4</sub> /HWR<br>PF <sub>3</sub> /LWR | 1, 2, 4 | to 6 | Н | H* | Т | [OPE = 0]<br>T<br>[OPE = 1]<br>H | Т | AS, RD,<br>HWR, LWR | | | 3, 7 | | T | kept | Т | kept | kept | I/O port | | Port Name<br>Pin Name | MCU<br>Operating<br>Mode | Power-<br>On<br>Reset | Manual<br>Reset | Hardware<br>Standby<br>Mode | Software<br>Standby<br>Mode | Bus<br>Release<br>State | Program<br>Execution<br>State<br>Sleep Mode | |----------------------------------------------|--------------------------|-----------------------|-----------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------| | PF <sub>2</sub> /ICAS/<br>WAIT/<br>BREQO | 1, 2, 4 to 6 | Т | [BREQOE + WAITE + LCASE = 0] kept [BREQOE = 1] BREQO [WAITE = 1] T [LCASE = 1] H* | Т | [BREQOE + WAITE + LCASE = 0] kept [BREQOE = 1] kept [WAITE = 1] T [LCASE = 1, OPE = 0] T [LCASE = 1, OPE = 1] LCAS | [BREQOE + WAITE + LCASE = 0] kept [BREQOE = 1 BREQO [WAITE = 1] T [LCASE = 1] T | [BREQOE + WAITE + LCASE= 0] I/O port ] [BREQOE = 1] BREQO [WAITE = 1] WAIT [LCASE = 1] LCAS | | | 3, 7 | T | kept | Т | kept | kept | I/O port | | PF₁/BACK | 1, 2, 4 to 6 | T | [BRLE = 0]<br>kept<br>[BRLE = 1]<br>BACK | Т | [BRLE = 0]<br>kept<br>[BRLE = 1]<br>H | L | [BRLE = 0]<br>I/O port<br>[BRLE = 1]<br>BACK | | | 3, 7 | Т | kept | Т | kept | kept | I/O port | | PF₀/BREQ | 1, 2, 4 to 6 | Т | [BRLE = 0]<br>kept<br>[BRLE = 1]<br>BREQ | Т | [BRLE = 0]<br>kept<br>[BRLE = 1]<br>T | Т | [BRLE = 0]<br>I/O port<br>[BRLE = 1]<br>BREQ | | | 3, 7 | Т | kept | Т | kept | kept | I/O port | | PG <sub>4</sub> /CS0 | 1, 4, 5 | Н | [DDR = 0] | Т | $[DDR \cdot OPE = 0]$ | T | [DDR = 0] | | | 2, 6 | Т | <sup>–</sup> T<br>[DDR = 1]<br>H* | | T<br>[DDR · OPE = 1]<br>H | | Input port<br>[DDR = 1]<br>CS0 | | | 3, 7 | Т | kept | Т | kept | kept | I/O port | | PG <sub>3</sub> /CS1 | 1 to 3, 7 | Т | kept | Т | kept | kept | I/O port | | PG <sub>2</sub> /CS2<br>PG <sub>1</sub> /CS3 | 4 to 6 | Т | [DDR = 0]<br>T<br>[DDR = 1]<br>H* | Т | [DDR · OPE = 0]<br>T<br>[DDR · OPE = 1]<br>H | Т | [DDR = 0]<br>Input port<br>[DDR = 1]<br>CS1 to CS3 | | Port Name<br>Pin Name | MCU<br>Operating<br>Mode | Power-<br>On<br>Reset | Manual<br>Reset | Hardware<br>Standby<br>Mode | Software<br>Standby<br>Mode | Bus<br>Release<br>State | Program<br>Execution<br>State<br>Sleep Mode | |-----------------------|--------------------------|-----------------------|------------------------------------------|-----------------------------|----------------------------------------------------------------------|-------------------------|---------------------------------------------| | PG <sub>0</sub> /CAS | 1 to 3, 7 | Т | kept | Т | kept | kept | I/O port | | | 4 to 6 | Т | [DRAME = 0]<br>kept<br>[DRAME = 1]<br>H* | Т | [DRAME = 0]<br>kept<br>[OPE = 0]<br>T<br>[DRAME ·<br>OPE = 1]<br>CAS | Т | [DRAME = 0] Input port [DRAME = 1] CAS | Legend: H : High level L : Low level T : High impedance kept : Input port becomes high-impedance, output port retains state DDR : Data direction register OPE : Output port enable WAITE : Wait input enable BRLE : Bus release enable BREQOE : BREQO pin enable DRAME : DRAM space setting LCASE : DRAM space setting, CW2 = LCASS = 0 Note: \* Indicates the state after completion of the executing bus cycle. ### D.2 Port States in Each Mode [H8S/2350] Table D.2 I/O Port States in Each Processing State (H8S/2350) | Port Name<br>Pin Name | MCU<br>Operat<br>Mode | ting | Power-<br>On<br>Reset | Manual<br>Reset | Hardware<br>Standby<br>Mode | Software<br>Standby<br>Mode | Bus<br>Release<br>State | Program<br>Execution<br>State<br>Sleep Mode | |----------------------------------------------------------------------|-----------------------|---------------|-----------------------|------------------------------------------------|-----------------------------|----------------------------------------------|---------------------------------------------------------|---------------------------------------------------------| | Port 1 | 1, 4, 5 | | Т | kept | Т | kept | kept | I/O port | | Port 2 | 1, 4, 5 | | Т | kept | Т | kept | kept | I/O port | | Port 3 | 1, 4, 5 | | Т | kept | Т | kept | kept | I/O port | | Port 4 | 1, 4, 5 | | Т | T | Т | Т | Т | Input port | | Port 5 | 1, 4, 5 | | Т | kept | Т | kept | kept | I/O port | | P6 <sub>5</sub> to P6 <sub>2</sub> | 1, 4, 5 | | Т | kept | Т | kept | kept | I/O port | | P6 <sub>7</sub> /CS7 | 1 | | Т | kept | T | kept | kept | I/O port | | P6 <sub>6</sub> /CS6<br>P6 <sub>1</sub> /CS5<br>P6 <sub>0</sub> /CS4 | 4, 5 | | Т | kept | T | [DDR · OPE = 0]<br>T<br>[DDR · OPE = 1]<br>H | Т | [DDR = 0]<br>Input port<br>[DDR = 1]<br>CS7 to CS4 | | Port A | 1 | | Т | kept | T | kept | kept | I/O port | | | 4, 5 | | L | kept | Т | [OPE = 0]<br>T<br>[OPE = 1]<br>kept | Т | Address<br>output | | Port B | 1, 4, 5 | | L | kept | T | [OPE = 0]<br>T<br>[OPE = 1]<br>kept | Т | Address<br>output | | Port C | 1, 4, 5 | | L | kept | Т | [OPE = 0]<br>T<br>[OPE = 1]<br>kept | Т | Address<br>output | | Port D | 1, 4, 5 | | Т | T* | T | Т | Т | Data bus | | Port E | 1, 4, 5 | 8-bit<br>bus | T | kept | Т | kept | kept | I/O port | | | | 16-bit<br>bus | Т | T* | Т | Т | Т | Data bus | | PF <sub>7</sub> /ф | 1, 4, 5 | | Clock<br>output | [DDR = 0]<br>T<br>[DDR = 1]<br>Clock<br>output | Т | [DDR = 0]<br>Input port<br>[DDR = 1]<br>H | [DDR = 0]<br>Input port<br>[DDR = 1]<br>Clock<br>output | [DDR = 0]<br>Input port<br>[DDR = 1]<br>Clock<br>output | | Port Name<br>Pin Name | MCU<br>Operating<br>Mode | Power-<br>On<br>Reset | Manual<br>Reset | | Software<br>Standby<br>Mode | Bus<br>Release<br>State | Program<br>Execution<br>State<br>Sleep Mode | |--------------------------------------------------------------------------------------------|--------------------------|-----------------------|-----------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | PF <sub>6</sub> /AS<br>PF <sub>5</sub> /RD<br>PF <sub>4</sub> /HWR<br>PF <sub>3</sub> /LWR | 1, 4, 5 | Н | H* | Т | [OPE = 0]<br>T<br>[OPE = 1]<br>H | Т | AS, RD,<br>HWR, LWR | | PF <sub>2</sub> /LCAS/<br>WAIT/<br>BREQO | 1, 4, 5 | Т | [BREQOE + WAITE + LCASE = 0] kept [BREQOE = 1] BREQO [WAITE = 1] T [LCASE = 1] H* | T<br>] | [BREQOE + WAITE + LCASE = 0] kept [BREQOE = 1] kept [WAITE = 1] T [LCASE = 1, OPE = 0] T [LCASE = 1, OPE = 1] LCAS | [BREQOE + WAITE + LCASE = 0] kept [BREQOE = 1] BREQO [WAITE = 1] T [LCASE = 1] T | [BREQOE + WAITE + LCASE= 0] I/O port [BREQOE = 1] BREQO [WAITE = 1] WAIT [LCASE = 1] LCAS | | PF₁/BACK | 1, 4, 5 | Т | [BRLE = 0]<br>kept<br>[BRLE = 1]<br>BACK | Т | [BRLE = 0]<br>kept<br>[BRLE = 1]<br>H | L | [BRLE = 0]<br>I/O port<br>[BRLE = 1]<br>BACK | | PF <sub>0</sub> /BREQ | 1, 4, 5 | T | [BRLE = 0]<br>kept<br>[BRLE = 1]<br>BREQ | Т | [BRLE = 0]<br>kept<br>[BRLE = 1]<br>T | Т | [BRLE = 0]<br>I/O port<br>[BRLE = 1]<br>BREQ | | PG <sub>4</sub> /CS0 | 1, 4, 5 | Н | [DDR = 0]<br>T<br>[DDR = 1]<br>H* | Т | [DDR · OPE = 0]<br>T<br>[DDR · OPE = 1]<br>H | Т | [DDR = 0]<br>Input port<br>[DDR = 1]<br>CS0 | | PG <sub>3</sub> /CS1 | 1 | Т | kept | Т | kept | kept | I/O port | | PG <sub>2</sub> /CS2<br>PG₁/CS3 | 4, 5 | Т | [DDR = 0]<br>T<br>[DDR = 1]<br>H* | Т | [DDR · OPE = 0]<br>T<br>[DDR · OPE = 1]<br>H | Т | [DDR = 0]<br>Input port<br>[DDR = 1]<br>CS1 to CS3 | | Port Name<br>Pin Name | MCU<br>Operating<br>Mode | Power-<br>On<br>Reset | Manual<br>Reset | Hardware<br>Standby<br>Mode | Software<br>Standby<br>Mode | Bus<br>Release<br>State | Program Execution State Sleep Mode | |-----------------------|--------------------------|-----------------------|------------------------------------------|-----------------------------|---------------------------------------------------------------------|-------------------------|-------------------------------------------------| | PG <sub>0</sub> /CAS | 1 | Т | kept | Т | kept | kept | I/O port | | | 4 to 6 | Т | [DRAME = 0]<br>kept<br>[DRAME = 1]<br>H* | Т | [DRAME = 0]<br>kept<br>[OPE = 0]<br>T<br>[DRAME ·<br>OPE= 1]<br>CAS | Т | [DRAME = 0]<br>Input port<br>[DRAME = 1]<br>CAS | Legend: H : High level L : Low level T : High impedance kept : Input port becomes high-impedance, output port retains state DDR : Data direction register OPE : Output port enable WAITE : Wait input enable BRLE : Bus release enable BREQOE : BREQO pin enable DRAME : DRAM space setting LCASE : DRAM space setting, CW2 = LCASS = 0 Note: \* Indicates the state after completion of the executing bus cycle. ### Appendix E Pin States at Power-On Note that pin states at power-on depend on the state of the STBY pin and NMI pin. The case in which pins settle\* from an indeterminate state at power-on, and the case in which pins settle\* from the high-impedance state, are described below. After reset release, power-on reset exception handling is started. Note: \* "Settle" refers to the pin states in a power-on reset in each MCU operating mode. #### **E.1** When Pins Settle from an Indeterminate State at Power-On When the NMI pin level changes from low to high after powering on, the chip goes to the poweron reset state after a high level is detected at the NMI pin. While the chip detects a low level at the NMI pin, the manual reset state is established. The pin states are indeterminate during this interval. (Ports may output an internally determined value after powering on.) The NMI setup time $(t_{NMIS})$ is necessary for the chip to detect a high level at the NMI pin. Figure E.1 When Pins Settle from an Indeterminate State at Power-On ### **E.2** When Pins Settle from the High-Impedance State at Power-On When the $\overline{STBY}$ pin level changes from low to high after powering on, the chip goes to the poweron reset state after a high level is detected at the $\overline{STBY}$ pin. While the chip detects a low level at the $\overline{STBY}$ pin, it is in the hardware standby mode. During this interval, the pins are in the highimpedance state. After detecting a high level at the STBY pin, the chip starts oscillation. Figure E.2 When Pins Settle from the High-Impedance State at Power-On # Appendix F Timing of Transition to and Recovery from Hardware Standby Mode #### **Timing of Transition to Hardware Standby Mode** (1) To retain RAM contents with the RAME bit set to 1 in SYSCR, drive the RES signal low at least 10 states before the STBY signal goes low, as shown below. RES must remain low until STBY signal goes low (delay from STBY low to RES high: 0 ns or more). Figure F.1 Timing of Transition to Hardware Standby Mode (2) To retain RAM contents with the RAME bit cleared to 0 in SYSCR, or when RAM contents do not need to be retained, RES does not have to be driven low as in (1). #### Timing of Recovery from Hardware Standby Mode Drive the $\overline{RES}$ signal low and the NMI signal high approximately 100 ns or more before $\overline{STBY}$ goes high to execute a power-on reset. Figure F.2 Timing of Recovery from Hardware Standby Mode ## Appendix G Product Code Lineup Table G.1 H8S/2350 Group Product Code Lineup | Product Typ | ре | Product Code | Mark Code | Package<br>(Package Code) | | | |-------------|----------|--------------|-------------|---------------------------|--|--| | H8S/2351 | Mask ROM | HD6432351 | HD6432351TE | 120-pin TFP (TFP-120) | | | | | | | HD6432351F | 128-pin FP (FP-128) | | | | H8S/2350 | Mask ROM | HD6412350 | HD6412350TE | 120-pin TFP (TFP-120) | | | | | | | HD6412350F | 128-pin FP (FP-128) | | | ## Appendix H Package Dimensions The package dimension that is shown in the Renesas Semiconductor Package Data Book has priority. Figure H.1 TFP-120 Package Dimensions Figure H.2 FP-128 Package Dimensions ### Renesas 16-Bit Single-Chip Microcomputer Hardware Manual H8S/2350 Group Publication Date: 1st Edition, May 1997 Edited by: Rev.3.00, September 15, 2006 Published by: Sales Strategic Planning Div. Renesas Technology Corp. Customer Support Department Global Strategic Communication Div. Renesas Solutions Corp. #### **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. #### Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 #### Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: -886- (21) 5877-1818, Fax: -865- (21) 6887-7898 #### Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: -655-6213-0200, Fax: -655-6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 #### Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510 ## H8S/2350 Group Hardware Manual