# PRODUCT ADVISORY

## Data Sheet Specification Change for Intersil Product ISL9305\*

Refer to: PA11079

Date: August 15, 2011

INTERSIL CORPORATION | 1650 Robert J. Conlan Blvd. | Palm Bay, FL USA 32905 | Telephone 321-724-7000 | www.intersil.com



August 15, 2011

#### To: Our Valued Intersil Customers

#### Subject: Data Sheet Specification Change for Intersil Product ISL9305\*

This advisory is to inform you that Intersil has updated the data sheet specification for the listed ISL9305\* products. The update to the *DCD Output Voltage Slew Rate Control Register* table adds information regarding the potential for damage to the device if the register is set to 111. The old and new versions of the *DCD Output Voltage Slew Rate Control Register* tables are included on the next sheet with the changes shaded in yellow. The updated data sheet is available on the Intersil web site at <a href="http://www.intersil.com/data/fn/fn7605.pdf">http://www.intersil.com/data/fn/fn7605.pdf</a>.

**Products Affected:** 

| ISL9305IRTAANLZ-T  | ISL9305IRTHWBNLZ-T | ISL9305IRTWCLBZ-T |
|--------------------|--------------------|-------------------|
| ISL9305IRTBCNLZ-T  | ISL9305IRTHWCLBZ-T | ISL9305IRTWCNLZ-T |
| ISL9305IRTBFNCZ-T  | ISL9305IRTHWCNLZ-T | ISL9305IRTWCNYZ-T |
| ISL9305IRTHAANLZ-T | ISL9305IRTHWCNYZ-T | ISL9305IRTWLNCZ-T |
| ISL9305IRTHBCNLZ-T | ISL9305IRTHWLNCZ-T |                   |
| ISL9305IRTHBFNCZ-T | ISL9305IRTWBNLZ-T  |                   |

Intersil will take all necessary actions to conform to agreed upon customer requirements and to ensure the continued high quality and reliability of Intersil products being supplied. Customers may expect to continue receiving product processed to the same established conditions and systems used for manufacturing of material supplied today.

If you have concerns with this advisory, Intersil must hear from you promptly. Please contact the nearest Intersil Sales Office or call the Intersil Corporate line at 1-888-468-3774, in the United States, or 1-321-724-7143 outside of the United States.

Regards,

Ion Brewster

Jon Brewster Intersil Corporation

PA11079

CC: J. Touvell F. Smith L. Bradley

## intersil

## DCD Output Voltage Slew Rate Control Register - PA11079

### **Old Table**

DCD\_SRCTL, address 0x06h

| TABLE 8.   |          |        |       |                                                                                                                                                                                                       |  |  |  |
|------------|----------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BIT        | NAME     | ACCESS | RESET | DESCRIPTION                                                                                                                                                                                           |  |  |  |
| 87         | DCD2SR_2 | R/W    | 0     | DCD2 Slew Rate Setting,<br>DCD2SR[2:0]:<br>000 to 0.225mV/µs<br>010 to 0.45mV/µs<br>010 to 0.90mV/µs<br>011 to 1.8mV/µs<br>100 to 3.6mV/µs<br>101 to 7.2mV/µs<br>110 to 14.4mV/µs<br>111 to immediate |  |  |  |
| <b>B6</b>  | DCD2SR_1 | R/W    | 0     |                                                                                                                                                                                                       |  |  |  |
| 85         | DCD2SR_0 | R/W    | 1     |                                                                                                                                                                                                       |  |  |  |
| B4         | Reserve  | -      | 0     | Reserved                                                                                                                                                                                              |  |  |  |
| B3         | DCD1SR_2 | R/W    | 0     | DCD1 Slew Rate Setting,                                                                                                                                                                               |  |  |  |
| B2         | DCD1SR_1 | R/W    | 0     | DCD1SR[2:0]:<br>000 to 0.225mV/µs<br>001 to 0.45mV/µs<br>010 to 0.90mV/µs<br>011 to 1.8mV/µs<br>100 to 3.6mV/µs<br>101 to 7.2mV/µs<br>110 to 14.4mV/µs<br>111 to immediate                            |  |  |  |
| 81         | DCD1SR_0 | R/W    | 1     |                                                                                                                                                                                                       |  |  |  |
| <b>B</b> 0 | Reserve  | -      | 0     | Reserved                                                                                                                                                                                              |  |  |  |

## New Table

DCD\_SRCTL, address 0x06h

| TABLE 8.  |          |        |       |                                                                                                                                                                                                                              |  |  |
|-----------|----------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BIT       | NAME     | ACCESS | RESET | DESCRIPTION                                                                                                                                                                                                                  |  |  |
| 87        | DCD2SR_2 | R/W    | 0     | DCD2 Slew Rate Setting,<br>DCD2SR[2:0]:<br>000 to 0.225mV/µs<br>001 to 0.45mV/µs<br>011 to 1.8mV/µs<br>100 to 3.6mV/µs<br>101 to 7.2mV/µs<br>101 to 7.2mV/µs<br>110 to 14.4mV/µs<br>111 reserved for system use<br>(Note 7)  |  |  |
| B6        | DCD2SR_1 | R/W    | 0     |                                                                                                                                                                                                                              |  |  |
| 85        | DCD2SR_0 | R/W    | 1     |                                                                                                                                                                                                                              |  |  |
| B4        | Reserve  | -      | 0     | Reserved                                                                                                                                                                                                                     |  |  |
| B3        | DCD1SR_2 | R/W    | 0     | DcD1 Slew Rate Setting,<br>DcD1SR[2:0]:<br>000 to 0.225mV/μs<br>001 to 0.45mV/μs<br>010 to 0.90mV/μs<br>011 to 1.8mV/μs<br>100 to 3.6mV/μs<br>101 to 7.2mV/μs<br>110 to 14.4mV/μs<br>111 reserved for system use<br>(Note 7) |  |  |
| <b>B2</b> | DCD1SR_1 | R/W    | 0     |                                                                                                                                                                                                                              |  |  |
| 81        | DCD1SR_0 | R/W    | 1     |                                                                                                                                                                                                                              |  |  |
| BO        | Reserve  | -      | 0     | Reserved                                                                                                                                                                                                                     |  |  |
| NOTE:     |          |        |       |                                                                                                                                                                                                                              |  |  |

NOTE:

 The IC can be damaged when output is programmed from high to low and the slew rate register is set to 111.