# **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                                        |         | Document<br>No.         | TN-RX*-A0264A/E                                                                   | Rev. | 1.00 |
|-----------------------|----------------------------------------------------------------|---------|-------------------------|-----------------------------------------------------------------------------------|------|------|
| Title                 | Errata to the RX230 Group, RX231 Group User's Manual: Hardware |         | Information<br>Category | Technical Notification                                                            |      |      |
|                       |                                                                | Lot No. |                         |                                                                                   |      |      |
| Applicable<br>Product | RX230 Group, RX231 Group                                       | All     | Reference<br>Document   | RX230 Group, RX231 Group User's<br>Manual: Hardware Rev.1.20<br>(R01UH0496EJ0120) |      |      |

This document describes corrections to the DC characteristics for P30 to P32 and PH0 to PH3 in the RX230 Group, RX231 Group User's Manual: Hardware, Rev. 1.20.

## • Page 57 of 1966

Number of the 5-V tolerant pins in Table 1.1, Outline of Specifications (2/4) is corrected as follows.

#### Before correction

Table 1.1 Outline of Specifications (2/4)

|                | =                 |                                                                                                                                                                                                                 |
|----------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Classification | Module/Function   | Description                                                                                                                                                                                                     |
|                |                   | (Omitted)                                                                                                                                                                                                       |
| I/O ports      | General I/O ports | 100-pin/64-pin/48-pin I/O: 79/43/30 (RX231 Group), 83/47/34 (RX230 Group) • Input: 1/1/1 Pull-up resistors: 79/43/30(RX231 Group), 83/47/34 (RX230 Group) • Open-drain outputs: 58/34/26 • 5-V tolerance: 8/5/5 |
|                |                   | (Omitted)                                                                                                                                                                                                       |

#### After correction

Table 1.1 Outline of Specifications (2/4)

| Classification | Module/Function   | Description                                                                                                                                                                                                     |  |  |  |  |  |  |  |
|----------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                | (Omitted)         |                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| I/O ports      | General I/O ports | 100-pin/64-pin/48-pin  I/O: 79/43/30 (RX231 Group), 83/47/34 (RX230 Group)  Input: 1/1/1  Pull-up resistors: 79/43/30 (RX231 Group), 83/47/34 (RX230 Group)  Open-drain outputs: 58/34/26  5-V tolerance: 5/3/3 |  |  |  |  |  |  |  |
|                |                   | (Omitted)                                                                                                                                                                                                       |  |  |  |  |  |  |  |



# • Page 508 of 1966

Functions of P30 to P32 in Table 21.2, Port Functions are corrected as follows.

# Before correction

Table 21.2 Port Functions

| Port      | Pin        | Input Pull-up | Open Drain Output | Drive Capacity Switching | 5-V Tolerant |  |  |  |  |
|-----------|------------|---------------|-------------------|--------------------------|--------------|--|--|--|--|
| (Omitted) |            |               |                   |                          |              |  |  |  |  |
| PORT3     | P30 to P32 | 0             | 0                 | 0                        | 0            |  |  |  |  |
| (Omitted) |            |               |                   |                          |              |  |  |  |  |

# After correction

#### Table 21.2 Port Functions

| Port      | Pin        | Input Pull-up | Open Drain Output | Drive Capacity Switching | 5-V Tolerant |  |  |  |  |
|-----------|------------|---------------|-------------------|--------------------------|--------------|--|--|--|--|
| (Omitted) |            |               |                   |                          |              |  |  |  |  |
| PORT3     | P30 to P32 | 0             | 0                 | 0                        | _            |  |  |  |  |
| (Omitted) |            |               |                   |                          |              |  |  |  |  |

#### • Page 1863 of 1966

Description of Note 1 in Table 50.1, Absolute Maximum Ratings is corrected and Note 3 is added as follows.

#### Before correction

Table 50.1 Absolute Maximum Ratings

Conditions: VSS = AVSS0 = VREFL0 = VREFL= VSS\_USB = 0 V

| Item          |                           | Symbol    | Value              | Unit |
|---------------|---------------------------|-----------|--------------------|------|
|               |                           | (Omitted) |                    |      |
| Input voltage | Ports for 5 V tolerant*1  | $V_{in}$  | -0.3 to +6.5       | V    |
|               | P03, P05, P07, P40 to P47 |           | -0.3 to AVCC0 +0.3 |      |
|               | Ports other than above    |           | -0.3 to VCC +0.3   |      |
|               | •                         | (Omitted) |                    |      |

Note 1. Ports 12, 13, 16, 17, 30, 31, 32, and B5 are 5 V tolerant.

#### After correction

Table 50.1 Absolute Maximum Ratings

Conditions: VSS = AVSS0 = VREFL0 = VREFL = VSS USB = 0 V

|               | Item                      | Symbol          | Value               | Unit |
|---------------|---------------------------|-----------------|---------------------|------|
|               |                           | (Omitted)       |                     |      |
| Input voltage | Ports for 5 V tolerant*1  | V <sub>in</sub> | -0.3 to +6.5        | V    |
|               | P03, P05, P07, P40 to P47 |                 | -0.3 to AVCC0 + 0.3 |      |
|               | Ports other than above*3  |                 | -0.3 to VCC + 0.3   |      |
|               | •                         | (Omitted)       |                     | •    |

Note 1. P12, P13, P16, P17, and PB5 are 5 V tolerant.

Note 3. When the VBATT power supply is selected, P30 to P32 are rated from -0.3 V to VBATT + 0.3 V.

Note 2. The upper limit of operating temperature is 85°C or 105°C, depending on the product. For details, refer to section 1.2, List of Products.

Note 2. The upper limit of operating temperature is 85°C or 105°C, depending on the product. For details, refer to section 1.2, List of Products.

# • Page 1865 of 1966

 $\Delta V_T$  of P30 to P32 and characteristics of PH0 to PH3 are added to Table 50.3, DC Characteristics (1) as follows; and the expression "other than RIIC input pin" is changed to specific pin names.

#### Before correction

Table 50.3 DC Characteristics (1)

Conditions:  $2.7 \text{ V} \le \text{VCC} = \text{VCC\_USB} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{Ta} = -40 \text{ to } +105^{\circ}\text{C} = -40 \text{ to } +$ 

| Item                          |                                                                                                                                                                                                                                      | Symbol                            | Min.     | Тур.        | Max. | Unit        | Test<br>Conditions |  |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------|-------------|------|-------------|--------------------|--|
| Schmitt trigger input voltage | RIIC input pin (except for SMBus, 5 V tolerant)                                                                                                                                                                                      |                                   | $V_{IH}$ | VCC × 0.7   | _    | 5.8         | V                  |  |
|                               | Ports 12, 13, 16, (5 V tolerant)                                                                                                                                                                                                     | 17, port B5                       |          | VCC × 0.8   | _    | 5.8         |                    |  |
|                               | Ports 14 to 15, ports 20 to 27, ports 33 to 37, ports 50 to 55, ports A0 to A7, ports B0 to B4, B6, B7 ports C0 to C7, ports D0 to D7, ports E0 to E7, port J3, Ports 30 to 32 (when time capture event input is not selected), RES# |                                   |          | VCC × 0.8   | _    | VCC + 0.3   |                    |  |
|                               |                                                                                                                                                                                                                                      |                                   |          | AVCC0 × 0.8 | _    | AVCC0 + 0.3 |                    |  |
|                               | Ports 30 to 32 (when time                                                                                                                                                                                                            | When VCC is supplied              |          | VCC × 0.8   | _    | VCC + 0.3   |                    |  |
|                               | capture event input is selected)                                                                                                                                                                                                     | When VBATT is supplied            |          | VBATT × 0.8 | _    | VBATT + 0.3 |                    |  |
|                               | Ports 03, 05, 07,                                                                                                                                                                                                                    | Ports 03, 05, 07, ports 40 to 47  |          | -0.3        | _    | AVCC0 × 0.2 |                    |  |
|                               | RIIC input pin (ex                                                                                                                                                                                                                   | cept for SMBus)                   |          | -0.3        | _    | VCC × 0.3   |                    |  |
|                               | Other than RIIC i<br>30 to 32                                                                                                                                                                                                        | nput pin or ports                 |          | -0.3        | _    | VCC × 0.2   |                    |  |
|                               | Ports 30 to 32 (when time                                                                                                                                                                                                            | When VCC is supplied              |          | -0.3        | _    | VCC × 0.3   |                    |  |
|                               | capture event input is selected)                                                                                                                                                                                                     | When VBATT is supplied            |          | -0.3        | _    | VBATT × 0.3 |                    |  |
|                               | Ports 03, 05, 07,                                                                                                                                                                                                                    | Ports 03, 05, 07, ports 40 to 47  |          | AVCC0 × 0.1 | _    | _           |                    |  |
|                               | RIIC input pin (ex                                                                                                                                                                                                                   | RIIC input pin (except for SMBus) |          | VCC × 0.05  | _    | _           |                    |  |
|                               | Ports 12, 13, 16,                                                                                                                                                                                                                    | 17, Port B5                       |          | VCC × 0.05  | _    | _           |                    |  |
|                               | Other than RIIC i                                                                                                                                                                                                                    | nput pin                          |          | VCC × 0.1   | _    | _           |                    |  |

# After correction

Table 50.3 DC Characteristics (1)

Conditions:  $2.7 \text{ V} \le \text{VCC} = \text{VCC\_USB} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{Ta} = -40 \text{ to } +105^{\circ}\text{C}$ 

|                                  | Item                                                                                                                                                                                                                                                                     |                                                            | Symbol          | Min.        | Тур. | Max.        | Unit | Test<br>Conditions |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----------------|-------------|------|-------------|------|--------------------|
| Schmitt trigger<br>input voltage | RIIC input pin (except for SMBus, 5 V tolerant)  P12, P13, P16, P17, PB5 (5 V tolerant)  P14 to P15, P20 to P27, P33 to P37, P50 to P55, PA0 to PA7, PB0 to PB4, PB6, PB7, PC0 to PC7, PD0 to PD7, PE0 to PE7, PH0 to PH3, PJ3, P30 to P32 (other than RTCICn pin), RES# |                                                            | V <sub>IH</sub> | VCC × 0.7   | _    | 5.8         | V    |                    |
|                                  |                                                                                                                                                                                                                                                                          |                                                            |                 | VCC × 0.8   | _    | 5.8         |      |                    |
|                                  |                                                                                                                                                                                                                                                                          |                                                            |                 | VCC × 0.8   | _    | VCC + 0.3   |      |                    |
|                                  | P03, P05, P07, P40 to P47                                                                                                                                                                                                                                                |                                                            |                 | AVCC0 × 0.8 | _    | AVCC0 + 0.3 |      |                    |
|                                  | P30 to P32<br>(RTCICn pin)                                                                                                                                                                                                                                               | When VCC is supplied                                       |                 | VCC × 0.8   | _    | VCC + 0.3   |      |                    |
|                                  |                                                                                                                                                                                                                                                                          | When VBATT is supplied                                     |                 | VBATT × 0.8 | _    | VBATT + 0.3 |      |                    |
|                                  | RIIC input pin (ex                                                                                                                                                                                                                                                       | cept for SMBus)                                            | $V_{IL}$        | -0.3        | _    | VCC × 0.3   |      |                    |
|                                  | P12 o P17, P20 to P27,<br>P33 to P37, P50 to P55,<br>PA0 to PA7,<br>PB0 to PB7<br>PC0 to PC7,<br>PD0 to PD7,<br>PE0 to PE7, PH0 to PH3,<br>PJ3,<br>P30 to P32 (other than RTCICn<br>pin), RES#                                                                           |                                                            |                 | -0.3        | _    | VCC × 0.2   |      |                    |
|                                  | P03, P05, P07, P                                                                                                                                                                                                                                                         | 40 to P47                                                  |                 | -0.3        | _    | AVCC0 × 0.2 |      |                    |
|                                  | P30 to P32<br>(RTCICn pin)                                                                                                                                                                                                                                               | When VCC is supplied                                       |                 | -0.3        | _    | VCC × 0.3   |      |                    |
|                                  |                                                                                                                                                                                                                                                                          | When VBATT is supplied                                     |                 | -0.3        | _    | VBATT × 0.3 |      |                    |
|                                  |                                                                                                                                                                                                                                                                          | RIIC input pin (except for SMBus), P12, P13, P16, P17, PB5 |                 | VCC × 0.05  | _    | _           |      |                    |
|                                  | P14 to P15, P20 to P27,<br>P33 to P37, P50 to P55,<br>PA0 to PA7,<br>PB0 to PB4, PB6, PB7<br>PC0 to PC7,<br>PD0 to PD7,<br>PE0 to PE7, PH0 to PH3,<br>PJ3,<br>P30 to P32 (other than RTCICn                                                                              |                                                            |                 | VCC × 0.1   | _    | _           |      |                    |
|                                  | pin), RES#                                                                                                                                                                                                                                                               |                                                            | ]               |             |      | 1           | 1    | 1                  |

# • Page 1866 of 1966

Characteristics of P30 to P32 and PH0 to PH3 are added to Table 50.4, DC Characteristics (2) as follows; and the expression "Ports other than above" is changed to specific pin names.

#### Before correction

Table 50.4 DC Characteristics (2)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} \le 2.7 \text{ V}, 1.8 \text{ V} \le \text{AVCC0} \le 2.7 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{Ta} = -40 \text{ to } +105 ^{\circ}\text{C}$ 

|                               | Item                                                                                                                                                                  | Symbol          | Min.         | Тур. | Max.        | Unit | Test<br>Conditions |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|------|-------------|------|--------------------|
| Schmitt trigger input voltage | Ports 12, 13, 16, 17, port B5 (5 V tolerant)                                                                                                                          | V <sub>IH</sub> | VCC × 0.8    | _    | 5.8         | V    |                    |
|                               | Ports 14 to 15, ports 20 to 27, ports 30 to 37, ports 50 to 55, ports A0 to A7, ports B0 to B4, B6, B7, ports C0 to C7, ports D0 to D7, ports E0 to E7, port J3, RES# |                 | VCC × 0.8    | _    | VCC + 0.3   |      |                    |
|                               | Ports 03, 05, 07, ports 40 to 47                                                                                                                                      |                 | AVCC0 × 0.8  | _    | AVCC0 + 0.3 |      |                    |
|                               | Ports 03, 05, 07, ports 40 to 47                                                                                                                                      | $V_{IL}$        | -0.3         | _    | AVCC0 × 0.2 |      |                    |
|                               | Ports other than above                                                                                                                                                |                 | -0.3         | _    | VCC × 0.2   |      |                    |
|                               | Ports 03, 05, 07, ports 40 to 47                                                                                                                                      | $\Delta V_T$    | AVCC0 × 0.01 | _    | _           |      |                    |
|                               | Ports other than above                                                                                                                                                |                 | VCC × 0.01   | _    | _           |      |                    |
|                               |                                                                                                                                                                       | (On             | oittod)      |      |             |      |                    |

## After correction

Table 50.4 DC Characteristics (2)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} \le 2.7 \text{ V}, 1.8 \text{ V} \le \text{AVCC0} \le 2.7 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{Ta} = -40 \text{ to } +105^{\circ}\text{C}$ 

|                               | Item                                                                                                                                                                                                                    |                        | Symbol          | Min.        | Тур. | Max.        | Unit | Test<br>Conditions |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------|-------------|------|-------------|------|--------------------|
| Schmitt trigger input voltage | P12, P13, P16, P17, PB5 (5 V tolerant)  P14 to P15, P20 to P27, P33 to P37, P50 to P55, PA0 to PA7, PB0 to PB4, PB6, PB7, PC0 to PC7, PD0 to PD7, PE0 to PE7, PH0 to PH3, PJ3, P30 to P32 (other than RTCICn pin), RES# |                        | V <sub>IH</sub> | VCC × 0.8   | _    | 5.8         | V    |                    |
|                               |                                                                                                                                                                                                                         |                        |                 | VCC × 0.8   | _    | VCC + 0.3   |      |                    |
|                               | P03, P05, P07, F                                                                                                                                                                                                        | 40 to P47              |                 | AVCC0 × 0.8 | _    | AVCC0 + 0.3 |      |                    |
|                               | P30 to P32<br>(RTCICn pin)                                                                                                                                                                                              | When VCC is supplied   |                 | VCC × 0.8   | _    | VCC + 0.3   |      |                    |
|                               |                                                                                                                                                                                                                         | When VBATT is supplied |                 | VBATT × 0.8 | _    | VBATT + 0.3 |      |                    |
|                               | P12 to P17, P20 to P27,<br>P33 to P37, P50 to P55,<br>PA0 to PA7,<br>PB0 to PB7,<br>PC0 to PC7,<br>PD0 to PD7,<br>PE0 to PE7, PH0 to PH3,<br>PJ3,<br>P30 to P32 (other than RTCICn<br>pin), RES#                        |                        | $V_{IL}$        | -0.3        | _    | VCC × 0.2   |      |                    |
|                               | P03, P05, P07, F                                                                                                                                                                                                        | 40 to P47              |                 | -0.3        | _    | AVCC0 × 0.2 |      |                    |
|                               | P30 to P32<br>(RTCICn pin)                                                                                                                                                                                              | When VCC is supplied   |                 | -0.3        | _    | VCC × 0.2   |      |                    |
|                               |                                                                                                                                                                                                                         | When VBATT is supplied |                 | -0.3        | _    | VBATT × 0.2 |      |                    |
|                               | P12 to P17, P20 to P27,<br>P33 to P37, P50 to P55,<br>PA0 to PA7,<br>PB0 to PB7,<br>PC0 to PC7,<br>PD0 to PD7,<br>PE0 to PE7, PH0 to PH3,<br>PJ3,<br>P30 to P32 (other than RTCICn pin), RES#                           |                        | $\Delta V_{T}$  | VCC × 0.01  | _    | _           |      |                    |
|                               | 1 77                                                                                                                                                                                                                    |                        |                 | l           |      | +           |      | 1                  |